Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | | |----------------------------|----------------------------------------------------------------------|--| | Product Status | Active | | | Core Processor | STM8 | | | Core Size | 8-Bit | | | Speed | 16MHz | | | Connectivity | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART | | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | | Number of I/O | 16 | | | Program Memory Size | 8KB (8K x 8) | | | Program Memory Type | FLASH | | | EEPROM Size | 128 x 8 | | | RAM Size | 1K x 8 | | | Voltage - Supply (Vcc/Vdd) | 2.95V ~ 5.5V | | | Data Converters | A/D 5x10b | | | Oscillator Type | Internal | | | Operating Temperature | -40°C ~ 85°C (TA) | | | Mounting Type | Surface Mount | | | Package / Case | 20-TSSOP (0.173", 4.40mm Width) | | | Supplier Device Package | 20-TSSOP | | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm8s003f3p6 | | ## **Contents** | 1 | Intro | oduction | 9 | |-------|-------|-----------------------------------------------------------|------------| | 2 | Desc | cription | 10 | | 3 | Bloc | ck diagram | 11 | | 4 | Proc | duct overview | 12 | | | 4.1 | Central processing unit STM8 | 12 | | | 4.2 | Single wire interface module (SWIM) and debug module (DM) | 13 | | | 4.3 | Interrupt controller | 13 | | | 4.4 | Flash program memory and data EEPROM | 13 | | | 4.5 | Clock controller | 15 | | | 4.6 | Power management | 16 | | | 4.7 | Watchdog timers | 16 | | | 4.8 | Auto wakeup counter | 17 | | | 4.9 | Beeper | 17 | | | 4.10 | TIM1 - 16-bit advanced control timer | 17 | | | 4.11 | TIM2 - 16-bit general purpose timer | 17 | | | 4.12 | TIM4 - 8-bit basic timer | 18 | | | 4.13 | Analog-to-digital converter (ADC1) | 18 | | | 4.14 | Communication interfaces | 18 | | | | 4.14.1 UART1 | 19 | | | | 4.14.2 SPI | 19 | | | | 4.14.3 I <sup>2</sup> C | 20 | | 5 | Pino | outs and pin descriptions | 21 | | | 5.1 | STM8S003K3 LQFP32 pinout and pin description | 22 | | | 5.2 | STM8S003F3 TSSOP20/UFQFPN20 pinout and pin description | 25 | | | 5.3 | Alternate function remapping | 29 | | 6 | Mem | nory and register map | 30 | | | 6.1 | Memory map | 30 | | | 6.2 | Register map | 31 | | 2/103 | | DocID018576 Rev 8 | <b>\</b> \ | # List of tables | Table 1. | STM8S003F3/K3 value line features | 10 | |-----------|---------------------------------------------------------------------------------------------|----| | Table 2. | Peripheral clock gating bit assignments in CLK_PCKENR1/2 registers | | | Table 3. | TIM timer features | | | Table 4. | Legend/abbreviations for STM8S003F3/K3 pin description tables | 21 | | Table 5. | STM8S003K3 descriptions | 22 | | Table 6. | STM8S003F3 pin description | | | Table 7. | Flash, Data EEPROM and RAM boundary addresses | 31 | | Table 8. | I/O port hardware register map | | | Table 9. | General hardware register map | | | Table 10. | CPU/SWIM/debug module/interrupt controller registers | | | Table 11. | Interrupt mapping | | | Table 12. | Option bytes | | | Table 13. | Option byte description | | | Table 14. | STM8S003K3 alternate function remapping bits for 32-pin devices | | | Table 15. | STM8S003F3 alternate function remapping bits for 20-pin devices | | | Table 16. | Voltage characteristics | | | Table 17. | Current characteristics | | | Table 18. | Thermal characteristics | | | Table 19. | General operating conditions | | | Table 20. | Operating conditions at power-up/power-down | | | Table 21. | Total current consumption with code execution in run mode at $V_{DD} = 5 \text{ V} \dots$ | | | Table 22. | Total current consumption with code execution in run mode at $V_{DD} = 3.3 \text{ V} \dots$ | | | Table 23. | Total current consumption in wait mode at V <sub>DD</sub> = 5 V | | | Table 24. | Total current consumption in wait mode at V <sub>DD</sub> = 3.3 V | | | Table 25. | Total current consumption in active halt mode at V <sub>DD</sub> = 5 V | | | Table 26. | Total current consumption in active halt mode at V <sub>DD</sub> = 3.3 V | | | Table 27. | Total current consumption in halt mode at V <sub>DD</sub> = 5 V | | | Table 28. | Total current consumption in halt mode at V <sub>DD</sub> = 3.3 V | | | Table 29. | Wakeup times | | | Table 30. | Total current consumption and timing in forced reset state | | | Table 31. | Peripheral current consumption | | | Table 32. | HSE user external clock characteristics | | | Table 33. | HSE oscillator characteristics | | | Table 34. | HSI oscillator characteristics | | | Table 35. | LSI oscillator characteristics | | | Table 36. | RAM and hardware registers | | | Table 37. | Flash program memory and data EEPROM | | | Table 38. | I/O static characteristics | | | Table 39. | Output driving current (standard ports) | | | Table 40. | Output driving current (true open drain ports) | | | Table 41. | Output driving current (high sink ports) | | | Table 42. | NRST pin characteristics | | | Table 43. | SPI characteristics | | | Table 44. | I <sup>2</sup> C characteristics | | | Table 45. | ADC characteristics | | | Table 46. | ADC accuracy with $R_{AIN}$ < 10 k $\Omega$ , $V_{DD}$ = 5 V | | | Table 47. | ADC accuracy with $R_{AIN} < 10 \text{ k}\Omega R_{AIN}$ , $V_{DD} = 3.3 \text{ V} \dots$ | 83 | | Table 48. | EMS data | | ## 2 Description The STM8S003F3/K3 value line 8-bit microcontrollers offer 8 Kbytes of Flash program memory, plus integrated true data EEPROM. They are referred to as low-density devices in the STM8S microcontroller family reference manual (RM0016). The STM8S003F3/K3 value line devices provide the following benefits: performance, robustness and reduced system cost. Device performance and robustness are ensured by true data EEPROM supporting up to 100000 write/erase cycles, advanced core and peripherals made in a state-of-the-art technology at 16 MHz clock frequency, robust I/Os, independent watchdogs with separate clock source, and a clock security system. The system cost is reduced thanks to a high system integration level with internal clock oscillators, watchdog, and brown-out reset. Full documentation is offered as well as a wide choice of development tools. **Features** STM8S003K3 STM8S003F3 Pin count 32 20 Max. number of GPIOs (I/O) 28 16 External interrupt pins 27 16 Timer CAPCOM channels 7 7 Timer complementary outputs 3 2 A/D converter channels 4 5 High-sink I/Os 21 12 Low-density Flash program 8 K 8 K memory (byte) RAM (byte) 1 K 1 K 128<sup>(1)</sup> 128<sup>(1)</sup> True data EEPROM (byte) Multi purpose timer (TIM1), SPI, I2C, UART, Window WDG, Peripheral set independent WDG, ADC, PWM timer (TIM2), 8-bit timer (TIM4) Table 1. STM8S003F3/K3 value line features <sup>1.</sup> Without read-while-write capability. ## 4 Product overview The following section intends to give an overview of the basic features of the STM8S003F3/K3 value line functional modules and peripherals. For more detailed information please refer to the corresponding family reference manual (RM0016). ## 4.1 Central processing unit STM8 The 8-bit STM8 core is designed for code efficiency and performance. It contains six internal registers which are directly addressable in each execution context, 20 addressing modes including indexed indirect and relative addressing and 80 instructions. ## Architecture and registers - Harvard architecture - 3-stage pipeline - 32-bit wide program memory bus single cycle fetching for most instructions - X and Y 16-bit index registers enabling indexed addressing modes with or without offset and read-modify-write type data manipulations - 8-bit accumulator - 24-bit program counter 16-Mbyte linear memory space - 16-bit stack pointer access to a 64 K-level stack - 8-bit condition code register 7 condition flags for the result of the last instruction ## Addressing - 20 addressing modes - Indexed indirect addressing mode for look-up tables located anywhere in the address space - Stack pointer relative addressing mode for local variables and parameter passing ## Instruction set - 80 instructions with 2-byte average instruction size - Standard data movement and logic/arithmetic functions - 8-bit by 8-bit multiplication - 16-bit by 8-bit and 16-bit by 16-bit division - Bit manipulation - Data transfer between stack and accumulator (push/pop) with direct stack access - Data transfer using the X and Y registers or direct memory-to-memory transfers **\_\_\_\_\_** 12/103 DocID018576 Rev 8 ## 4.5 Clock controller The clock controller distributes the system clock ( $f_{MASTER}$ ) coming from different oscillators to the core and the peripherals. It also manages clock gating for low power modes and ensures clock robustness. ## **Features** - Clock prescaler: To get the best compromise between speed and current consumption the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler. - **Safe clock switching:** Clock sources can be changed safely on the fly in run mode through a configuration register. The clock signal is not switched until the new clock source is ready. The design guarantees glitch-free switching. - **Clock management:** To reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory. - Master clock sources: Four different clock sources can be used to drive the master clock: - 1-16 MHz high-speed external crystal (HSE) - Up to 16 MHz high-speed user-external clock (HSE user-ext) - 16 MHz high-speed internal RC oscillator (HSI) - 128 kHz low-speed internal RC (LSI) - **Startup clock**: After reset, the microcontroller restarts by default with an internal 2 MHz clock (HSI/8). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts. - Clock security system (CSS): This feature can be enabled by software. If an HSE clock failure occurs, the internal RC (16 MHz/8) is automatically selected by the CSS and an interrupt can optionally be generated. - **Configurable main clock output (CCO):** This outputs an external clock for use by the application. Table 2. Peripheral clock gating bit assignments in CLK PCKENR1/2 registers | Bit | Peripheral clock | Bit | Peripheral clock | Bit | Peripheral clock | Bit | Peripheral clock | |---------|------------------|---------|------------------|---------|------------------|---------|------------------| | PCKEN17 | TIM1 | PCKEN13 | UART1 | PCKEN27 | Reserved | PCKEN23 | ADC | | PCKEN16 | Reserved | PCKEN12 | Reserved | PCKEN26 | Reserved | PCKEN22 | AWU | | PCKEN15 | TIM2 | PCKEN11 | SPI | PCKEN25 | Reserved | PCKEN21 | Reserved | | PCKEN14 | TIM4 | PCKEN10 | I <sup>2</sup> C | PCKEN24 | Reserved | PCKEN20 | Reserved | #### 4.12 TIM4 - 8-bit basic timer 8-bit autoreload, adjustable prescaler ratio to any power of 2 from 1 to 128 Clock source: CPU clock Interrupt source: 1 x overflow/update Table 3. TIM timer features | Timer | Counter<br>size<br>(bits) | Prescaler | Counting mode | CAPCOM channels | Complem. outputs | Ext.<br>trigger | Timer<br>synchr-<br>onization/<br>chaining | |-------|---------------------------|--------------------------------|---------------|-----------------|------------------|-----------------|--------------------------------------------| | TIM1 | 16 | Any integer from 1 to 65536 | Up/down | 4 | 3 | Yes | | | TIM2 | 16 | Any power of 2 from 1 to 32768 | Up | 3 | 0 | No | No | | TIM4 | 8 | Any power of 2 from 1 to 128 | Up | 0 | 0 | No | | #### 4.13 Analog-to-digital converter (ADC1) STM8S003F3/K3 value line products contain a 10-bit successive approximation A/D converter (ADC1) with up to 5 external multiplexed input channels and the following main features: Input voltage range: 0 to V<sub>DDA</sub> Conversion time: 14 clock cycles - Single and continuous, buffered continuous conversion modes - Buffer size (10 x 10 bits) - Scan mode for single and continuous conversion of a sequence of channels - Analog watchdog capability with programmable upper and lower thresholds - Analog watchdog interrupt - External trigger input - Trigger from TIM1 TRGO - End of conversion (EOC) interrupt Note: Additional AIN12 analog input is not selectable in ADC scan mode or with analog watchdog. Values converted from AIN12 are stored only into the ADC\_DRH/ADC\_DRL registers. #### **Communication interfaces** 4.14 The following communication interfaces are implemented: - UART1: full feature UART, synchronous mode, SPI master mode, SmartCard mode, IrDA mode, LIN2.1 master capability - SPI: full and half-duplex, 8 Mbit/s - I2C: up to 400 Kbit/s Table 5. STM8S003K3 descriptions (continued) | | | | | Inpu | | | | put | - | ns (cont | | | |--------|---------------------------|------|----------|------|----------------|--------------------------|-------|------------------|----|--------------------------------|------------------------------------------------------|------------------------------------------------------| | LQFP32 | Pin name | Type | floating | ndw | Ext. interrupt | High sink <sup>(1)</sup> | Speed | ОО | dd | Main function<br>(after reset) | Default<br>alternate<br>function | Alternate<br>function<br>after remap<br>[option bit] | | 3 | PA2/OSCOUT | I/O | <u>X</u> | Х | Х | - | 01 | Х | Х | Port A2 | Resonator/<br>crystal out | - | | 4 | $V_{SS}$ | S | 1 | - | - | - | - | 1 | - | Digital gro | ound | - | | 5 | VCAP | S | 1 | - | - | - | - | 1 | - | 1.8 V reg | ulator capacitor | - | | 6 | $V_{DD}$ | S | - | - | - | - | - | - | - | Digital po | wer supply | - | | 7 | PA3/TIM2_CH3<br>[SPI_NSS] | I/O | <u>x</u> | X | х | HS | О3 | x | X | Port A3 | Timer 2<br>channel 3 | SPI master/<br>slave select<br>[AFR1] | | 8 | PF4 | I/O | <u>X</u> | Х | - | - | 01 | Х | Χ | Port F4 | - | - | | 9 | PB7 | I/O | <u>X</u> | X | - | - | 01 | Х | X | Port B7 | - | - | | 10 | PB6 | I/O | <u>X</u> | Х | - | - | 01 | Х | Χ | Port B6 | - | - | | 11 | PB5/I <sup>2</sup> C_SDA | I/O | <u>X</u> | - | Х | - | 01 | T <sup>(3)</sup> | - | Port B5 | I <sup>2</sup> C data | - | | 12 | PB4/I <sup>2</sup> C_SCL | I/O | <u>X</u> | - | Х | - | 01 | T <sup>(3)</sup> | - | Port B4 | I <sup>2</sup> C clock | - | | 13 | PB3/AIN3<br>[TIM1_ETR] | I/O | <u>X</u> | x | х | HS | О3 | x | Х | Port B3 | Analog<br>input 3/Timer 1<br>external trigger | - | | 14 | PB2/AIN2<br>[TIM1_CH3N] | I/O | <u>x</u> | Х | х | HS | О3 | х | х | Port B2 | Analog<br>input 2/Timer 1<br>- inverted<br>channel 3 | - | | 15 | PB1/AIN1<br>[TIM1_CH2N] | I/O | <u>X</u> | Х | х | HS | О3 | х | х | Port B1 | Analog<br>input 1/Timer 1<br>- inverted<br>channel 2 | - | | 16 | PB0/AIN0<br>[TIM1_CH1N] | I/O | <u>X</u> | Х | х | HS | О3 | х | х | Port B0 | Analog<br>input 0/Timer 1<br>- inverted<br>channel 1 | - | | 17 | PE5/SPI_NSS | I/O | <u>X</u> | Х | х | HS | О3 | x | Х | Port E5 | SPI<br>master/slave<br>select | - | | 18 | PC1/TIM1_CH1/<br>UART1_CK | I/O | <u>X</u> | X | х | HS | О3 | x | X | Port C1 | Timer 1 -<br>channel 1<br>UART1 clock | - | | 19 | PC2/TIM1_CH2 | I/O | <u>X</u> | Х | Х | HS | О3 | Х | Х | Port C2 | Timer 1-<br>channel 2 | - | | 20 | PC3/TIM1_CH3 | I/O | <u>X</u> | X | х | HS | О3 | х | X | Port C3 | Timer 1 -<br>channel 3 | - | Table 5. STM8S003K3 descriptions (continued) | | | | | Inpu | | <u> </u> | Out | | | ns (cont | , , , , , , , , , , , , , , , , , , , | | |--------|-----------------------------|------|----------|----------|----------------|--------------------------|-------|-----|----|--------------------------------|--------------------------------------------------------|------------------------------------------------------| | | | | | ilipu | | | Out | put | | <u> </u> | | | | LQFP32 | Pin name | Type | floating | ndw | Ext. interrupt | High sink <sup>(1)</sup> | pəədS | Ф | dd | Main function<br>(after reset) | Default<br>alternate<br>function | Alternate<br>function<br>after remap<br>[option bit] | | 21 | PC4/TIM1_CH4/C<br>LK_CCO | I/O | <u>X</u> | X | X | HS | О3 | X | X | Port C4 | Timer 1 -<br>channel<br>4/configurable<br>clock output | - | | 22 | PC5/SPI_SCK | I/O | <u>X</u> | Χ | Χ | HS | О3 | Χ | Х | Port C5 | SPI clock | - | | 23 | PC6/SPI_MOSI | I/O | <u>x</u> | Х | Х | HS | О3 | Х | х | Port C6 | SPI master out/slave in | - | | 24 | PC7/SPI_MISO | I/O | <u>x</u> | Х | Х | HS | О3 | Х | х | Port C7 | SPI master in/<br>slave out | - | | 25 | PD0/[TIM1_BKIN<br>[CLK_CCO] | I/O | <u>X</u> | х | X | HS | О3 | X | Х | Port D0 | Timer 1 - break input | Configurable clock output [AFR5] | | 26 | PD1/SWIM <sup>(4)</sup> | I/O | Х | <u>X</u> | X | HS | O4 | X | Х | Port D1 | SWIM data interface | - | | 27 | PD2<br>[TIM2_CH3] | I/O | <u>X</u> | X | X | HS | О3 | X | Х | Port D2 | - | Timer 2 -<br>channel 3<br>[AFR1] | | 28 | PD3/TIM2_CH2<br>[ADC_ETR] | I/O | <u>x</u> | х | X | HS | О3 | x | Х | Port D3 | Timer 2 -<br>channel 2/ADC<br>external trigger | - | | 29 | PD4/BEEP/<br>TIM2_CH1 | I/O | <u>x</u> | х | X | HS | О3 | x | Х | Port D4 | Timer 2 -<br>channel<br>1/BEEP output | - | | 30 | PD5/ UART1_TX | I/O | <u>x</u> | Х | Х | HS | О3 | Х | Х | Port D5 | UART1 data<br>transmit | - | | 31 | PD6/ UART1_RX | I/O | <u>X</u> | Х | X | HS | О3 | Х | Х | Port D6 | UART1 data receive | - | | 32 | PD7/TLI<br>[TIM1_CH4] | I/O | <u>X</u> | Х | X | HS | О3 | Х | х | Port D7 | Top level interrupt | Timer 1 -<br>channel 4<br>[AFR6] | <sup>1.</sup> I/O pins used simultaneously for high-current source/sink must be uniformly spaced around the package. In addition, the total driven current must respect the absolute maximum ratings given in Section 9: Electrical characteristics. 24/103 DocID018576 Rev 8 <sup>2.</sup> When the MCU is in Halt/Active-halt mode, PA1 is automatically configured in input weak pull-up and cannot be used for waking up the device. In this mode, the output state of PA1 is not driven. It is recommended to use PA1 only in input mode if Halt/Active-halt is used in the application. <sup>3.</sup> In the open-drain output column, "T" defines a true open-drain I/O (P-buffer, weak pull-up, and protection diode to V<sub>DD</sub> are not implemented). <sup>4.</sup> The PD1 pin is in input pull-up during the reset phase and after the internal reset release. # 5.2 STM8S003F3 TSSOP20/UFQFPN20 pinout and pin description Figure 4. STM8S003F3 TSSOP20 pinout - HS high sink capability. - 2. (T) True open drain (P-buffer and protection diode to VDD not implemented). - [] alternate function remapping option (If the same alternate function is shown twice, it indicates an exclusive choice not a duplication of the function). Table 6. STM8S003F3 pin description (continued) | | in<br>o. | | | | Input | t | - | Outp | out | | Main | D.C. II | Alternate | |---------|----------|----------------------------------------------------|------|----------|----------|--------------|-----------------------------|-------|-----|----|------------------------------|-------------------------------------------------------------------------|----------------------------------------------| | TSSOP20 | UFQFPN20 | Pin name | Туре | floating | ndw | Ext. interr. | High<br>sink <sup>(1)</sup> | Speed | OD | PP | function<br>(after<br>reset) | Default<br>alternate<br>function | function<br>after remap<br>[option bit] | | 14 | 11 | PC4/CLK_CCO/<br>TIM1_<br>CH4/AIN2/<br>[TIM1_ CH2N] | 1/0 | <u>x</u> | х | х | HS | О3 | х | х | Port C4 | Configurable clock output/Timer 1 - channel 4/Analog input 2 | Timer 1 -<br>inverted<br>channel 2<br>[AFR7] | | 15 | 12 | PC5/ SPI_SCK<br>[TIM2_ CH1] | I/O | <u>X</u> | Х | Х | HS | О3 | х | Х | Port C5 | SPI clock | Timer 2 -<br>channel 1<br>[AFR0] | | 16 | 13 | PC6/ SPI_MOSI<br>[TIM1_ CH1] | I/O | <u>x</u> | х | Х | HS | О3 | х | Х | Port C6 | SPI master out/slave in | Timer 1 -<br>channel 1<br>[AFR0] | | 17 | 14 | PC7/ SPI_MISO<br>[TIM1_ CH2] | I/O | <u>x</u> | х | Х | HS | О3 | х | Х | Port C7 | SPI master in/ slave out | Timer 1 -<br>channel 2<br>[AFR0] | | 18 | 15 | PD1/ SWIM <sup>(4)</sup> | I/O | Х | <u>x</u> | Х | HS | 04 | Х | Х | Port D1 | SWIM data interface | - | | 19 | 16 | PD2/AIN3/<br>[TIM2_ CH3] | I/O | <u>X</u> | X | X | HS | О3 | х | Х | Port D2 | Analog input 3 | Timer 2 -<br>channel 3<br>[AFR1] | | 20 | 17 | PD3/ AIN4/<br>TIM2_ CH2/<br>ADC_ ETR | I/O | <u>X</u> | x | x | HS | О3 | x | x | Port D3 | Analog input<br>4/ Timer 2 -<br>channel<br>2/ADC<br>external<br>trigger | - | I/O pins used simultaneously for high current source/sink must be uniformly spaced around the package. In addition, the total driven current must respect the absolute maximum ratings. 477 <sup>2.</sup> When the MCU is in halt/active-halt mode, PA1 is automatically configured in input weak pull-up and cannot be used for waking up the device. In this mode, the output state of PA1 is not driven. It is recommended d to use PA1 only in input mode if halt/active-halt is used in the application. <sup>3.</sup> In the open-drain output column, "T" defines a true open-drain I/O (P-buffer, weak pull-up, and protection diode to VDD are not implemented). <sup>4.</sup> The PD1 pin is in input pull-up during the reset phase and after internal reset release. $\Sigma I_{\text{INJ(PIN)}}^{(3)}$ ±20 mA | Symbol | Ratings | Max. <sup>(1)</sup> | Unit | |------------------------------|-------------------------------------------------------------------------|---------------------|------| | $I_{VDD}$ | Total current into V <sub>DD</sub> power lines (source) <sup>(2)</sup> | 100 | | | I <sub>VSS</sub> | Total current out of V <sub>SS</sub> ground lines (sink) <sup>(2)</sup> | 80 | | | ı | Output current sunk by any I/O and control pin | 20 | | | I <sub>IO</sub> | Output current source by any I/Os and control pin | -20 | | | | Injected current on NRST pin | ±4 | | | I <sub>INJ(PIN)</sub> (3)(4) | Injected current on OSCIN pin | ±4 | | | , | Injected current on any other pin <sup>(5)</sup> | ±4 | | **Table 17. Current characteristics** - 1. Data based on characterization results, not tested in production. - 2. All power (V<sub>DD</sub>) and ground (V<sub>SS</sub>) pins must always be connected to the external supply. - 3. $I_{INJ(PIN)}$ must never be exceeded. This is implicitly insured if $V_{IN}$ maximum is respected. If $V_{IN}$ maximum cannot be respected, the injection current must be limited externally to the $I_{INJ(PIN)}$ value. A positive injection is induced by $V_{IN} > V_{DD}$ while a negative injection is induced by $V_{IN} < V_{SS}$ . For true open-drain pads, there is no positive injection current, and the corresponding $V_{IN}$ maximum must always be respected Total injected current (sum of all I/O and control pins)<sup>(5)</sup> - 4. ADC accuracy vs. negative injection current: Injecting negative current on any of the analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in the I/O port pin characteristics section does not affect the ADC accuracy. - 5. When several inputs are submitted to a current injection, the maximum Δ<sub>I<sub>N</sub>J(PIN)</sub> is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterization with Δ<sub>I<sub>N</sub>J(PIN)</sub> maximum current injection on four I/O port pins of the device. Table 18. Thermal characteristics | Symbol | Ratings | Value | Unit | |------------------|------------------------------|------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to 150 | °C | | T <sub>J</sub> | Maximum junction temperature | 150 | C | ## Total current consumption in halt mode Table 27. Total current consumption in halt mode at $V_{DD}$ = 5 V | Symbol | Parameter | Conditions | Тур | Max at<br>85°C <sup>(1)</sup> | Unit | | | | |-------------|-----------------------------|--------------------------------------------------|-----|-------------------------------|------|--|--|--| | <b>I</b> an | Supply current in halt mode | Flash in operating mode, HSI clock after wakeup | 63 | 75 | μA | | | | | IDD(H) | | Flash in power-down mode, HSI clock after wakeup | 6.0 | 20 | μA | | | | <sup>1.</sup> Data based on characterization results, not tested in production. Table 28. Total current consumption in halt mode at $V_{DD}$ = 3.3 V | Symbol | Parameter | Conditions | Тур | Max at<br>85° C <sup>(1)</sup> | Unit | |--------------------|-----------------------------|--------------------------------------------------|-----|--------------------------------|------| | I | Supply current in halt mode | Flash in operating mode, HSI clock after wakeup | 60 | 75 | μA | | I <sub>DD(H)</sub> | Supply current in Halt Houe | Flash in power-down mode, HSI clock after wakeup | 4.5 | 17 | μΑ | <sup>1.</sup> Data based on characterization results, not tested in production. ## Low-power mode wakeup times Table 29. Wakeup times | Symbol | Parameter | Conditions | | Тур | Max <sup>(1)</sup> | Unit | | |----------------------|-------------------------------------------------------|--------------------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------|--------------------|------------------|----| | t <sub>WU(WFI)</sub> | Wakeup time from wait | 0 to 16 MHz | | | - | _(2) | | | | mode to run mode <sup>(3)</sup> | f <sub>CPU</sub> = f <sub>MASTER</sub> = 16 MHz. | | | 0.56 | - | | | t <sub>WU(AH)</sub> | Wakeup time active halt mode to run mode. (3) | MVR voltage regulator on <sup>(4)</sup> | Flash in operating mode <sup>(5)</sup> | HSI (after wakeup) $ \begin{array}{c} 1^{(6)} \\ 3^{(6)} \\ 48^{(6)} \\ 50^{(6)} \end{array} $ | 1 <sup>(6)</sup> | 2 <sup>(6)</sup> | | | | | | Flash in power-down mode <sup>(5)</sup> | | 3 <sup>(6)</sup> | - | | | | | MVR voltage regulator off <sup>(4)</sup> | Flash in operating mode <sup>(5)</sup> | | 48 <sup>(6)</sup> | - | μs | | | | | Flash in power-down mode <sup>(5)</sup> | | 50 <sup>(6)</sup> | - | | | t <sub>WU(H)</sub> | Wakeup time from halt mode to run mode <sup>(3)</sup> | Flash in operating mode <sup>(5)</sup> | | 52 | - | | | | | | Flash in power-down mode <sup>(5)</sup> | | 54 | - | | | - 1. Data guaranteed by design, not tested in production. - 2. $t_{WU(WFI)} = 2 \times 1/f_{master} + 7 \times 1/f_{CPU}$ - 3. Measured from interrupt event to interrupt vector fetch. - 4. Configured by the REGAH bit in the CLK\_ICKR register. - 5. Configured by the AHALT bit in the FLASH\_CR1 register. - 6. Plus 1 LSI clock depending on synchronization. 56/103 DocID018576 Rev 8 #### 9.3.3 **External clock sources and timing characteristics** ## **HSE** user external clock Subject to general operating conditions for $V_{DD}$ and $T_{A}$ . Table 32. HSE user external clock characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------------|--------------------------------------|-----------------------------------------------------|-----------------------|-----|-------------------------|------| | f <sub>HSE_ext</sub> | User external clock source frequency | | 0 | - | 16 | MHz | | V <sub>HSEH</sub> <sup>(1)</sup> | OSCIN input pin high level voltage | - | 0.7 x V <sub>DD</sub> | - | V <sub>DD</sub> + 0.3 V | V | | V <sub>HSEL</sub> <sup>(1)</sup> | OSCIN input pin low level voltage | | V <sub>SS</sub> | - | 0.3 x V <sub>DD</sub> | V | | I <sub>LEAK_HSE</sub> | OSCIN input leakage current | V <sub>SS</sub> < V <sub>IN</sub> < V <sub>DD</sub> | -1 | - | +1 | μΑ | <sup>1.</sup> Data based on characterization results, not tested in production. Figure 17. HSE external clock source ## HSE crystal/ceramic resonator oscillator The HSE clock can be supplied with a 1 to 16 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph is based on characterization results with specified typical external components. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. Refer to the crystal resonator manufacturer for more details (frequency, package, accuracy...). **Symbol Conditions Parameter** Min Max Unit Output low level with 8 pins sunk $I_{IO}$ = 10 mA, $V_{DD}$ = 5 V 8.0 1.0<sup>(1)</sup> $I_{IO}$ = 10 mA, $V_{DD}$ = 3.3 V Output low level with 4 pins sunk $V_{OL}$ $1.5^{(1)}$ Output low level with 4 pins sunk $I_{IO}$ = 20 mA, $V_{DD}$ = 5 V $I_{IO}$ = 10 mA, $V_{DD}$ = 5 V Output high level with 8 pins sourced 4.0 $2.1^{(1)}$ $I_{IO}$ = 10 mA, $V_{DD}$ = 3.3 V $V_{OH}$ Output high level with 4 pins sourced 3.3<sup>(1)</sup> $I_{IO}$ = 20 mA, $V_{DD}$ = 5 V Output high level with 4 pins sourced Table 41. Output driving current (high sink ports) ## Typical output level curves *Figure 25* to *Figure 32* show typical output level curves measured with output on a single pin. <sup>1.</sup> Data based on characterization results, not tested in production Figure 29. Typ. $V_{OL} @ V_{DD} = 3.3 V$ (high sink ports) Figure 31. Typ. $V_{DD}$ - $V_{OH}$ @ $V_{DD}$ = 3.3 V (standard ports) Figure 33. Typ. $V_{DD}$ - $V_{OH}$ @ $V_{DD}$ = 3.3 V (high sink ports) 477 - 1. Data based on characterization results, not tested in production. - 2. ADC accuracy vs. negative injection current: Injecting negative current on any of the analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and $\Sigma$ I<sub>INJ(PIN)</sub> in Section 9.3.6 does not affect the ADC accuracy. Table 47. ADC accuracy with R<sub>AIN</sub> < 10 k $\Omega$ R<sub>AIN</sub>, V<sub>DD</sub> = 3.3 V | Symbol | Parameter | Conditions | Тур | Max <sup>(1)</sup> | Unit | |----------------|---------------------------------------------|--------------------------|-----|--------------------|------| | E <sub>T</sub> | Total unadjusted error <sup>(2)</sup> | f <sub>ADC</sub> = 2 MHz | 1.6 | 3.5 | | | | | f <sub>ADC</sub> = 4 MHz | 1.9 | 4 | | | E <sub>O</sub> | Offset error <sup>(2)</sup> | f <sub>ADC</sub> = 2 MHz | 1 | 2.5 | | | | | f <sub>ADC</sub> = 4 MHz | 1.5 | 2.5 | | | E <sub>G</sub> | Gain error <sup>(2)</sup> | f <sub>ADC</sub> = 2 MHz | 1.3 | 3 | LSB | | | | f <sub>ADC</sub> = 4 MHz | 2 | 3 | LOD | | E <sub>D</sub> | Differential linearity error <sup>(2)</sup> | f <sub>ADC</sub> = 2 MHz | 0.7 | 1.0 | | | | | f <sub>ADC</sub> = 4 MHz | 0.7 | 1.5 | | | E <sub>L</sub> | Integral linearity error <sup>(2)</sup> | f <sub>ADC</sub> = 2 MHz | 0.6 | 1.5 | | | | | f <sub>ADC</sub> = 4 MHz | 0.8 | 2 | | - 1. Data based on characterization results, not tested in production. - 2. ADC accuracy vs. negative injection current: Injecting negative current on any of the analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current. Any positive injection current within the limits specified for I<sub>INJ(PIN)</sub> and ΣI<sub>INJ(PIN)</sub> in Section 9.3.6 does not affect the ADC accuracy. ## Static latch-up Two complementary static tests are required on 10 parts to assess the latch-up performance: - A supply overvoltage (applied to each power supply pin) - A current injection (applied to each input, output and configurable I/O pin) is performed on each sample. This test conforms to the EIA/JESD 78 IC latch-up standard. For more details, refer to the application note AN1181. Table 51. Electrical sensitivities | Symbol | Parameter | Conditions | Class <sup>(1)</sup> | |-----------|-----------------------|------------------------|----------------------| | LU Statio | Static latch-up class | T <sub>A</sub> = 25 °C | Α | | | Static later-up class | T <sub>A</sub> = 85 °C | Α | Class description: A Class is an STMicroelectronics internal specification. All its limits are higher than the JEDEC specifications, that means when a device belongs to class A it exceeds the JEDEC standard. B class strictly covers all the JEDEC criteria (international standard). # 13 Revision history Table 56. Document revision history | Date | Revision | Changes | |-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12-Jul-2011 | 1 | Initial release. | | 09-Jan-2012 | 2 | Added $N_{RW}$ and $t_{RET}$ for data EEPROM in <i>Table:</i> Flash program memory and data EEPROM. Updated $R_{PU}$ in <i>Table: NRST pin characteristics</i> and <i>Table: I/O static characteristics</i> . Updated notes related to $V_{CAP}$ in <i>Table: General operating conditions</i> . | | 12-Jun-2012 | 3 | Updated temperature condition for factory calibrated ACC <sub>HSI</sub> in <i>Table: HSI oscillator characteristics</i> . Changed SCK input to SCK output in <i>Figure: SPI timing diagram - master mode</i> . Modified <i>Figure: 20-lead, ultra thin, fine pitch quad flat no-lead package outline (3 x 3)</i> to add the package top view. | | 18-Dec-2014 | 4 | Updated the package information for the 20-pin TSSOP and the 20-pin UFQFPN. | | 21-Apr-2015 | 5 | Added package marking examples in Section: Package information: - Figure: LQFP32 marking example (package top view), - Figure: TSSOP20 marking example (package top view), - Figure: UFQFPN20 marking example (package top view). | | 26-Jun-2015 | 6 | Addition of the footnotes about D and E1 dimensions to Table 53: TSSOP20 – 20-lead thin shrink small outline, 6.5 x 4.4 mm, 0.65 mm pitch, package mechanical data. Update of the standard for EMI characteristics in Section : Electromagnetic interference (EMI). | | 23-Sep-2015 | 7 | Correction of UART peripheral in Figure 1: STM8S003F3/K3 value line block diagram. | | 20-Apr-2016 | 8 | Corrected text strings in Figure 10: External capacitor CEXT and Figure 37: Recommended reset pin protection PB4 line PP column value corrected in Table 5: STM8S003K3 descriptions PD1 line "floating" and "wpu" column values corrected in Table 6: STM8S003F3 pin description SPI_RXCRCR and SPI_TXCRCR reset values corrected in Table 9: General hardware register map |