

Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| D-4-!l-                    |                                                                              |
|----------------------------|------------------------------------------------------------------------------|
| Details                    |                                                                              |
| Product Status             | Not For New Designs                                                          |
| Core Processor             | R8C                                                                          |
| Core Size                  | 16-Bit                                                                       |
| Speed                      | 20MHz                                                                        |
| Connectivity               | I <sup>2</sup> C, LINbus, SIO, SSU, UART/USART                               |
| Peripherals                | POR, Voltage Detect, WDT                                                     |
| Number of I/O              | 41                                                                           |
| Program Memory Size        | 48KB (48K x 8)                                                               |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | 2K x 8                                                                       |
| RAM Size                   | 2.5K x 8                                                                     |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                                  |
| Data Converters            | A/D 12x10b                                                                   |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 48-LQFP                                                                      |
| Supplier Device Package    | 48-LQFP (7x7)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/r5f21217jfp |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights
  of third parties by or arising from the use of Renesas Electronics products or technical information described in this document.
  No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights
  of Renesas Electronics or others.
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the use of these circuits, software, or information.
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc.
  - "Standard": Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools; personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - "Specific": Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult, please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries.
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

Functions and Specifications for R8C/21 Group Table 1.2

| 1               | Item                                 | Specification                                                                            |
|-----------------|--------------------------------------|------------------------------------------------------------------------------------------|
| CPU             | Number of fundamental instructions   | ·                                                                                        |
| 01 0            | Minimum instruction execution time   | 50 ns (f(XIN) = 20 MHz, VCC = 3.0 to 5.5 V)                                              |
|                 | Willimian instruction execution time | 100 ns (f(XIN) = 10 MHz, VCC = 2.7 to 5.5 V)                                             |
|                 | Operating mode                       | Single-chip                                                                              |
|                 | Address space                        | 1 Mbyte                                                                                  |
|                 | Memory capacity                      | Refer to Table 1.4 Product Information for R8C/21 Group                                  |
| Peripheral      | Ports                                | I/O ports: 41 pins, Input port: 3 pins                                                   |
| Function        | Timers                               | Timer RA: 8 bits x 1 channel,                                                            |
|                 |                                      | Timer RB: 8 bits x 1 channel                                                             |
|                 |                                      | (Each timer equipped with 8-bit prescaler)                                               |
|                 |                                      | Timer RD: 16 bits x 2 channel                                                            |
|                 |                                      | (Circuits of input capture and output compare)                                           |
|                 |                                      | Timer RE: With compare match function                                                    |
|                 | Serial interface                     | 1 channel (UART0)                                                                        |
|                 |                                      | Clock synchronous I/O, UART                                                              |
|                 |                                      | 1 channel (UART1)                                                                        |
|                 |                                      | UART                                                                                     |
|                 | Clock synchronous serial interface   | 1 channel                                                                                |
|                 |                                      | I <sup>2</sup> C bus interface <sup>(2)</sup> , Clock synchronous serial I/O with chip   |
|                 |                                      | select                                                                                   |
|                 | LIN module                           | Hardware LIN: 1 channel                                                                  |
|                 |                                      | (Timer RA, UART0)                                                                        |
|                 | A/D converter                        | 10-bit A/D converter: 1 circuit, 12 channels                                             |
|                 | Watchdog timer                       | 15 bits x 1 channel (with prescaler)                                                     |
|                 |                                      | Reset start selectable                                                                   |
|                 | Interrupts                           | Internal: 11 sources, External: 5 sources, Software: 4 sources, Priority level: 7 levels |
|                 | Clock generation circuits            | 2 circuits                                                                               |
|                 |                                      | XIN clock generation circuit (with on-chip feedback resistor)                            |
|                 |                                      | On-chip oscillator (high speed, low speed)                                               |
|                 |                                      | High-speed on-chip oscillator has frequency adjustment function.                         |
|                 | Oscillation stop detection           | Stop detection of XIN clock oscillation                                                  |
|                 | function                             | Stop detection of Any clock oscillation                                                  |
|                 | Voltage detection circuit            | On-chip                                                                                  |
|                 | Power-on reset circuit include       | On-chip                                                                                  |
| Electric        | Supply voltage                       | VCC = 3.0 to 5.5 V (f(XIN) = 20 MHz)(J version)                                          |
| Characteristics | Cupply voltage                       | VCC = 3.0 to 5.5 V (f(XIN) = 26 MHz)(6 Version)                                          |
| Ondraotonollos  |                                      | VCC = 2.7 to 5.5 V (f(XIN) = 10 MHz)                                                     |
|                 | Current consumption                  | Typ. 11.0 mA (VCC = 5 V, f(XIN) = 20 MHz, High-speed on-                                 |
|                 | ·                                    | chip oscillator stopping)                                                                |
|                 |                                      | Typ. 5.3 mA (VCC = 5 V, f(XIN) = 10 MHz, High-speed on-chip                              |
|                 |                                      | oscillator stopping)                                                                     |
| Flash Memory    | Programming and erasure voltage      | VCC = 2.7 to 5.5 V                                                                       |
|                 | Programming and erasure              | 10,000 times (data flash)                                                                |
|                 | endurance                            | 1,000 times (program ROM)                                                                |
| Operating Ambi  | ent Temperature                      | -40 to 85°C                                                                              |
|                 |                                      | -40 to 125°C (option <sup>(1)</sup> )                                                    |
| Package         |                                      | 48-pin mold-plastic LQFP                                                                 |
| <u> </u>        |                                      | <u> </u>                                                                                 |

- When using options, be sure to inquire about the specification.
   I<sup>2</sup>C bus is a registered trademark of Koninklijke Philips Electronics N.V.



# 1.5 Pin Assignments

Figure 1.4 shows Pin Assignments (Top View).



Figure 1.4 Pin Assignments (Top View)

# 1.6 Pin Functions

Table 1.5 lists the Pin Functions and Table 1.6 lists the Pin Name Information by Pin Number.

Table 1.5 Pin Functions

| Type                           | Symbol                                                                                                                 | I/O Type | Description                                                                                                                                                                                                                                            |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Power Supply Input             | VCC<br>VSS                                                                                                             | I        | Apply 2.7 V to 5.5 V to the VCC pin. Apply 0 V to the VSS pin.                                                                                                                                                                                         |
| Analog Power Supply Input      | AVCC, AVSS                                                                                                             | I        | Applies the power supply for the A/D converter. Connect a capacitor between AVCC and AVSS.                                                                                                                                                             |
| Reset Input                    | RESET                                                                                                                  | I        | Input "L" on this pin resets the MCU.                                                                                                                                                                                                                  |
| MODE                           | MODE                                                                                                                   | I        | Connect this pin to VCC via a resistor.                                                                                                                                                                                                                |
| XIN Clock Input                | XIN                                                                                                                    | I        | These pins are provided for the XIN clock generation                                                                                                                                                                                                   |
| XIN Clock Output               | XOUT                                                                                                                   | 0        | circuit I/O. Connect a ceramic resonator or a crystal oscillator between the XIN and XOUT pins. To use an externally derived clock, input it to the XIN pin and leave the XOUT pin open.                                                               |
| INT Interrupt Input            | INTO to INT3                                                                                                           | I        | INT interrupt input pins. INTO Timer RD input pins. INTO Timer RA input pins.                                                                                                                                                                          |
| Key Input Interrupt            | KI0 to KI3                                                                                                             | I        | Key input interrupt input pins.                                                                                                                                                                                                                        |
| Timer RA                       | TRAIO                                                                                                                  | I/O      | Timer RA I/O pin.                                                                                                                                                                                                                                      |
|                                | TRAO                                                                                                                   | 0        | Timer RA output pin.                                                                                                                                                                                                                                   |
| Timer RB                       | TRBO                                                                                                                   | 0        | Timer RB output pin.                                                                                                                                                                                                                                   |
| Timer RD                       | TRDIOA0, TRDIOA1,<br>TRDIOB0, TRDIOB1,<br>TRDIOC0, TRDIOC1,<br>TRDIOD0, TRDIOD1                                        | I/O      | Timer RD I/O ports.                                                                                                                                                                                                                                    |
|                                | TRDCLK                                                                                                                 | I        | External clock input pin.                                                                                                                                                                                                                              |
| Timer RE                       | TREO                                                                                                                   | 0        | Divided clock output pin.                                                                                                                                                                                                                              |
| Serial Interface               | CLK0                                                                                                                   | I/O      | Transfer clock I/O pin.                                                                                                                                                                                                                                |
|                                | RXD0, RXD1                                                                                                             | I        | Serial data input pins.                                                                                                                                                                                                                                |
|                                | TXD0, TXD1                                                                                                             | 0        | Serial data output pins.                                                                                                                                                                                                                               |
| I <sup>2</sup> C Bus Interface | SCL                                                                                                                    | I/O      | Clock I/O pin.                                                                                                                                                                                                                                         |
|                                | SDA                                                                                                                    | I/O      | Data I/O pin.                                                                                                                                                                                                                                          |
| Clock Synchronous              | SSI                                                                                                                    | I/O      | Data I/O pin.                                                                                                                                                                                                                                          |
| Serial I/O with Chip           | SCS                                                                                                                    | I/O      | Chip-select signal I/O pin.                                                                                                                                                                                                                            |
| Select                         | SSCK                                                                                                                   | I/O      | Clock I/O pin.                                                                                                                                                                                                                                         |
|                                | SSO                                                                                                                    | I/O      | Data I/O pin.                                                                                                                                                                                                                                          |
| Reference Voltage Input        | VREF                                                                                                                   | I        | Reference voltage input pin to A/D converter.                                                                                                                                                                                                          |
| A/D Converter                  | AN0 to AN11                                                                                                            | I        | Analog input pins to A/D converter.                                                                                                                                                                                                                    |
| I/O Port                       | P0_0 to P0_7,<br>P1_0 to P1_7,<br>P2_0 to P2_7,<br>P3_0, P3_1,<br>P3_3 to P3_5, P3_7,<br>P4_3 to P4_5,<br>P6_0 to P6_7 | I/O      | CMOS I/O ports. Each port contains an input/output select direction register, allowing each pin in that port to be directed for input or output individually.  Any port set to input can select whether to use a pull-up resistor or not by a program. |
| Input Port                     | P4_2, P4_6, P4_7                                                                                                       | I        | Input only ports.                                                                                                                                                                                                                                      |

I: Input

O: Output

I/O: Input and output



Pin Name Information by Pin Number Table 1.6

|             |               | I/O Pin Functions for of Peripheral Modules |                       |                        |           |                   |                      |           |
|-------------|---------------|---------------------------------------------|-----------------------|------------------------|-----------|-------------------|----------------------|-----------|
| Pin         | Control Pin   | Port                                        |                       |                        | Serial    | Clock Synchronous | I <sup>2</sup> C Bus | A/D       |
| Number      | Control i iii | 1 OIL                                       | Interrupt             | Timer                  | Interface | Serial I/O        | Interface            | Converter |
|             |               |                                             |                       |                        | interiace | with Chip Select  |                      | Conventer |
| 1           |               | P3_5                                        |                       |                        |           | SSCK              | SCL                  |           |
| 2           |               | P3_3                                        |                       |                        |           | SSI               |                      |           |
| 3           |               | P3_4                                        |                       |                        |           | SCS               | SDA                  |           |
| 4           | MODE          |                                             |                       |                        |           |                   |                      |           |
| 5           |               | P4_3                                        |                       |                        |           |                   |                      |           |
| 6           |               | P4_4                                        |                       |                        |           |                   |                      |           |
| 7           | RESET         |                                             |                       |                        |           |                   |                      |           |
| 8           | XOUT          | P4_7                                        |                       |                        |           |                   |                      |           |
| 9           | VSS/AVSS      |                                             |                       |                        |           |                   |                      |           |
| 10          | XIN           | P4_6                                        |                       |                        |           |                   |                      |           |
| 11          | VCC/AVCC      |                                             |                       |                        |           |                   |                      |           |
| 12          |               | P2_7                                        |                       | TRDIOD1                |           |                   |                      |           |
| 13          |               | P2_6                                        |                       | TRDIOC1                |           |                   |                      |           |
| 14          |               | P2_5                                        |                       | TRDIOB1                |           |                   |                      |           |
| 15          |               | P2_4                                        |                       | TRDIOA1                |           |                   |                      |           |
| 16          |               | P2_3                                        |                       | TRDIOD0                |           |                   |                      |           |
| 17          |               | P2_2                                        |                       | TRDIOC0                |           |                   |                      |           |
| 18          |               | P2_1                                        |                       | TRDIOB0                |           |                   |                      |           |
| 19          |               | P2_0                                        |                       | TRDIOA0/TRDCLK         |           |                   |                      |           |
| 20          |               | P1_7                                        | INT1                  | TRAIO                  |           |                   |                      |           |
| 21          |               | P1_6                                        | IINIII                | 110.00                 | CLK0      |                   |                      |           |
| 22          |               | P1_5                                        | ( <del>1) (2)</del>   | (TRAIO) <sup>(1)</sup> | RXD0      |                   |                      |           |
|             |               |                                             | (INT1) <sup>(1)</sup> | (TRAIO)(1)             |           |                   |                      |           |
| 23          |               | P1_4                                        |                       |                        | TXD0      |                   |                      | 4 5 1 4 4 |
| 24          |               | P1_3                                        | KI3                   |                        |           |                   |                      | AN11      |
| 25          |               | P4_5                                        | INT0                  | ĪNT0                   |           |                   |                      |           |
| 26          |               | P6_6                                        | INT2                  |                        | TXD1      |                   |                      |           |
| 27          |               | P6_7                                        | INT3                  |                        | RXD1      |                   |                      |           |
| 28          |               | P1_2                                        | KI2                   |                        |           |                   |                      | AN10      |
| 29          |               | P1_1                                        | KI1                   |                        |           |                   |                      | AN9       |
|             |               |                                             |                       |                        |           |                   |                      | AN8       |
| 30          |               | P1_0                                        | KI0                   |                        |           |                   |                      | AN8       |
| 31          |               | P3_1                                        |                       | TRBO                   |           |                   |                      |           |
| 32          |               | P3_0                                        |                       | TRAO                   |           |                   |                      |           |
| 33          |               | P6_5                                        |                       |                        |           |                   |                      |           |
| 34          |               | P6_4                                        |                       |                        |           |                   |                      |           |
| 35          |               | P6_3                                        |                       |                        |           |                   |                      | ANIO      |
| 36          |               | P0_7                                        |                       |                        |           |                   |                      | AN0       |
| 37          |               | P0_6                                        |                       |                        |           |                   |                      | AN1       |
| 38          |               | P0_5                                        |                       |                        |           |                   |                      | AN2       |
| 39          | \/D==         | P0_4                                        |                       |                        |           |                   |                      | AN3       |
| 40          | VREF          | P4_2                                        |                       | TDEC                   |           |                   |                      |           |
| 41          |               | P6_0                                        |                       | TREO                   |           |                   |                      |           |
| 42          |               | P6_2                                        |                       |                        |           |                   |                      |           |
| 43          |               | P6_1                                        |                       |                        |           |                   |                      | ANIA      |
| 44          |               | P0_3                                        |                       |                        |           |                   |                      | AN4       |
| 45          |               | P0_2                                        |                       |                        |           |                   |                      | AN5       |
| 46          |               | P0_1                                        |                       |                        |           |                   |                      | AN6       |
| 47          |               | P0_0                                        |                       |                        |           | SSO               |                      | AN7       |
| 48<br>NOTE: |               | P3_7                                        |                       |                        |           | 33U               | <u> </u>             |           |

NOTE:

1. Can be assigned to the pin in parentheses by a program.



# 2.1 Data Registers (R0, R1, R2 and R3)

R0 is a 16-bit register for transfer, arithmetic, and logic operations. The same applies to R1 to R3.

R0 can be split into high-order bit (R0H) and low-order bit (R0L) to be used separately as 8-bit data registers. The same applies to R1H and R1L as R0H and R0L. R2 can be combined with R0 to be used as a 32-bit data register (R2R0). The same applies R3R1 as R2R0.

# 2.2 Address Registers (A0 and A1)

A0 is a 16-bit register for address register indirect addressing and address register relative addressing. They also are used for transfer, arithmetic and logic operations. The same applies to A1 as A0.

A1 can be combined with A0 to be used a 32-bit address register (A1A0).

# 2.3 Frame Base Register (FB)

FB is a 16-bit register for FB relative addressing.

# 2.4 Interrupt Table Register (INTB)

INTB, a 20-bit register, indicates the start address of an interrupt vector table.

# 2.5 Program Counter (PC)

PC, 20 bits wide, indicates the address of an instruction to be executed.

# 2.6 User Stack Pointer (USP) and Interrupt Stack Pointer (ISP)

The stack pointer (SP), USP and ISP, are 16 bits wide each.

The U flag of FLG is used to switch between USP and ISP.

# 2.7 Static Base Register (SB)

SB is a 16-bit register for SB relative addressing.

# 2.8 Flag Register (FLG)

FLG is a 11-bit register indicating the CPU status.

# 2.8.1 Carry Flag (C)

The C flag retains a carry, borrow, or shift-out bit that has occurred in the arithmetic and logic unit.

# 2.8.2 Debug Flag (D)

The D flag is for debug only. Set to 0.

# 2.8.3 **Zero Flag (Z)**

The Z flag is set to 1 when an arithmetic operation resulted in 0; otherwise, 0.

# 2.8.4 Sign Flag (S)

The S flag is set to 1 when an arithmetic operation resulted in a negative value; otherwise, 0.

# 2.8.5 Register Bank Select Flag (B)

The register bank 0 is selected when the B flag is 0. The register bank 1 is selected when this flag is set to 1.

# 2.8.6 Overflow Flag (O)

The O flag is set to 1 when the operation resulted in an overflow; otherwise, 0.



SFR Information (3)<sup>(1)</sup> Table 4.3

| Address         | Register                                                                            | Symbol       | After reset            |
|-----------------|-------------------------------------------------------------------------------------|--------------|------------------------|
| 0080h           |                                                                                     | -,           |                        |
| 0081h           |                                                                                     |              |                        |
| 0082h           |                                                                                     |              |                        |
| 0083h           |                                                                                     |              |                        |
| 0084h           |                                                                                     |              |                        |
| 0085h           |                                                                                     |              |                        |
| 0086h           |                                                                                     |              |                        |
| 0087h           |                                                                                     |              |                        |
| 0088h           |                                                                                     |              |                        |
| 0089h           |                                                                                     |              |                        |
| 008Ah           |                                                                                     |              |                        |
| 008Bh           |                                                                                     |              |                        |
| 008Ch           |                                                                                     |              |                        |
| 008Dh           |                                                                                     |              |                        |
| 008Eh           |                                                                                     |              |                        |
| 008Fh           |                                                                                     |              |                        |
| 0090h           |                                                                                     |              |                        |
| 0091h           |                                                                                     |              |                        |
| 0092h           |                                                                                     |              |                        |
| 0093h           |                                                                                     |              |                        |
| 0094h<br>0095h  |                                                                                     |              |                        |
| 0095h<br>0096h  |                                                                                     |              | 1                      |
| 0096h           |                                                                                     |              |                        |
| 009711<br>0098h |                                                                                     |              |                        |
| 0099h           |                                                                                     |              |                        |
| 0099h           |                                                                                     |              |                        |
| 009Bh           |                                                                                     |              |                        |
| 009Ch           |                                                                                     |              |                        |
| 009Dh           |                                                                                     |              |                        |
| 009Eh           |                                                                                     |              |                        |
| 009Fh           |                                                                                     |              |                        |
| 00A0h           | UART0 Transmit/Receive Mode Register                                                | U0MR         | 00h                    |
| 00A1h           | UARTO Bit Rate Register                                                             | U0BRG        | XXh                    |
| 00A2h           | UART0 Transmit Buffer Register                                                      | U0TB         | XXh                    |
| 00A3h           |                                                                                     |              | XXh                    |
| 00A4h           | UART0 Transmit/Receive Control Register 0                                           | U0C0         | 00001000b              |
| 00A5h           | UART0 Transmit/Receive Control Register 1                                           | U0C1         | 00000010b              |
| 00A6h           | UART0 Receive Buffer Register                                                       | U0RB         | XXh                    |
| 00A7h           |                                                                                     |              | XXh                    |
| 00A8h           | UART1 Transmit/Receive Mode Register                                                | U1MR         | 00h                    |
| 00A9h           | UART1 Bit Rate Register                                                             | U1BRG        | XXh                    |
| 00AAh           | UART1 Transmit Buffer Register                                                      | U1TB         | XXh                    |
| 00ABh           | LIADTA Teconomit/December Construit Decisions Co                                    | 114.00       | XXh                    |
| 00ACh<br>00ADh  | UART1 Transmit/Receive Control Register 0 UART1 Transmit/Receive Control Register 1 | U1C0<br>U1C1 | 00001000b<br>00000010b |
| 00ADh<br>00AEh  | UART1 Transmit/Receive Control Register 1  UART1 Receive Buffer Register            | U1RB         | XXh                    |
| 00AEn           | OARTH RECEIVE DUILE REGISTER                                                        | JIND         | XXh                    |
| 00B0h           |                                                                                     |              | 7931                   |
| 00B0H           |                                                                                     |              |                        |
| 00B1H           |                                                                                     |              |                        |
| 00B3h           |                                                                                     |              |                        |
| 00B4h           |                                                                                     |              |                        |
| 00B5h           |                                                                                     |              |                        |
| 00B6h           |                                                                                     |              |                        |
| 00B7h           |                                                                                     |              |                        |
| 00B8h           | SS Control Register H/IIC Bus Control Register 1 <sup>(2)</sup>                     | SSCRH/ICCR1  | 00h                    |
| 00B9h           | SS Control Register L/IIC Bus Control Register 2 <sup>(2)</sup>                     | SSCRL/ICCR2  | 01111101b              |
| 00BAh           | SS Mode Register/IIC Bus Mode Register 1(2)                                         | SSMR/ICMR    | 00011000b              |
| 00BBh           | SS Enable Register/IIC Bus Interrupt Enable Register <sup>(2)</sup>                 | SSER/ICIER   | 00h                    |
| 00BCh           | SS Status Register/IIC Bus Status Register <sup>(2)</sup>                           | SSSR/ICSR    | 00h/0000X000b          |
| 00BDh           | SS Mode Register 2/Slave Address Register <sup>(2)</sup>                            | SSMR2/SAR    | 00h                    |
| 00BEh           | SS Transmit Data Register/IIC Bus Transmit Data Register <sup>(2)</sup>             | SSTDR/ICDRT  | FFh                    |
| 00BFh           | SS Receive Data Register/IIC Bus Receive Data Register <sup>(2)</sup>               | SSRDR/ICDRR  | FFh                    |
|                 | Too house of bala hogistoning bala house of bala hogiston                           | 1 - 2        | T                      |

# X: Undefined

- The blank regions are reserved. Do not access locations in these regions.
   Selected by the IICSEL bit in the PMR register.

SFR Information (4)<sup>(1)</sup> Table 4.4

| 00C0h<br>00C1h<br>00C2h<br>00C3h<br>00C4h<br>00C5h | Register A/D Register            | Symbol AD | After reset  XXh  XXh |
|----------------------------------------------------|----------------------------------|-----------|-----------------------|
| 00C1h<br>00C2h<br>00C3h<br>00C4h                   |                                  |           |                       |
| 00C2h<br>00C3h<br>00C4h                            |                                  |           |                       |
| 00C3h<br>00C4h                                     |                                  |           |                       |
| 00C4h                                              |                                  |           |                       |
|                                                    |                                  |           |                       |
|                                                    |                                  |           |                       |
| 00C6h                                              |                                  |           |                       |
| 00C7h                                              |                                  |           |                       |
| 00C8h                                              |                                  |           |                       |
| 00C9h                                              |                                  |           |                       |
| 00CAh                                              |                                  |           |                       |
| 00CBh                                              |                                  |           |                       |
| 00CCh                                              |                                  |           |                       |
| 00CDh                                              |                                  |           |                       |
| 00CEh                                              |                                  |           |                       |
|                                                    |                                  |           |                       |
| 00CFh                                              |                                  |           |                       |
| 00D0h                                              |                                  |           |                       |
| 00D1h                                              |                                  |           |                       |
| 00D2h                                              |                                  |           |                       |
| 00D3h                                              |                                  | 1.500110  |                       |
| 00D4h                                              | A/D Control Register 2           | ADCON2    | 00h                   |
| 00D5h                                              |                                  |           |                       |
| 00D6h                                              | A/D Control Register 0           | ADCON0    | 00h                   |
| 00D7h                                              | A/D Control Register 1           | ADCON1    | 00h                   |
| 00D8h                                              |                                  |           |                       |
| 00D9h                                              |                                  |           |                       |
| 00DAh                                              |                                  |           |                       |
| 00DBh                                              |                                  |           |                       |
| 00DCh                                              |                                  |           |                       |
| 00DDh                                              |                                  |           |                       |
| 00DEh                                              |                                  |           |                       |
| 00DFh                                              |                                  |           |                       |
| 00E0h                                              | Port P0 Register                 | P0        | XXh                   |
| 00E1h                                              | Port P1 Register                 | P1        | XXh                   |
| 00E2h                                              | Port P0 Direction Register       | PD0       | 00h                   |
| 00E3h                                              | Port P1 Direction Register       | PD1       | 00h                   |
| 00E4h                                              | Port P2 Register                 | P2        | XXh                   |
| 00E5h                                              | Port P3 Register                 | P3        | XXh                   |
| 00E6h                                              | Port P2 Direction Register       | PD2       | 00h                   |
|                                                    | Port P2 Direction Register       |           |                       |
| 00E7h                                              | Port P3 Direction Register       | PD3       | 00h                   |
| 00E8h                                              | Port P4 Register                 | P4        | XXh                   |
| 00E9h                                              |                                  |           |                       |
| 00EAh                                              | Port P4 Direction Register       | PD4       | 00h                   |
| 00EBh                                              |                                  |           |                       |
| 00ECh                                              | Port P6 Register                 | P6        | XXh                   |
| 00EDh                                              |                                  |           |                       |
| 00EEh                                              | Port P6 Direction Register       | PD6       | 00h                   |
| 00EFh                                              |                                  |           |                       |
| 00F0h                                              |                                  |           |                       |
| 00F1h                                              |                                  |           |                       |
| 00F2h                                              |                                  |           |                       |
| 00F3h                                              |                                  |           |                       |
| 00F4h                                              |                                  |           |                       |
| 00F5h                                              | UART1 Function Select Register   | U1SR      | XXh                   |
| 00F6h                                              |                                  | 2.3       |                       |
| 00F7h                                              |                                  | +         |                       |
| 00F8h                                              | Port Mode Register               | PMR       | 00h                   |
| 00F9h                                              | External Input Enable Register   | INTEN     | 00h                   |
| 00FAh                                              | INT Input Filter Select Register | INTEN     | 00h                   |
|                                                    | Key Input Enable Register        | KIEN      | 00h                   |
| 00FBh                                              | Rey Input Ellable Register       | PUR0      |                       |
| 00FCh<br>00FDh                                     | Pull-Up Control Register 0       |           | 00h                   |
| OOFDh                                              | Pull-Up Control Register 1       | PUR1      | XX00XX00b             |
| 00FEh                                              | 1                                |           |                       |

X: Undefined

NOTE:

1. The blank regions are reserved. Do not access locations in these regions.

SFR Information (5)<sup>(1)</sup> Table 4.5

| Address | Register                                                       | Symbol   | After reset |
|---------|----------------------------------------------------------------|----------|-------------|
| 0100h   | Timer RA Control Register                                      | TRACR    | 00h         |
| 0101h   | Timer RA I/O Control Register                                  | TRAIOC   | 00h         |
| 0102h   | Timer RA Mode Register                                         | TRAMR    | 00h         |
| 0103h   | Timer RA Prescaler Register                                    | TRAPRE   | FFh         |
| 0104h   | Timer RA Register                                              | TRA      | FFh         |
| 0105h   | Ü                                                              |          |             |
| 0106h   | LIN Control Register                                           | LINCR    | 00h         |
| 0107h   | LIN Status Register                                            | LINST    | 00h         |
| 0108h   | Timer RB Control Register                                      | TRBCR    | 00h         |
| 0109h   | Timer RB One-Shot Control Register                             | TRBOCR   | 00h         |
| 0103h   | Timer RB I/O Control Register                                  | TRBIOC   | 00h         |
| 010An   | Timer RB Mode Register                                         | TRBMR    | 00h         |
|         | Timer RB Prescaler Register                                    |          |             |
| 010Ch   |                                                                | TRBPRE   | FFh         |
| 010Dh   | Timer RB Secondary Register                                    | TRBSC    | FFh         |
| 010Eh   | Timer RB Primary                                               | TRBPR    | FFh         |
| 010Fh   |                                                                |          |             |
| 0110h   |                                                                |          |             |
| 0111h   |                                                                |          |             |
| 0112h   |                                                                |          |             |
| 0113h   |                                                                |          |             |
| 0114h   |                                                                |          |             |
| 0115h   |                                                                |          |             |
| 0116h   |                                                                |          |             |
| 0117h   |                                                                |          | <u> </u>    |
| 0117h   | Timer RE Counter Data Register                                 | TRESEC   | 00h         |
| 0119h   | Timer RE Counter Data Register  Timer RE Compare Data Register | TREMIN   | 00h         |
|         | Timer NE Compare Data Register                                 | IREIVIIN | UUN         |
| 011Ah   |                                                                |          |             |
| 011Bh   |                                                                |          |             |
| 011Ch   | Timer RE Control Register 1                                    | TRECR1   | 00h         |
| 011Dh   | Timer RE Control Register 2                                    | TRECR2   | 00h         |
| 011Eh   | Timer RE Count Source Select Register                          | TRECSR   | 00001000b   |
| 011Fh   |                                                                |          |             |
| 0120h   |                                                                |          |             |
| 0121h   |                                                                |          |             |
| 0122h   |                                                                |          |             |
| 0123h   |                                                                |          |             |
| 0124h   |                                                                |          |             |
| 0125h   |                                                                |          |             |
| 0125h   |                                                                |          |             |
|         |                                                                |          |             |
| 0127h   |                                                                |          |             |
| 0128h   |                                                                |          |             |
| 0129h   |                                                                |          |             |
| 012Ah   |                                                                |          |             |
| 012Bh   |                                                                |          |             |
| 012Ch   |                                                                |          |             |
| 012Dh   |                                                                |          |             |
| 012Eh   |                                                                |          |             |
| 012Fh   |                                                                |          |             |
| 0130h   |                                                                |          |             |
| 0131h   |                                                                |          |             |
| 0131h   |                                                                |          |             |
| 0132h   |                                                                |          | +           |
| 0134h   |                                                                |          |             |
|         |                                                                |          |             |
| 0135h   |                                                                |          |             |
| 0136h   |                                                                |          |             |
| 0137h   | Timer RD Start Register                                        | TRDSTR   | 11111100b   |
| 0138h   | Timer RD Mode Register                                         | TRDMR    | 00001110b   |
| 0139h   | Timer RD PWM Mode Register                                     | TRDPMR   | 10001000b   |
| 013Ah   | Timer RD Function Control Register                             | TRDFCR   | 1000000b    |
| 013Bh   | Timer RD Output Master Enable Register 1                       | TRDOER1  | FFh         |
| 013Ch   | Timer RD Output Master Enable Register 2                       | TRDOER2  | 01111111b   |
| 013Dh   | Timer RD Output Control Register                               | TRDOCR   | 00h         |
| 0.0011  |                                                                |          |             |
| 013Eh   | Timer RD Digital Filter Function Select Register 0             | TRDDF0   | 00h         |

X: Undefined

NOTE:

1. The blank regions are reserved. Do not access locations in these regions.

#### **Electrical Characteristics** 5.

Table 5.1 **Absolute Maximum Ratings** 

| Symbol   | Parameter                     | Condition           | Rated value                                       | Unit |
|----------|-------------------------------|---------------------|---------------------------------------------------|------|
| Vcc/AVcc | Supply voltage                |                     | -0.3 to 6.5                                       | V    |
| Vı       | Input voltage                 |                     | -0.3 to Vcc+0.3                                   | V    |
| Vo       | Output voltage                |                     | -0.3 to Vcc+0.3                                   | V    |
| Pd       | Power dissipation             | -40°C ≤ Topr ≤ 85°C | 300                                               | mW   |
|          |                               | 85°C < Topr ≤ 125°C | 125                                               | mW   |
| Topr     | Operating ambient temperature |                     | -40 to 85 (J version) /<br>-40 to 125 (K version) | °C   |
| Tstg     | Storage temperature           |                     | -65 to 150                                        | °C   |

Table 5.2 **Recommended Operating Conditions** 

| 0         | Demonstra                             |                                                              | 0 177                                                                                                                   |        | Standard |        | Lloit |
|-----------|---------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--------|----------|--------|-------|
| Symbol    | Parameter                             |                                                              | Conditions                                                                                                              | Min.   | Тур.     | Max.   | Unit  |
| Vcc/AVcc  | Supply voltage                        |                                                              |                                                                                                                         | 2.7    | -        | 5.5    | V     |
| Vss/AVcc  | Supply voltage                        |                                                              |                                                                                                                         | -      | 0        | _      | V     |
| ViH       | Input "H" voltage                     |                                                              |                                                                                                                         | 0.8Vcc | -        | Vcc    | V     |
| VIL       | Input "L" voltage                     | Input "L" voltage                                            |                                                                                                                         | 0      | -        | 0.2Vcc | V     |
| IOH(sum)  | Peak sum output "H" current           | Sum of all<br>Pins IOH (peak)                                |                                                                                                                         | =      | =        | -60    | mA    |
| IOH(peak) | Peak output "H" current               |                                                              |                                                                                                                         | =      | -        | -10    | mA    |
| IOH(avg)  | Average output "H" current            |                                                              |                                                                                                                         | -      | -        | -5     | mA    |
| IOL(sum)  | Peak sum output "L" currents          | Sum of all<br>Pins IOL (peak)                                |                                                                                                                         | =      | =        | 60     | mA    |
| IOL(peak) | Peak output "L" currents              |                                                              |                                                                                                                         | -      | -        | 10     | mA    |
| IOL(avg)  | Average output "L" current            |                                                              |                                                                                                                         | -      | -        | 5      | mA    |
| f(XIN)    | XIN clock input oscillation frequency |                                                              | 3.0 V ≤ Vcc ≤ 5.5 V<br>-40°C ≤ Topr ≤ 85°C                                                                              | 0      | =        | 20     | MHz   |
|           |                                       |                                                              | 3.0 V ≤ Vcc ≤ 5.5 V<br>-40°C ≤ Topr ≤ 125°C                                                                             | 0      | =        | 16     | MHz   |
|           |                                       |                                                              | 2.7 V ≤ Vcc < 3.0 V                                                                                                     | 0      | -        | 10     | MHz   |
| _         | System clock                          | OCD2 = 0<br>When XIN                                         | 3.0 V ≤ Vcc ≤ 5.5 V<br>-40°C ≤ Topr ≤ 85°C                                                                              | 0      | -        | 20     | MHz   |
|           |                                       | clock is selected.                                           | 3.0 V ≤ Vcc ≤ 5.5 V<br>-40°C ≤ Topr ≤ 125°C                                                                             | 0      | =        | 16     | MHz   |
|           |                                       |                                                              | 2.7 V ≤ Vcc < 3.0 V                                                                                                     | 0      | -        | 10     | MHz   |
|           |                                       | OCD2 = 1<br>When on-chip<br>oscillator clock<br>is selected. | FRA01 = 0<br>When low-speed on-<br>chip oscillator clock is<br>selected.                                                | -      | 125      | =      | kHz   |
|           |                                       |                                                              | FRA01 = 1<br>When high-speed on-<br>chip oscillator clock is<br>selected.<br>3.0 V ≤ Vcc ≤ 5.5 V<br>-40°C ≤ Topr ≤ 85°C | -      | =        | 20     | MHz   |
|           |                                       |                                                              | FRA01 = 1<br>When high-speed on-<br>chip oscillator clock is<br>selected.                                               | -      | -        | 10     | MHz   |

- 1. Vcc = 2.7 to 5.5 V at Topr = -40 to  $85^{\circ}$ C (J version) / -40 to  $125^{\circ}$ C (K version), unless otherwise specified.
- 2. The average output current indicates the average value of current measured during 100 ms.



Table 5.5 Flash Memory (Data Flash Block A, Block B) Electrical Characteristics<sup>(4)</sup>

| Cumbal     | Dorometer                                                           | Conditions                 |           | Unit |                             |         |  |
|------------|---------------------------------------------------------------------|----------------------------|-----------|------|-----------------------------|---------|--|
| Symbol     | Parameter                                                           | Conditions                 | Min. Typ. |      | Max.                        | 7 01111 |  |
| -          | Program/erase endurance <sup>(2)</sup>                              |                            | 10,000(3) | _    | -                           | times   |  |
| =          | Byte program time<br>(Program/erase endurance ≤ 1,000 times)        |                            | =         | 50   | 400                         | μS      |  |
| _          | Byte program time<br>(Program/erase endurance > 1,000 times)        |                            | _         | 65   | _                           | μS      |  |
| =          | Block erase time<br>(Program/erase endurance ≤ 1,000 times)         |                            | =         | 0.2  | 9                           | S       |  |
| =          | Block erase time<br>(Program/erase endurance > 1,000 times)         |                            | =         | 0.3  | -                           | S       |  |
| td(SR-SUS) | Time delay from suspend request until erase suspend                 |                            | =         | -    | 97 + CPU clock<br>× 6 cycle | μS      |  |
| _          | Interval from erase start/restart until following suspend request   |                            | 650       | -    | _                           | μS      |  |
| =          | Interval from program start/restart until following suspend request |                            | 0         | -    | _                           | ns      |  |
| _          | Time from suspend until program/erase restart                       |                            | _         | -    | 3 + CPU clock<br>× 4 cycle  | μS      |  |
| _          | Program, erase voltage                                              |                            | 2.7       | _    | 5.5                         | V       |  |
| _          | Read voltage                                                        |                            | 2.7       | _    | 5.5                         | V       |  |
| _          | Program, erase temperature                                          |                            | -40       | -    | 85(8)                       | °C      |  |
| -          | Data hold time <sup>(9)</sup>                                       | Ambient temperature = 55°C | 20        | -    | _                           | year    |  |

- 1. Vcc = 2.7 to 5.5 V at Topr = -40 to 85°C (J version) / -40 to 125°C (K version), unless otherwise specified.
- 2. Definition of programming/erasure endurance
  - The programming and erasure endurance is defined on a per-block basis.
  - If the programming and erasure endurance is n (n = 10,000), each block can be erased  $n \times 10^{-1}$  times.
  - For example, if 1,024 1-byte writes are performed to different addresses in block A, a 1 Kbyte block, and then the block is erased, the programming/erasure endurance still stands at one. However, the same address must not be programmed more than once per erase operation (overwriting prohibited).
- 3. MInimum endurance to guarantee all electrical characteristics after program and erase (1 to Min. value can be guaranteed).
- 4. Standard of block A and block B when program and erase endurance exceeds 1,000 times. Byte program time to 1,000 times are the same as that in program ROM.
- 5. In a system that executes multiple programming operations, the actual erasure endurance can be reduced by writing to sequential addresses in turn so that as much of the block as possible is used up before performing an erase operation. For example, when programming groups of 16 bytes, the effective number of rewrites can be minimized by programming up to 128 groups before erasing them all in one operation. In addition, averaging the erasure endurance between blocks A and B can further reduce the actual erasure endurance. It is also advisable to retain data on the erasure endurance of each block and limit the number of erase operations to a certain number.
- 6. If error occurs during block erase, attempt to execute the clear status register command, then the block erase command at least three times until the erase error does not occur.
- 7. Customers desiring program/erase failure rate information should contact their Renesas technical support representative.
- 8. 125°C for K version.
- 9. The data hold time includes time that the power supply is off or the clock is not supplied.



Figure 5.2 Time delay until Suspend

Table 5.6 Voltage Detection 1 Circuit Electrical Characteristics

| Symbol      | Parameter                                                                    | Condition              |      | Unit |      |       |
|-------------|------------------------------------------------------------------------------|------------------------|------|------|------|-------|
| Syllibol    | Farameter                                                                    | Condition              | Min. | Тур. | Max. | Offic |
| Vdet1       | Voltage detection level <sup>(3, 4)</sup>                                    |                        | 2.70 | 2.85 | 3.00 | V     |
| td(Vdet1-A) | Voltage monitor 1 reset generation time <sup>(5)</sup>                       |                        | -    | 40   | 200  | μS    |
| =           | Voltage detection circuit self power consumption                             | VCA26 = 1, Vcc = 5.0 V | =    | 0.6  | =    | μΑ    |
| td(E-A)     | Waiting time until voltage detection circuit operation starts <sup>(2)</sup> |                        | -    | =    | 100  | μS    |
| Vccmin      | MCU operating voltage minimum value                                          |                        | 2.70 | -    | -    | V     |

- 1. The measurement condition is Vcc = 2.7 V to 5.5 V and Topr = -40°C to 85°C (J version) / -40°C to 125°C (K version).
- 2. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA26 bit in the VCA2 register to 0.
- 3. Hold Vdet2 > Vdet1.
- 4. This parameter shows the voltage detection level when the power supply drops. The voltage detection level when the power supply rises is higher than the voltage detection level when the power supply drops by approximately 0.1 V.
- 5. Time until the voltage monitor 1 reset is generated after the voltage passes V<sub>det1</sub> when V<sub>CC</sub> falls. When using the digital filter, its sampling time is added to td(V<sub>det1-A</sub>). When using the voltage monitor 1 reset, maintain this time until V<sub>CC</sub> = 2.0 V after the voltage passes V<sub>det1</sub> when the power supply falls.

Table 5.7 Voltage Detection 2 Circuit Electrical Characteristics

| Symbol      | Parameter                                                                    | Condition             |      | Unit |      |       |
|-------------|------------------------------------------------------------------------------|-----------------------|------|------|------|-------|
| Symbol      | Farameter                                                                    | Condition             | Min. | Тур. | Max. | Offic |
| Vdet2       | Voltage detection level <sup>(4)</sup>                                       |                       | 3.3  | 3.6  | 3.9  | V     |
| td(Vdet2-A) | Voltage monitor 2 reset/interrupt request generation time <sup>(2, 5)</sup>  |                       | =    | 40   | 200  | μS    |
| =           | Voltage detection circuit self power consumption                             | VCA27 = 1, Vcc = 5.0V | =    | 0.6  | =    | μΑ    |
| td(E-A)     | Waiting time until voltage detection circuit operation starts <sup>(3)</sup> |                       | =    | =    | 100  | μS    |

- 1. The measurement condition is Vcc = 2.7 V to 5.5 V and  $Topr = -40^{\circ}\text{C}$  to  $85^{\circ}\text{C}$  (J version) /  $-40^{\circ}\text{C}$  to  $125^{\circ}\text{C}$  (K version).
- 2. Time until the voltage monitor 2 reset/interrupt request is generated since the voltage passes Vdet2.
- 3. Necessary time until the voltage detection circuit operates when setting to 1 again after setting the VCA27 bit in the VCA2 register to 0.
- 4. Hold Vdet2 > Vdet1.
- 5. When using the digital filter, its sampling time is added to td(Vdet2-A). When using the voltage monitor 2 reset, maintain this time until Vcc = 2.0 V after the voltage passes Vdet2 when the power supply falls.



Table 5.9 **High-Speed On-Chip Oscillator Circuit Electrical Characteristics** 

| Cymphol | Dorometer                                                                       | Condition                                                                                 | ;    | Unit  |      |       |
|---------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|-------|------|-------|
| Symbol  | Parameter                                                                       | Condition                                                                                 | Min. | Тур.  | Max. | Offic |
| fOCO40M | High-speed on-chip oscillator frequency temperature • supply voltage dependence | Vcc = 4.75 V to 5.25 V,<br>$0^{\circ}$ C $\leq$ Topr $\leq$ $60^{\circ}$ C <sup>(2)</sup> | 39.2 | 40    | 40.8 | MHz   |
|         |                                                                                 | Vcc = 3.0 V to 5.25 V,<br>-20°C $\leq$ Topr $\leq$ 85°C <sup>(2)</sup>                    | 38.8 | 40    | 41.2 | MHz   |
|         |                                                                                 | Vcc = 3.0 V to 5.5 V,<br>-40°C $\leq$ Topr $\leq$ 85°C <sup>(2)</sup>                     | 38.4 | 40    | 41.6 | MHz   |
|         |                                                                                 | Vcc = 3.0 V to 5.5 V,<br>-40°C $\leq$ Topr $\leq$ 125°C <sup>(2)</sup>                    | 38.0 | 40    | 42.0 | MHz   |
|         |                                                                                 | Vcc = 2.7 V to 5.5 V,<br>-40°C $\leq$ Topr $\leq$ 125°C <sup>(2)</sup>                    | 37.6 | 40    | 42.4 | MHz   |
| _       | The value of the FRA1 register when the reset is deasserted                     |                                                                                           | 08h  | 40    | F7h  | -     |
| _       | High-speed on-chip oscillator adjustment range                                  | Adjust the FRA1 register to<br>-1 bit (the value when the<br>reset is deasserted)         | -    | + 0.3 | -    | MHz   |
| _       | Oscillation stability time                                                      |                                                                                           | -    | 10    | 100  | μS    |
| _       | Self power consumption when high-speed on-chip oscillator oscillating           | Vcc = 5.0 V, Topr = 25°C                                                                  | -    | 600   | -    | μА    |

- 1. Vcc = 2.7 V to 5.5 V, Topr = -40 °C to 85 °C (J version) / -40 °C to 125 °C (K version), unless otherwise specified.
- 2. The standard value shows when the reset is deasserted for the FRA1 register.

**Table 5.10 Low-Speed On-Chip Oscillator Circuit Electrical Characteristics** 

| Svmbol | Parameter                                                            | Condition                | ,    | Unit |      |       |
|--------|----------------------------------------------------------------------|--------------------------|------|------|------|-------|
| Symbol |                                                                      | Condition                | Min. | Тур. | Max. | Offic |
| fOCO-S | Low-speed on-chip oscillator frequency                               |                          | 40   | 125  | 250  | kHz   |
| _      | Oscillation stability time                                           |                          | _    | 10   | 100  | μS    |
| -      | Self power consumption when low-speed on-chip oscillator oscillating | Vcc = 5.0 V, Topr = 25°C | ı    | 15   | II   | μА    |

### NOTE:

1. Vcc = 2.7 V to 5.5 V, Topr = -40°C to 85°C (J version) / -40°C to 125°C (K version), unless otherwise specified.

**Table 5.11 Power Supply Circuit Timing Characteristics** 

| Svmbol  | Parameter                                                                   | Condition | Ş    | Unit |      |       |
|---------|-----------------------------------------------------------------------------|-----------|------|------|------|-------|
| Symbol  | r alametel                                                                  | Condition | Min. | Тур. | Max. | Offic |
| td(P-R) | Time for internal power supply stabilization during power-on <sup>(2)</sup> |           | 1    | -    | 2000 | μS    |
|         | power-one-                                                                  |           |      |      |      |       |
| td(R-S) | STOP exit time <sup>(3)</sup>                                               |           | -    | -    | 150  | μS    |

- 1. The measurement condition is Vcc = 2.7 to 5.5 V and Topr = -40°C to 85°C (J version) / -40°C to 125°C (K version), unless otherwise specified.
- 2. Waiting time until the internal power supply generation circuit stabilizes during power-on.
- 3. Time until CPU clock supply starts since the interrupt is acknowledged to exit stop mode.



# Timing Requirements (Unless Otherwise Specified: Vcc = 5 V, Vss = 0 V at Topr = 25°C) [Vcc = 5 V]

**Table 5.16 XIN Input** 

| Symbol   | Parameter            | Standard |      | Unit  |
|----------|----------------------|----------|------|-------|
|          | Falameter            |          | Max. | Offic |
| tc(XIN)  | XIN input cycle time | 50       | =    | ns    |
| twh(xin) | XIN input "H" width  | 25       | =    | ns    |
| tWL(XIN) | XIN input "L" width  | 25       | -    | ns    |



XIN Input Timing Diagram when Vcc = 5 V Figure 5.8

**Table 5.17 TRAIO Input** 

| Symbol     | Parameter                  | Standard |      | Unit |
|------------|----------------------------|----------|------|------|
|            | Falametei                  |          | Max. |      |
| tc(TRAIO)  | TRAIO input cycle time     | 100      | -    | ns   |
| tWH(TRAIO) | TRAIO input "H" width      | 40       | -    | ns   |
| tWL(TRAIO) | TRAIO input "L" width 40 – |          |      |      |



Figure 5.9 TRAIO Input Timing Diagram when Vcc = 5 V

# Timing Requirements (Unless Otherwise Specified: Vcc = 3 V, Vss = 0V at Topr = 25°C) [Vcc = 3 V]

**Table 5.22 XIN Input** 

| Symbol   | Parameter            | Standard |      | Unit |  |
|----------|----------------------|----------|------|------|--|
| Symbol   | Falanetei            |          | Max. |      |  |
| tc(XIN)  | XIN input cycle time | 100      | =    | ns   |  |
| twh(xin) | XIN input "H" width  | 40       | =    | ns   |  |
| twl(xin) | XIN input "L" width  | 40       | -    | ns   |  |



XIN Input Timing Diagram when Vcc = 3 V Figure 5.12

**Table 5.23 TRAIO Input** 

| Symbol     | Parameter              | Standard |      | Unit |  |
|------------|------------------------|----------|------|------|--|
|            | Falamete               |          | Max. |      |  |
| tc(TRAIO)  | TRAIO input Cycle time | 300      | -    | ns   |  |
| tWH(TRAIO) | TRAIO input "H" width  | 120      | -    | ns   |  |
| twl(traio) | TRAIO input "L" width  | 120      | =    | ns   |  |



Figure 5.13 TRAIO Input Timing Diagram when Vcc = 3 V

**Table 5.24 Serial Interface** 

| Symbol   | Parameter              | Stan | Unit |       |
|----------|------------------------|------|------|-------|
| Symbol   | Parameter              |      | Max. | Offic |
| tc(CK)   | CLK0 input cycle time  | 300  | -    | ns    |
| tw(ckh)  | CLK0 input "H" width   | 150  | -    | ns    |
| tW(CKL)  | CLK0 input "L" width   | 150  | -    | ns    |
| td(C-Q)  | TXDi output delay time | =    | 80   | ns    |
| th(C-Q)  | TXDi hold time         |      | -    | ns    |
| tsu(D-C) | RXDi input setup time  | 70   | =    | ns    |
| th(C-D)  | RXDi input hold time   | 90   | -    | ns    |

i = 0 or 1



Figure 5.14 Serial Interface Timing Diagram when Vcc = 3 V

External Interrupt INTi (i = 0 to 3) Input **Table 5.25** 

| Symbol  | Parameter            | Stan   | Standard |      |
|---------|----------------------|--------|----------|------|
| Symbol  | Falanetei            |        | Max.     | Unit |
| tW(INH) | ĪNTi input "H" width | 380(1) | -        | ns   |
| tw(INL) | INTi input "L" width | 380(2) | 1        | ns   |

- 1. When selecting the digital filter by the  $\overline{\text{INTi}}$  input filter select bit, use the  $\overline{\text{INTi}}$  input HIGH width to the greater value, either (1/digital filter clock frequency x 3) or the minimum value of standard.
- 2. When selecting the digital filter by the INTi input filter select bit, use the INTi input LOW width to the greater value, either (1/digital filter clock frequency x 3) or the minimum value of standard.



External Interrupt INTi Input Timing Diagram when Vcc = 3 V (i = 0 to 3) Figure 5.15

# **Package Dimensions**

Diagrams showing the latest package dimensions and mounting information are available in the "Packages" section of the Renesas Technology website.



# REVISION HISTORY

# R8C/20 Group, R8C/21 Group Datasheet

| Pov  | Doto         |      | Description                                                                                                                                                                                                                                                                                                                                                                      |
|------|--------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. | Date         | Page | Summary                                                                                                                                                                                                                                                                                                                                                                          |
| 0.10 | Mar 08, 2005 | _    | First Edition issued                                                                                                                                                                                                                                                                                                                                                             |
| 0.20 | Sep 29, 2005 | _    | Words standardized - Clock synchronous serial interface → Clock synchronous serial I/O - Chip-select clock synchronous interface(SSU) → Clock synchronous serial I/O with chip select - I <sup>2</sup> C bus interface(IIC) → I <sup>2</sup> C bus interface                                                                                                                     |
|      |              | 2, 3 | Table1.1 R8C/20 Group Performance, Table1.2 R8C/21 Group Performance Serial Interface revised: - Clock Synchronous Serial Interface: 1 channel                                                                                                                                                                                                                                   |
|      |              | 5, 6 | Table 1.3 Product Information of R8C/20 Group, Table 1.4 Product Information of R8C/21 Group Date revised.                                                                                                                                                                                                                                                                       |
|      |              | 7    | Figure 1.4 Pin Assignment Pin name revised: - P3_5/SSCK(/SCL) $\rightarrow$ P3_5/ SCL/SSCK - P3_4/SCS(/SDA) $\rightarrow$ P3_4/ SDA /SCS - VSS $\rightarrow$ VSS/AVSS - VCC $\rightarrow$ VCC/AVCC - P1_5/RXD0/(TRAIO/INT1) $\rightarrow$ P1_5/RXD0/(TRAIO)/(INT1) - P6_6/INT2/(TXD1) $\rightarrow$ P6_6/INT2/TXD1 - P6_7/INT3/(RXD1) $\rightarrow$ P6_7/INT3/RXD1 - NOTE2 added |
|      |              | 8    | Table 1.5 Pin Description  - Analog Power Supply Input: line added  - I <sup>2</sup> C Bus Interface (IIC) → I <sup>2</sup> C Bus Interface  - SSU → Clock Synchronous Serial I/O with Chip Select                                                                                                                                                                               |
|      |              | 9    | Table 1.6 Pin Name Information by Pin Number revised - Pin Number 1: (SCL) → SCL - Pin Number 2: (SDA) → SDA - Pin Number 9: VSS → VSS/AVSS - Pin Number 11: VCC → VCC/AVCC - Pin Number 26: (TXD1) → TXD1 - Pin Number 27: (RXD1) → RXD1                                                                                                                                        |
|      |              | 15   | Table 4.1 SFR Information (1) revised - 0013h: XXXXXX00b → 00h                                                                                                                                                                                                                                                                                                                   |
|      |              | 17   | Table 4.3 SFR Information (3) revised - 00BCh: 0000X000b → 00h/0000X000b                                                                                                                                                                                                                                                                                                         |
|      |              | 18   | Table 4.4 SFR Information (4) revised - 00D6h: 00000XXXb → 00h - 00F5h: UART1 Function Select Register added                                                                                                                                                                                                                                                                     |
|      |              | 19   | Table 4.5 SFR Information (5) revised - 0104h: TRATR → TRA                                                                                                                                                                                                                                                                                                                       |

# **REVISION HISTORY**

# R8C/20 Group, R8C/21 Group Datasheet

| Rev. | Date         |        | Description                                                                                                                                                               |
|------|--------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Kev. | Date         | Page   | Summary                                                                                                                                                                   |
| 1.00 | Nov 15, 2006 | 33     | Table 5.15 Electrical Characteristics (1) [VCC = 5 V]  → Table 5.14 Electrical Characteristics (1) [VCC = 5 V] revised.  RAM Hold Voltage, Min.; "1.8" → "2.0" corrected. |
|      |              | 34     | Table 5.16 Electrical Characteristics (2) [Vcc = 5 V]  → Table 5.15 Electrical Characteristics (2) [Vcc = 5 V] revised.  Wait mode revised.                               |
|      |              | 37     | Table 5.21 Electrical Characteristics (3) [VCC = 3 V → Table 5.20 Electrical Characteristics (3) [VCC = 3 V] revised. RAM hold voltage, Min.;"1.8" → "2.0" corrected.     |
|      |              | 38     | Table 5.22 Electrical Characteristics (4) [Vcc = 3 V]  → Table 5.21 Electrical Characteristics (4) [Vcc = 3 V] revised.  Wait mode revised.                               |
| 2.00 | Aug 27, 2008 | _      | "RENESAS TECHNICAL UPDATE" reflected: TN-16C-A172A/E                                                                                                                      |
|      |              | 5, 6   | Table 1.3, Table 1.4 revised Figure 1.2, Figure 1.3; ROM number "XXX" added                                                                                               |
|      |              | 13, 14 | Figure 3.1, Figure 3.2; "Expanding area" deleted                                                                                                                          |
|      |              | 21     | Table 5.2; NOTE2 revised                                                                                                                                                  |
|      |              | 23     | Table 5.4; NOTE2 and NOTE4 revised                                                                                                                                        |
|      |              | 24     | Table 5.5; NOTE2 and NOTE5 revised                                                                                                                                        |
|      |              | 25     | Table 5.6; "td(Vdet1-A)" added, NOTE5 added Table 5.7; "td(Vdet2-A)" and NOTE2 revised, NOTE5 added                                                                       |
|      |              | 26     | Table 5.8; "trth" and NOTE2 revised Figure 5.3 revised                                                                                                                    |
|      |              |        |                                                                                                                                                                           |

All trademarks and registered trademarks are the property of their respective owners.

Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Renesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes:

  1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warrantes or representations with respect to the accuracy or completeness of the information in this document nor grants any license to any intellectual property girbs to any other rights of representations with respect to the information in this document in this document of the purpose of the respect to the information in this document in the product data, diagrams, charts, programs, algorithms, and application circuit examples.

  3. You should not use the products of the technology described in this document for the purpose of military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such laws and regulations, and procedures required to change without any plan protein. Before purchasing or using any Renesas products listed in this document, in the such procedure in the procedure of the development of the development of the development of the procedure of the development of the de



# **RENESAS SALES OFFICES**

http://www.renesas.com

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

### Renesas Technology America, Inc.

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K.
Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd.
Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7858/7898

Renesas Technology Hong Kong Ltd.
7th Floor, North Tower, World Finance Centre, Harbour City, Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2377-3473

**Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 3518-3399

Renesas Technology Singapore Pte. Ltd.
1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510