Welcome to **E-XFL.COM** #### **Understanding Embedded - Microprocessors** Embedded microprocessors are specialized computing chips designed to perform specific tasks within an embedded system. Unlike general-purpose microprocessors found in personal computers, embedded microprocessors are tailored for dedicated functions within larger systems, offering optimized performance, efficiency, and reliability. These microprocessors are integral to the operation of countless electronic devices, providing the computational power necessary for controlling processes, handling data, and managing communications. ### **Applications of Embedded - Microprocessors** Embedded microprocessors are utilized across a broad spectrum of applications, making them indispensable in | Details | | |---------------------------------|------------------------------------------------------------------------------------| | Product Status | Obsolete | | Core Processor | MIPS32 | | Number of Cores/Bus Width | 1 Core, 32-Bit | | Speed | 266MHz | | Co-Processors/DSP | - | | RAM Controllers | DDR | | Graphics Acceleration | No | | Display & Interface Controllers | - | | Ethernet | 10/100Mbps (1) | | SATA | - | | USB | - | | Voltage - I/O | 3.3V | | Operating Temperature | -40°C ~ 85°C (TA) | | Security Features | - | | Package / Case | 256-LBGA | | Supplier Device Package | 256-CABGA (17x17) | | Purchase URL | https://www.e-xfl.com/product-detail/renesas-electronics-america/79rc32h434-266bci | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### **DMA Controller** The DMA controller consists of 6 independent DMA channels, all of which operate in exactly the same manner. The DMA controller off-loads the CPU core from moving data among the on-chip interfaces, external peripherals, and memory. The controller supports scatter/gather DMA with no alignment restrictions, making it appropriate for communications and graphics systems. #### **UART Interface** The RC32434 contains a serial channel (UART) that is compatible with the industry standard 16550 UART. #### I<sup>2</sup>C Interface The standard I2C interface allows the RC32434 to connect to a number of standard external peripherals for a more complete system solution. The RC32434 supports both master and slave operations. #### General Purpose I/O Controller The RC32434 has 14 general purpose input/output pins. Each pin may be used as an active high or active low level interrupt or non-maskable interrupt input, and each signal may be used as a bit input or output port. #### System Integrity Functions The RC32434 contains a programmable watchdog timer that generates a non-maskable interrupt (NMI) when the counter expires and also contains an address space monitor that reports errors in response to accesses to undecoded address regions. #### Thermal Considerations The RC32434 is guaranteed in an ambient temperature range of $0^{\circ}$ to +70° C for commercial temperature devices and - 40° to +85° for industrial temperature devices. ### Revision History **November 3, 2003**: Initial publication. Preliminary Information. **December 15, 2003**: Final version. In Table 7, changed maximum value for Tskew in 266MHz category and changed values for Tdo in all speed grades for signals DDRADDR, etc. In Table 8, changed minimum values in all speed grades for all Tdo signals and for Tsu and Tzd in MDATA[7:0]. In Table 16, added reference to Power Considerations document. In Table 17, added 2 rows under PCI and Notes 1 and 2. **January 5, 2004**: In Table 19, Pin F6 was changed from Vcc I/O to Vss. In Table 23, pin F6 was deleted from the Vcc I/O row and added to the Vss row. **January 27, 2004**: In Table 3, revised description for MADDR[3:0] and changed 4096 cycles to 4000 for MADDR[7]. (Note: MADDR was incorrectly labeled as MDATA in previous data sheet.) **March 29, 2004**: Added Standby mode to Table 16, Power Consumption. **April 19, 2004**: Added the I<sup>2</sup>C feature. In Table 20, pin L1 becomes SDA and pin L2 becomes SCL. May 25, 2004: In Table 9, signals MIIRXCLK and MIITXCLK, the Min and Max values for Thigh/Tlow\_9c were changed to 140 and 260 respectively and the Min and Max values for Thigh/Tlow\_9d were changed to 14.0 and 26.0 respectively. **December 8, 2005**: In Table 18, corrected error for Capacitance Max value from 8.0 to 10.5. January 19, 2006: Removed all references to NVRAM. | Signal | Туре | Name/Description | |-----------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PCILOCKN | I/O | <b>PCI Lock</b> . This signal is asserted by an external bus master to indicate that an exclusive operation is occurring. | | PCIPAR | I/O | PCI Parity. Even parity of the PCIAD[31:0] bus. Driven by the bus master during address and write Data phases. Driven by the bus target during the read data phase. | | PCIPERRN | I/O | PCI Parity Error. If a parity error is detected, this signal is asserted by the receiving bus agent 2 clocks after the data is received. | | PCIREQN[3:0] | I/O | PCI Bus Request. In PCI host mode with internal arbiter: These signals are inputs whose assertion indicates to the internal RC32434 arbiter that an agent desires ownership of the PCI bus. In PCI host mode with external arbiter: PCIREQN[0]: asserted by the RC32434 to request ownership of the PCI bus. PCIREQN[3:1]: unused and driven high. In PCI satellite mode: PCIREQN[0]: this signal is asserted by the RC32434 to request use of the PCI bus. PCIREQN[1]: function changes to PCIIDSEL and is used as a chip select during configuration read and write transactions. PCIREQN[3:2]: unused and driven high. | | PCIRSTN | I/O | PCI Reset. In host mode, this signal is asserted by the RC32434 to generate a PCI reset. In satellite mode, assertion of this signal initiates a warm reset. | | PCISERRN | I/O | <b>PCI System Error</b> . This signal is driven by an agent to indicate an address parity error, data parity error during a special cycle command, or any other system error. Requires an external pull-up. | | PCISTOPN | I/O | <b>PCI Stop</b> . Driven by the bus target to terminate the current bus transaction. For example, to indicate a retry. | | PCITRDYN | I/O | <b>PCI Target Ready</b> . Driven by the bus target to indicate that the current data can complete. | | General Purpose | Input/Output | t . | | GPIO[0] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: U0SOUT Alternate function: UART channel 0 serial output. | | GPI0[1] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: UOSINP Alternate function: UART channel 0 serial input. | | GPI0[2] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: UORTSN Alternate function: UART channel 0 request to send. | | GPIO[3] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: U0CTSN Alternate function: UART channel 0 clear to send. | Table 1 Pin Description (Part 3 of 6) | Signal | Туре | Name/Description | |---------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GPIO[4] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: MADDR[22] Alternate function: Memory and peripheral bus address. | | GPIO[5] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: MADDR[23] Alternate function: Memory and peripheral bus address. | | GPI0[6] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: MADDR[24] Alternate function: Memory and peripheral bus address. The value of this pin may be used as a counter timer clock input (see Counter Timer Clock Select Register in Chapter 14, Counter/Timers, of the RC32434 User Manual). | | GPIO[7] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: MADDR[25] Alternate function: Memory and peripheral bus address. The value of this pin may be used as a counter timer clock input (see Counter Timer Clock Select Register in Chapter 14, Counter/Timers, of the RC32434 User Manual). | | GPIO[8] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: CPU Alternate function: CPU or DMA debug output pin. | | GPIO[9] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: PCIREQN[4] Alternate function: PCI Request 4. | | GPIO[10] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: PCIGNTN[4] Alternate function: PCI Grant 4. | | GPIO[11] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: PCIREQN[5] Alternate function: PCI Request 5. | | GPI0[12] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: PCIGNTN[5] Alternate function: PCI Grant 5. | | GPIO[13] | I/O | General Purpose I/O. This pin can be configured as a general purpose I/O pin. Alternate function pin name: PCIMUINTN Alternate function: PCI Messaging unit interrupt output. | | SPI Interface | • | | | SCK | I/O | Serial Clock. This signal is used as the serial clock output. This pin may be used as a bit input/output port. | Table 1 Pin Description (Part 4 of 6) | Signal | Туре | Name/Description | |-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EJTAG_TMS | I | <b>EJTAG Mode</b> . The value on this signal controls the test mode select of the EJTAG Controller. When using the JTAG boundary scan, this pin should be left disconnected (since there is an internal pull-up) or driven high. | | JTAG_TRST_N | I | JTAG Reset. This active low signal asynchronously resets the boundary scan logic, JTAG TAP Controller, and the EJTAG Debug TAP Controller. An external pull-up on the board is recommended to meet the JTAG specification in cases where the tester can access this signal. However, for systems running in functional mode, one of the following should occur: 1) actively drive this signal low with control logic 2) statically drive this signal low with an external pull-down on the board 3) clock JTAG_TCK while holding EJTAG_TMS and/or JTAG_TMS high. | | JTAG_TCK | I | JTAG Clock. This is an input test clock used to clock the shifting of data into or out of the boundary scan logic, JTAG Controller, or the EJTAG Controller. JTAG_TCK is independent of the system and the processor clock with a nominal 50% duty cycle. | | JTAG_TDO | 0 | JTAG Data Output. This is the serial data shifted out from the boundary scan logic, JTAG Controller, or the EJTAG Controller. When no data is being shifted out, this signal is tri-stated. | | JTAG_TDI | I | JTAG Data Input. This is the serial data input to the boundary scan logic, JTAG Controller, or the EJTAG Controller. | | System | | | | CLK | I | <b>Master Clock.</b> This is the master clock input. The processor frequency is a multiple of this clock frequency. This clock is used as the system clock for all memory and peripheral bus operations. | | EXTBCV | I | <b>Load External Boot Configuration Vector.</b> When this pin is asserted (i.e., high) the boot configuration vector is loaded from an externally supplied value during a cold reset. | | EXTCLK | 0 | <b>External Clock.</b> This clock is used for all memory and peripheral bus operations. | | COLDRSTN | I | <b>Cold Reset</b> . The assertion of this signal initiates a cold reset. This causes the processor state to be initialized, boot configuration to be loaded, and the internal PLL to lock onto the master clock (CLK). | | RSTN | I/O | <b>Reset.</b> The assertion of this bidirectional signal initiates a warm reset. This signal is asserted by the RC32434 during a warm reset. | Table 1 Pin Description (Part 6 of 6) ### Pin Characteristics **Note:** Some input pads of the RC32434 do not contain internal pull-ups or pull-downs. Unused inputs should be tied off to appropriate levels. This is especially critical for unused control signal inputs (such as WAITACKN) which, if left floating, could adversely affect the RC32434's operation. Also, any input pin left floating can cause a slight increase in power consumption. | Function | Pin Name | Туре | Buffer | I/O Type | Internal<br>Resistor | Notes <sup>1</sup> | |---------------------|-------------|------|--------|-----------------|----------------------|--------------------| | Ethernet Interfaces | MIICL | I | LVTTL | STI | pull-down | | | | MIICRS | I | LVTTL | STI | pull-down | | | | MIIRXCLK | I | LVTTL | STI | pull-up | | | | MIIRXD[3:0] | I | LVTTL | STI | pull-up | | | | MIIRXDV | I | LVTTL | STI | pull-down | | | | MIIRXER | I | LVTTL | STI | pull-down | | | | MIITXCLK | I | LVTTL | STI | pull-up | | | | MIITXD[3:0] | 0 | LVTTL | Low Drive | | | | | MIITXENP | 0 | LVTTL | Low Drive | | | | | MIITXER | 0 | LVTTL | Low Drive | | | | | MIIMDC | 0 | LVTTL | Low Drive | | | | | MIIMDIO | I/O | LVTTL | Low Drive | pull-up | | | EJTAG / JTAG | JTAG_TMS | Ι | LVTTL | STI | pull-up | | | | EJTAG_TMS | | LVTTL | STI | pull-up | | | | JTAG_TRST_N | I | LVTTL | STI | pull-up | | | | JTAG_TCK | I | LVTTL | STI | pull-up | | | | JTAG_TDO | 0 | LVTTL | Low Drive | | | | | JTAG_TDI | I | LVTTL | STI | pull-up | | | System | CLK | I | LVTTL | STI | | | | | EXTBCV | I | LVTTL | STI | pull-down | | | | EXTCLK | 0 | LVTTL | High Drive | | | | | COLDRSTN | ı | LVTTL | STI | | | | | RSTN | I/O | LVTTL | Low Drive / STI | pull-up | pull-up on board | Table 2 Pin Characteristics (Part 2 of 2) <sup>1.</sup> External pull-up required in most system applications. Some applications may require additional pull-ups not identified in this table. <sup>&</sup>lt;sup>2</sup>. Use a 2.2K pull-up resistor for I2C pins. # **Boot Configuration Vector** The encoding of the boot configuration vector is described in Table 3, and the vector input is illustrated in Figure 4. The value of the boot configuration vector read in by the RC32434 during a cold reset may be determined by reading the Boot Configuration Vector (BCV) Register. | Signal | Name/Description | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MADDR[3:0] | CPU Pipeline Clock Multiplier. This field specifies the value by which the PLL multiplies the master clock input (CLK) to obtain the processor clock frequency (PCLK). For master clock input frequency constraints, refer to Table 3.2 in the RC32434 User Manual. 0x0 - PLL Bypass 0x1 - Multiply by 3 0x2 - Multiply by 4 0x3 - Multiply by 5 - Reserved 0x4 - Multiply by 5 0x5 - Multiply by 6 - Reserved 0x6 - Multiply by 6 0x7 - Multiply by 8 0x8 - Multiply by 10 0x9 through 0xF - Reserved | | MADDR[5:4] | External Clock Divider. This field specifies the value by which the IPBus clock (ICLK), which is always 1/2 PCLK, is divided in order to generate the external clock output on the EXTCLK pin. 0x0 - Divide by 1 0x1 - Divide by 2 0x2 - Divide by 4 0x3 - reserved | | MADDR[6] | Endian. This bit specifies the endianness. 0x0 - little endian 0x1 - big endian | | MADDR[7] | Reset Mode. This bit specifies the length of time the RSTN signal is driven. 0x0 - Normal reset: RSTN driven for minimum of 4000 clock cycles. If the internal boot configuration vector is selected, the expiration of an 18-bit counter operating at the master clock input (CLK) frequency is used as the PLL stabilization delay. 0x1 - Reserved | | MADDR[10:8] | PCI Mode. This bit controls the operating mode of the PCI bus interface. The initial value of the EN bit in the PCIC register is determined by the PCI mode. 0x0 - Disabled (EN initial value is zero) 0x1 - PCI satellite mode with PCI target not ready (EN initial value is one) 0x2 - PCI satellite mode with suspended CPU execution (EN initial value is one) 0x3 - PCI host mode with external arbiter (EN initial value is zero) 0x4 - PCI host mode with internal arbiter using fixed priority arbitration algorithm (EN initial value is zero) 0x5 - PCI host mode with internal arbiter using round robin arbitration algorithm (EN initial value is zero) 0x6 - reserved 0x7 - reserved | Table 3 Boot Configuration Encoding (Part 1 of 2) Figure 7 DDR SDRAM Timing Waveform — Write Access | Signal | Symbol | Reference | 266 | MHz | 300 | MHz | 350 | MHz | 400 | MHz | Unit | Condi- | Timing<br>Diagram | |--------------|---------------------|---------------|-----|-----|-----|-----|-----|-----|-----|---------------|-------|--------|-------------------| | Signal | Symbol | Edge | Min | Max | Min | Max | Min | Max | Min | Max | Offit | tions | Reference | | Memory and P | | | | | | | | | | See Figures 8 | | | | | MADDR[21:0] | Tdo_8a | EXTCLK rising | 0.4 | 4.5 | 0.4 | 4.5 | 0.4 | 4.5 | 0.4 | 4.5 | ns | | and 9. | | | Tdz_8a <sup>2</sup> | | _ | | _ | _ | _ | _ | _ | _ | ns | | | | | Tzd_8a <sup>2</sup> | | _ | _ | _ | _ | _ | _ | _ | _ | ns | | | | MADDR[25:22] | Tdo_8b | EXTCLK rising | 0.4 | 4.5 | 0.4 | 4.5 | 0.4 | 4.5 | 0.4 | 4.5 | ns | | | | | Tdz_8b <sup>2</sup> | | _ | _ | _ | _ | _ | _ | _ | _ | ns | | | | | Tzd_8b <sup>2</sup> | | _ | Ī | Ī | _ | Ī | | Ī | - | ns | | | Table 8 Memory and Peripheral Bus AC Timing Characteristics (Part 1 of 2) Figure 8 Memory and Peripheral Bus AC Timing Waveform — Read Access Figure 9 Memory and Peripheral Bus AC Timing Waveform — Write Access Figure 10 Ethernet AC Timing Waveform Figure 13 PCI AC Timing Waveform — PCI Reset in Satellite Mode | 6: 1 | 6 1 1 | Reference | 266 | MHz | 300 | MHz | 350 | MHz | 400 | MHz | | 0 1111 | Timing | |--------------------------------------------------|------------------------|-------------|-----|------|-----|------|-----|------|-----|------|------|------------|----------------------| | Signal | Symbol | Edge | Min | Max | Min | Max | Min | Max | Min | Max | Unit | Conditions | Diagram<br>Reference | | I <sup>2</sup> C <sup>1</sup> | | | | | | | | | | | | | | | SCL | Frequency | none | 0 | 100 | 0 | 100 | 0 | 100 | 0 | 100 | kHz | 100 KHz | See Figure 14. | | | Thigh_12a,<br>Tlow_12a | | 4.0 | 1 | 4.0 | 1 | 4.0 | - | 4.0 | _ | μs | | | | | Trise_12a | | _ | 1000 | _ | 1000 | _ | 1000 | _ | 1000 | ns | | | | | Tfall_12a | | _ | 300 | _ | 300 | _ | 300 | _ | 300 | ns | | | | SDA | Tsu_12b | SCL rising | 250 | _ | 250 | _ | 250 | _ | 250 | _ | ns | | | | | Thld_12b | | 0 | 3.45 | 0 | 3.45 | 0 | 3.45 | 0 | 3.45 | μs | | | | | Trise_12b | | _ | 1000 | _ | 1000 | _ | 1000 | _ | 1000 | ns | | | | | Tfall_12b | | _ | 300 | _ | 300 | | 300 | _ | 300 | ns | | | | Start or repeated start | Tsu_12c | SDA falling | 4.7 | _ | 4.7 | _ | 4.7 | _ | 4.7 | _ | μs | | | | condition | Thld_12c | | 4.0 | _ | 4.0 | _ | 4.0 | _ | 4.0 | _ | μs | | | | Stop condition | Tsu_12d | SDA rising | 4.0 | _ | 4.0 | _ | 4.0 | _ | 4.0 | _ | μs | | | | Bus free time between a stop and start condition | Tdelay_12e | | 4.7 | | 4.7 | | 4.7 | _ | 4.7 | _ | μs | | | | SCL | Frequency | none | 0 | 400 | 0 | 400 | 0 | 400 | 0 | 400 | kHz | 400 KHz | | | | Thigh_12a,<br>Tlow_12a | | 0.6 | - | 0.6 | _ | 0.6 | _ | 0.6 | _ | μs | | | | | Trise_12a | | _ | 300 | _ | 300 | - | 300 | - | 300 | ns | | | | | Tfall_12a | | _ | 300 | _ | 300 | _ | 300 | _ | 300 | ns | | | | SDA | Tsu_12b | SCL rising | 100 | _ | 100 | _ | 100 | _ | 100 | _ | ns | | | | | Thld_12b | | 0 | 0.9 | 0 | 0.9 | 0 | 0.9 | 0 | 0.9 | μs | | | | | Trise_12b | | _ | 300 | _ | 300 | | 300 | _ | 300 | ns | | | | | Tfall_12ba | | _ | 300 | _ | 300 | _ | 300 | _ | 300 | ns | | | Table 11 I<sup>2</sup>C AC Timing Characteristics (Part 1 of 2) ### IDT RC32434 | Signal | Symbol | Reference | 266 | MHz | 300 | MHz | 350 | MHz | 400 | MHz | Unit | Conditions | Timing<br>Diagram | |--------------------------------------------------|------------|-------------|-----|-----|-----|-----|-----|-----|-----|-----|-------|------------|-------------------| | Signal | Symbol | Edge | Min | Max | Min | Max | Min | Max | Min | Max | Offit | Conditions | Reference | | Start or repeated start | Tsu_12c | SDA falling | 0.6 | _ | 0.6 | _ | 0.6 | _ | 0.6 | _ | μs | 400 KHz | See Figure 14. | | condition | Thld_12c | | 0.6 | _ | 0.6 | _ | 0.6 | _ | 0.6 | _ | μs | | | | Stop condition | Tsu_12d | SDA rising | 0.6 | _ | 0.6 | _ | 0.6 | _ | 0.6 | _ | μs | | | | Bus free time between a stop and start condition | Tdelay_12e | | 1.3 | ı | 1.3 | ı | 1.3 | ı | 1.3 | 1 | μs | | | Table 11 I<sup>2</sup>C AC Timing Characteristics (Part 2 of 2) $<sup>^{1\</sup>cdot}$ For more information, see the $I^2C\text{-Bus}$ specification by Philips Semiconductor. Figure 14 I2C AC Timing Waveform | Signal | Symbol | Reference | 266MHz | | 300MHz | | 350MHz | | 400MHz | | Unit | Condi- | Timing<br>Diagram | |------------|----------------------|-----------|---------|-----|---------|-----|---------|-----|---------|-----|-------|--------|-------------------| | Signal | Symbol | Edge | Min | Max | Min | Max | Min | Max | Min | Max | Offic | tions | Reference | | GPI0 | | | | | | | | | | | | | | | GPIO[13:0] | Tpw_13b <sup>1</sup> | None | 2(ICLK) | | 2(ICLK) | ı | 2(ICLK) | _ | 2(ICLK) | | ns | | See Figure 15. | Table 12 GPIO AC Timing Characteristics ١ Figure 15 GPIO AC Timing Waveform <sup>&</sup>lt;sup>1.</sup> The values for this symbol were determined by calculation, not by testing. # **Recommended Operating Supply Voltages** | Symbol | Parameter | Minimum | Typical | Maximum | Unit | |------------------------------|-------------------------------------------|----------------|--------------|----------------|------| | V <sub>SS</sub> | Common ground | 0 | 0 | 0 | V | | V <sub>SS</sub> PLL | PLL ground | | | | | | V <sub>cc</sub> I/O | I/O supply except for SSTL_2 <sup>1</sup> | 3.135 | 3.3 | 3.465 | V | | V <sub>cc</sub> SI/O (DDR) | I/O supply for SSTL_2 <sup>1</sup> | 2.375 | 2.5 | 2.625 | V | | V <sub>cc</sub> PLL | PLL supply (digital) | 1.1 | 1.2 | 1.3 | V | | V <sub>cc</sub> APLL | PLL supply (analog) | 3.135 | 3.3 | 3.465 | V | | V <sub>cc</sub> Core | Internal logic supply | 1.1 | 1.2 | 1.3 | V | | DDRVREF <sup>2</sup> | SSTL_2 input reference voltage | 0.5(VccSI/O) | 0.5(VccSI/O) | 0.5(VccSI/O) | V | | V <sub>TT</sub> <sup>3</sup> | SSTL_2 termination voltage | DDRVREF - 0.04 | DDRVREF | DDRVREF + 0.04 | V | Table 15 RC32434 Operating Voltages ## **Recommended Operating Temperatures** | Grade | Temperature | | | | | |------------|------------------------|--|--|--|--| | Commercial | 0°C to +70°C Ambient | | | | | | Industrial | -40°C to +85°C Ambient | | | | | **Table 16 RC32434 Operating Temperatures** # **Capacitive Load Deration** Refer to the <u>79RC32434 IBIS Model</u> on the IDT web site (www.idt.com). <sup>&</sup>lt;sup>1.</sup> SSTL\_2 I/Os are used to connect to DDR SDRAM. $<sup>^{2\</sup>cdot}$ Peak-to-peak AC noise on DDRVREF may not exceed $\pm$ 2% DDRVREF (DC). $<sup>^{3.}</sup>$ V $_{\rm TT}$ of the SSTL\_2 transmitting device must track DDRVREF of the receiving device. ### DC Electrical Characteristics Values based on systems running at recommended supply voltages, as shown in Table 15. **Note:** See Table 2, Pin Characteristics, for a complete I/O listing. | I/O Type | Para-<br>meter | Min. | Typical | Max. | Unit | Conditions | |-----------------|------------------------------------------------------------------------|------------------------------------------------|---------|----------------------------------|------|---------------------------------------------| | LOW Drive | I <sub>OL</sub> | _ | 14.0 | _ | mA | V <sub>OL</sub> = 0.4V | | Output | I <sub>OH</sub> | _ | -12.0 | _ | mA | $V_{OH} = 1.5V$ | | HIGH Drive | I <sub>OL</sub> | _ | 41.0 | _ | mA | $V_{OL} = 0.4V$ | | Output | I <sub>OH</sub> | _ | -42.0 | _ | mA | V <sub>OH</sub> = 1.5V | | Schmitt Trigger | V <sub>IL</sub> | -0.3 | _ | 0.8 | V | _ | | Input (STI) | V <sub>IH</sub> | 2.0 | _ | V <sub>cc</sub> I/O + 0.5 | V | _ | | SSTL_2 (for DDR | I <sub>OL</sub> | 7.6 | _ | _ | mA | $V_{OL} = 0.5V$ | | SDRAM) | I <sub>OH</sub> | -7.6 | _ | _ | mA | V <sub>OH</sub> = 1.76V | | | V <sub>IL</sub> | -0.3 | _ | 0.5(V <sub>cc</sub> SI/O) - 0.18 | V | | | | V <sub>IH</sub> | 0.5(V <sub>cc</sub> SI/O) + 0.18 | _ | V <sub>cc</sub> SI/O + 0.3 | V | | | PCI | I <sub>OH</sub> (AC)<br>Switching<br>I <sub>OL</sub> (AC)<br>Switching | -12(V <sub>cc</sub> I/O) | _ | _ | mA | $0 < V_{OUT} < 0.3(V_{cc}I/O)$ | | | | -17.1(V <sub>cc</sub> I/O - V <sub>OUT</sub> ) | _ | _ | mA | $0.3(V_{CC}I/O) < V_{OUT} < 0.9(V_{CC}I/O)$ | | | | _ | _ | -32(V <sub>cc</sub> I/O) | _ | 0.7(V <sub>cc</sub> I/O) | | | | 16(V <sub>cc</sub> I/O) | _ | See Note 1 | mA | $0.7(V_{cc}I/O) < V_{OUT} < V_{cc}I/O$ | | | | +16(V <sub>CC</sub> I/O) | _ | _ | mA | $V_{CC}I/O > V_{OUT} > 0.6(V_{CC}I/O)$ | | | | +26.7(V <sub>OUT</sub> ) | _ | _ | mA | $0.6(V_{CC}I/O) > V_{OUT} > 0.1(V_{CC}I/O)$ | | | | _ | _ | +38(V <sub>CC</sub> I/O) | mA | $V_{OUT} = 0.18(V_{cc}I/O)$ | | | | _ | _ | See Note 2 | mA | $0.18(V_{CC}I/O) > V_{OUT} > 0$ | | | $V_{IL}$ | -0.3 | _ | 0.3(V <sub>cc</sub> I/O) | V | | | | $V_{IH}$ | 0.5(V <sub>cc</sub> I/O) | _ | 5.5 | V | | | Capacitance | $C_{IN}$ | _ | _ | 10.5 | pF | - | | Leakage | Inputs | _ | _ | <u>+</u> 10 | μΑ | Vcc (max) | | | I/O <sub>LEAK W/O</sub><br>Pull-ups/<br>downs | _ | _ | <u>+</u> 10 | μА | Vcc (max) | | | I/O <sub>LEAK WITH</sub><br>Pull-ups/<br>downs | _ | - | <u>+</u> 80 | μΑ | Vcc (max) | Table 18 DC Electrical Characteristics Note 1: $I_{OH}(AC)$ max = $(98/V_{CC}I/O)$ \* $(V_{OUT} - V_{CC}I/O)$ \* $(V_{OUT} + 0.4V_{CC}I/O)$ Note 2: $I_{OL}(AC)$ max = (256/ $V_{CC}I/O$ ) \* $V_{OUT}$ \* ( $V_{CC}I/O$ - $V_{OUT}$ ) # **Absolute Maximum Ratings** | Symbol | Parameter | Min <sup>1</sup> | Max <sup>1</sup> | Unit | |------------------------------|-------------------------------------------|------------------|---------------------------|------| | V <sub>CC</sub> I/O | I/O supply except for SSTL_2 <sup>2</sup> | -0.6 | 4.0 | V | | V <sub>CC</sub> SI/O (DDR) | I/O supply for SSTL_2 <sup>2</sup> | -0.6 | 4.0 | V | | V <sub>CC</sub> Core | Core Supply Voltage | -0.6 | 2.0 | V | | V <sub>CC</sub> PLL | PLL supply (digital) | -0.6 | 2.0 | V | | V <sub>CC</sub> APLL | PLL supply (analog) | -0.6 | 4.0 | V | | VinI/O | I/O Input Voltage except for SSTL_2 | -0.6 | V <sub>cc</sub> I/O+ 0.5 | V | | VinSI/O | I/O Input Voltage for SSTL_2 | -0.6 | V <sub>cc</sub> SI/O+ 0.5 | V | | T <sub>a</sub><br>Industrial | Ambient Operating Temperature | -40 | +85 | °C | | T <sub>a</sub><br>Commercial | Ambient Operating Temperature | 0 | +70 | °C | | T <sub>s</sub> | Storage Temperature | -40 | +125 | °C | ### Table 19 Absolute Maximum Ratings <sup>1.</sup> Functional and tested operating conditions are given in Table 15. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed may affect device reliability or cause permanent damage to the device. $<sup>^{2\</sup>cdot}$ SSTL\_2 I/Os are used to connect to DDR SDRAM. # IDT RC32434 | Pin | Function | Alt | Pin | Function | Alt | Pin | Function | Alt | Pin | Function | Alt | |-----|----------------------|-----|-----|----------------------|-----|-----|----------------------|-----|-----|------------|-----| | C2 | BDIRN | | G2 | MIITXER | | L2 | SCL | | R2 | PCICBEN[3] | | | C3 | COLDRSTN | | G3 | MIIRXER | | L3 | GPIO[8] | 1 | R3 | PCIAD[23] | | | C4 | WEN | | G4 | MIITXCLK | | L4 | SDI | | R4 | PCIAD[21] | | | C5 | MDATA[3] | | G5 | V <sub>cc</sub> I/0 | | L5 | V <sub>cc</sub> I/0 | | R5 | PCIAD[17] | | | C6 | MDATA[5] | | G6 | V <sub>ss</sub> | | L6 | V <sub>ss</sub> | | R6 | PCIRSTN | | | C7 | GPIO[6] | 1 | G7 | V <sub>ss</sub> | | L7 | V <sub>ss</sub> | | R7 | PCICBEN[2] | | | C8 | MADDR[21] | | G8 | V <sub>ss</sub> | | L8 | V <sub>cc</sub> CORE | | R8 | PCITRDYN | | | С9 | MADDR[18] | | G9 | V <sub>ss</sub> | | L9 | V <sub>ss</sub> | | R9 | PCICBEN[1] | | | C10 | MADDR[14] | | G10 | V <sub>ss</sub> | | L10 | V <sub>ss</sub> | | R10 | PCIAD[12] | | | C11 | JTAG_TMS | | G11 | V <sub>ss</sub> | | L11 | V <sub>ss</sub> | | R11 | PCIAD[8] | | | C12 | V <sub>cc</sub> APLL | | G12 | V <sub>cc</sub> DDR | | L12 | V <sub>cc</sub> DDR | | R12 | PCIAD[5] | | | C13 | CLK | | G13 | DDRDM[1] | | L13 | DDRADDR[9] | | R13 | PCIAD[3] | | | C14 | MADDR[4] | | G14 | DDRDQS[1] | | L14 | DDRWEN | | R14 | PCIAD[0] | | | C15 | MADDR[0] | | G15 | DDRDATA[10] | | L15 | DDRCASN | | R15 | PCIGNTN[2] | | | C16 | DDRDATA[0] | | G16 | DDRDATA[11] | | L16 | DDRADDR[8] | | R16 | DDRADDR[1] | | | D1 | MIIRXD[0] | | H1 | MIIMDIO | | M1 | GPIO[12] | 1 | T1 | PCIAD[24] | | | D2 | MIICL | | H2 | MIIMDC | | M2 | PCIAD[31] | | T2 | GPIO[13] | 1 | | D3 | MIICRS | | Н3 | GPIO[0] | 1 | M3 | GPI0[11] | 1 | T3 | PCIAD[22] | | | D4 | MIIRXD[1] | | H4 | GPIO[1] | 1 | M4 | GPIO[9] | 1 | T4 | PCIAD[19] | | | D5 | MDATA[7] | | H5 | V <sub>cc</sub> CORE | | M5 | V <sub>cc</sub> I/0 | | T5 | PCIAD[16] | | | D6 | MDATA[2] | | Н6 | V <sub>cc</sub> CORE | | M6 | V <sub>cc</sub> I/0 | | T6 | PCICLK | | | D7 | MDATA[0] | | H7 | V <sub>ss</sub> | | M7 | V <sub>cc</sub> I/0 | | T7 | PCIGNTN[0] | | | D8 | MADDR[20] | | Н8 | V <sub>ss</sub> | | M8 | V <sub>cc</sub> CORE | | T8 | PCIDEVSELN | | | D9 | MADDR[19] | | Н9 | V <sub>ss</sub> | | M9 | V <sub>cc</sub> CORE | | Т9 | PCIPAR | | | D10 | MADDR[15] | | H10 | V <sub>ss</sub> | | M10 | V <sub>cc</sub> I/0 | | T10 | PCIAD[13] | | | D11 | EXTBCV | | H11 | V <sub>ss</sub> | | M11 | V <sub>cc</sub> DDR | | T11 | PCIAD[9] | | | D12 | JTAG_TRSTN | | H12 | V <sub>cc</sub> CORE | | M12 | V <sub>cc</sub> DDR | | T12 | PCIAD[6] | | | D13 | WAITACKN | | H13 | DDRDATA[15] | | M13 | DDRRASN | | T13 | PCIAD[2] | | | D14 | DDRDATA[2] | | H14 | DDRDATA[14] | | M14 | DDRBA[1] | | T14 | PCIAD[1] | | | D15 | DDRDATA[3] | | H15 | DDRDATA[12] | | M15 | DDRADDR[6] | | T15 | PCIGNTN[1] | | | D16 | DDRDATA[1] | | H16 | DDRDATA[13] | | M16 | DDRADDR[7] | | T16 | PCIGNTN[3] | | Table 20 RC32434 Pinout (Part 2 of 2) ### RC32434 Ground Pins | V <sub>ss</sub> | V <sub>ss</sub> | V <sub>SS</sub> PLL | |-----------------|-----------------|---------------------| | F6 | J6 | A11, B12 | | F7 | J7 | | | F8 | J8 | | | F10 | J9 | | | F11 | J10 | | | G6 | K7 | | | G7 | K8 | | | G8 | К9 | | | G9 | K10 | | | G10 | K11 | | | G11 | L6 | | | H7 | L7 | | | H8 | L9 | | | Н9 | L10 | | | H10 | L11 | | | H11 | | | Table 23 RC32434 Ground Pins # RC32434 Signals Listed Alphabetically The following table lists the RC32434 pins in alphabetical order. | Signal Name | I/O Type | Location | Signal Category | | |-------------|----------|----------|---------------------------|--| | BDIRN | 0 | C2 | Memory and Peripheral Bus | | | BOEN | 0 | B1 | | | | CLK | I | C13 | System | | | COLDRSTN | I | C3 | | | | CSN[0] | 0 | A4 | Memory and Peripheral Bus | | | CSN[1] | 0 | B4 | | | | CSN[2] | 0 | A3 | | | | CSN[3] | 0 | В3 | | | Table 24 RC32434 Alphabetical Signal List (Part 1 of 7) | Signal Name | I/O Type | Location | Signal Category | |-------------|----------|----------|-----------------| | DDRADDR[0] | 0 | P14 | DDR Bus | | DDRADDR[1] | 0 | R16 | | | DDRADDR[2] | 0 | P15 | | | DDRADDR[3] | 0 | N15 | | | DDRADDR[4] | 0 | N14 | | | DDRADDR[5] | 0 | N13 | | | DDRADDR[6] | 0 | M15 | | | DDRADDR[7] | 0 | M16 | | | DDRADDR[8] | 0 | L16 | | | DDRADDR[9] | 0 | L13 | | | DDRADDR[10] | 0 | K15 | | | DDRADDR[11] | 0 | K14 | | | DDRADDR[12] | 0 | K16 | | | DDRADDR[13] | 0 | E15 | | | DDRBA[0] | 0 | N16 | | | DDRBA[1] | 0 | M14 | | | DDRCASN | 0 | L15 | | | DDRCKE | 0 | K13 | | | DDRCKN | 0 | J13 | | | DDRCKP | 0 | J15 | | | DDRCSN | 0 | P16 | | | DDRDATA[0] | I/O | C16 | | | DDRDATA[1] | I/O | D16 | | | DDRDATA[2] | I/O | D14 | | | DDRDATA[3] | I/O | D15 | | | DDRDATA[4] | I/O | E16 | | | DDRDATA[5] | I/O | E14 | | | DDRDATA[6] | I/O | E13 | | | DDRDATA[7] | I/O | F16 | | | DDRDATA[8] | I/O | F14 | | | DDRDATA[9] | I/O | F13 | | | DDRDATA[10] | I/O | G15 | | | DDRDATA[11] | I/O | G16 | | | DDRDATA[12] | I/O | H15 | | | DDRDATA[13] | I/O | H16 | | | DDRDATA[14] | I/O | H14 | | Table 24 RC32434 Alphabetical Signal List (Part 2 of 7) | Signal Name | I/O Type | Location | Signal Category | |-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | PCISTOPN | I/O | P8 | PCI Bus Interface | | PCITRDYN | I/O | R8 | | | RSTN | I/O | B2 | System | | RWN | 0 | A1 | Memory and Peripheral Bus | | SCK | I/O | K2 | Serial Peripheral Interface | | SCL | I/O | L2 | I <sup>2</sup> C | | SDA | I/O | L1 | | | SDI | I/O | L4 | Serial Peripheral Interface | | SDO | I/O | K4 | | | Vcc APLL | | C12 | Power | | Vcc Core | | E8, E9, F9, H5, H6,<br>H12, J5, J11, J12,<br>L8, M8, M9 | | | Vcc DDR | | E11, E12, F12,<br>G12, K12, L12,<br>M11, M12 | | | Vcc I/O | | E5, E6, E7, E10,<br>F5, G5, K5, K6, L5,<br>M5, M6, M7, M10 | | | Vcc PLL | | B11 | | | Vss | | F6, F7, F8, F10,<br>F11, G6, G7, G8,<br>G9, G10, G11, H7,<br>H8, H9, H10, H11,<br>J6, J7, J8, J9, J10,<br>K7, K8, K9, K10,<br>K11, L6, L7, L9,<br>L10, L11 | Ground | | Vss APLL | | B12 | | | Vss PLL | | A11 | | | WAITACKN | I | D13 | Memory and Peripheral Bus | | WEN | 0 | C4 | | | Reserved | | K3, L1, L2 | | Table 24 RC32434 Alphabetical Signal List (Part 7 of 7) # RC32434 Package Drawing — 256-pin CABGA