Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | | |----------------------------|-------------------------------------------------------------------------|--| | Product Status | Active | | | Core Processor | ARM® Cortex®-M0+ | | | Core Size | 32-Bit Single-Core | | | Speed | 32MHz | | | Connectivity | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB | | | Peripherals | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | | Number of I/O | 40 | | | Program Memory Size | 192KB (192K x 8) | | | Program Memory Type | FLASH | | | EEPROM Size | 6K x 8 | | | RAM Size | 20K x 8 | | | Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V | | | Data Converters | A/D 10x12b; D/A 2x12b | | | Oscillator Type | Internal | | | Operating Temperature | -40°C ~ 125°C (TA) | | | Mounting Type | Surface Mount | | | Package / Case | 49-UFBGA, WLCSP | | | Supplier Device Package | 49-WLCSP (3.29x3.26) | | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l072czy3tr | | | | | 3.16.6 | Window watchdog (WWDG) | . 33 | |---|-------|-----------|-------------------------------------------------------------------|------| | | 3.17 | Commu | nication interfaces | 33 | | | | 3.17.1 | I2C bus | . 33 | | | | 3.17.2 | Universal synchronous/asynchronous receiver transmitter (USART) . | . 34 | | | | 3.17.3 | Low-power universal asynchronous receiver transmitter (LPUART) | . 35 | | | | 3.17.4 | Serial peripheral interface (SPI)/Inter-integrated sound (I2S) | . 35 | | | | 3.17.5 | Universal serial bus (USB) | . 36 | | | 3.18 | Clock re | ecovery system (CRS) | 36 | | | 3.19 | Cyclic re | edundancy check (CRC) calculation unit | 36 | | | 3.20 | Serial w | rire debug port (SW-DP) | 36 | | | | | | | | 4 | Pin d | escripti | ons | 37 | | 5 | Memo | ory map | ping | 57 | | 6 | Elect | rical cha | aracteristics | 58 | | | 6.1 | Parame | ter conditions | 58 | | | | 6.1.1 | Minimum and maximum values | . 58 | | | | 6.1.2 | Typical values | . 58 | | | | 6.1.3 | Typical curves | . 58 | | | | 6.1.4 | Loading capacitor | . 58 | | | | 6.1.5 | Pin input voltage | . 58 | | | | 6.1.6 | Power supply scheme | . 59 | | | | 6.1.7 | Current consumption measurement | . 59 | | | 6.2 | Absolut | e maximum ratings | 60 | | | 6.3 | Operation | ng conditions | 62 | | | | 6.3.1 | General operating conditions | . 62 | | | | 6.3.2 | Embedded reset and power control block characteristics | . 64 | | | | 6.3.3 | Embedded internal reference voltage | . 65 | | | | 6.3.4 | Supply current characteristics | . 66 | | | | 6.3.5 | Wakeup time from low-power mode | . 78 | | | | 6.3.6 | External clock source characteristics | . 80 | | | | 6.3.7 | Internal clock source characteristics | . 84 | | | | 6.3.8 | PLL characteristics | . 87 | | | | 6.3.9 | Memory characteristics | . 88 | | | | 6.3.10 | EMC characteristics | . 89 | | | | 6.3.11 | Electrical sensitivity characteristics | . 91 | | | | | | | STM32L072xx List of tables # List of tables | Table 1. | Device summary | 1 | |------------------------|-----------------------------------------------------------------------------|--------| | Table 2. | Ultra-low-power STM32L072xx device features and peripheral counts | | | Table 3. | Functionalities depending on the operating power supply range | | | Table 4. | CPU frequency range depending on dynamic voltage scaling | | | Table 5. | Functionalities depending on the working mode | | | | (from Run/active down to standby) | 18 | | Table 6. | STM32L0xx peripherals interconnect matrix | | | Table 7. | Temperature sensor calibration values | | | Table 8. | Internal voltage reference measured values | | | Table 9. | Capacitive sensing GPIOs available on STM32L072xx devices | | | Table 10. | Timer feature comparison | | | Table 11. | Comparison of I2C analog and digital filters | | | Table 12. | STM32L072xx I <sup>2</sup> C implementation | 34 | | Table 13. | USART implementation | 34 | | Table 14. | SPI/I2S implementation | 36 | | Table 15. | Legend/abbreviations used in the pinout table | 43 | | Table 16. | STM32L072xxx pin definition | 43 | | Table 17. | Alternate functions port A | 51 | | Table 18. | Alternate functions port B | 52 | | Table 19. | Alternate functions port C | | | Table 20. | Alternate functions port D | 54 | | Table 21. | Alternate functions port E | 55 | | Table 22. | Alternate functions port H | 56 | | Table 23. | Voltage characteristics | | | Table 24. | Current characteristics | | | Table 25. | Thermal characteristics | | | Table 26. | General operating conditions | | | Table 27. | Embedded reset and power control block characteristics | | | Table 28. | Embedded internal reference voltage calibration values | | | Table 29. | Embedded internal reference voltage | 65 | | Table 30. | Current consumption in Run mode, code with data processing running from | | | | Flash memory | 67 | | Table 31. | Current consumption in Run mode vs code type, | | | <del>-</del> | code with data processing running from Flash memory | | | Table 32. | Current consumption in Run mode, code with data processing running from RAM | 69 | | Table 33. | Current consumption in Run mode vs code type, | | | T 11 04 | code with data processing running from RAM | | | Table 34. | Current consumption in Sleep mode | | | Table 35. | Current consumption in Low-power run mode | | | Table 36. | Current consumption in Low-power sleep mode | | | Table 37. | Typical and maximum current consumptions in Stop mode | | | Table 38. | Typical and maximum current consumptions in Standby mode | | | Table 39. | Average current consumption during Wakeup | | | Table 40. | Peripheral current consumption in Run or Sleep mode | | | Table 41. | Peripheral current consumption in Stop and Standby mode | | | Table 42. | Low-power mode wakeup timings | ۰. / ۵ | | Table 43.<br>Table 44. | Low-speed external user clock characteristics | | | 1 abie 44. | Low-speed external user Glock Characteristics | 01 | Introduction STM32L072xx ## 1 Introduction The ultra-low-power STM32L072xx are offered in 9 different package typesfrom 32 pins to 100 pins. Depending on the device chosen, different sets of peripherals are included, the description below gives an overview of the complete range of peripherals proposed in this family. These features make the ultra-low-power STM32L072xx microcontrollers suitable for a wide range of applications: - Gas/water meters and industrial sensors - Healthcare and fitness equipment - · Remote control and user interface - PC peripherals, gaming, GPS equipment - Alarm system, wired and wireless sensors, video intercom This STM32L072xx datasheet should be read in conjunction with the STM32L0x2xx reference manual (RM0376). For information on the ARM<sup>®</sup> Cortex<sup>®</sup>-M0+ core please refer to the Cortex<sup>®</sup>-M0+ Technical Reference Manual, available from the www.arm.com website. Figure 1 shows the general block diagram of the device family. STM32L072xx Functional overview ## 3 Functional overview ## 3.1 Low-power modes The ultra-low-power STM32L072xx support dynamic voltage scaling to optimize its power consumption in Run mode. The voltage from the internal low-drop regulator that supplies the logic can be adjusted according to the system's maximum operating frequency and the external voltage supply. There are three power consumption ranges: - Range 1 (V<sub>DD</sub> range limited to 1.71-3.6 V), with the CPU running at up to 32 MHz - Range 2 (full V<sub>DD</sub> range), with a maximum CPU frequency of 16 MHz - Range 3 (full V<sub>DD</sub> range), with a maximum CPU frequency limited to 4.2 MHz Seven low-power modes are provided to achieve the best compromise between low-power consumption, short startup time and available wakeup sources: #### Sleep mode In Sleep mode, only the CPU is stopped. All peripherals continue to operate and can wake up the CPU when an interrupt/event occurs. Sleep mode power consumption at 16 MHz is about 1 mA with all peripherals off. #### Low-power run mode This mode is achieved with the multispeed internal (MSI) RC oscillator set to the low-speed clock (max 131 kHz), execution from SRAM or Flash memory, and internal regulator in low-power mode to minimize the regulator's operating current. In Low-power run mode, the clock frequency and the number of enabled peripherals are both limited. #### • Low-power sleep mode This mode is achieved by entering Sleep mode with the internal voltage regulator in low-power mode to minimize the regulator's operating current. In Low-power sleep mode, both the clock frequency and the number of enabled peripherals are limited; a typical example would be to have a timer running at 32 kHz. When wakeup is triggered by an event or an interrupt, the system reverts to the Run mode with the regulator on. #### Stop mode with RTC The Stop mode achieves the lowest power consumption while retaining the RAM and register contents and real time clock. All clocks in the $V_{CORE}$ domain are stopped, the PLL, MSI RC, HSE crystal and HSI RC oscillators are disabled. The LSE or LSI is still running. The voltage regulator is in the low-power mode. Some peripherals featuring wakeup capability can enable the HSI RC during Stop mode to detect their wakeup condition. The device can be woken up from Stop mode by any of the EXTI line, in 3.5 µs, the processor can serve the interrupt or resume the code. The EXTI line source can be any GPIO. It can be the PVD output, the comparator 1 event or comparator 2 event (if internal reference voltage is on), it can be the RTC alarm/tamper/timestamp/wakeup events, the USB/USART/I2C/LPUART/LPTIMER wakeup events. Table 5. Functionalities depending on the working mode (from Run/active down to standby) <sup>(1)(2)</sup> | | | Transactive c | Low- | Low- | | Stop | 5 | Standby | |-------------------------------------------|------------|---------------|--------------|----------------|------------------|-------------------|---|-------------------| | IPs | Run/Active | Sleep | power<br>run | power<br>sleep | | Wakeup capability | | Wakeup capability | | CPU | Υ | | Y | | | | | | | Flash memory | 0 | 0 | 0 | 0 | | | | | | RAM | Υ | Υ | Υ | Υ | Υ | | | | | Backup registers | Υ | Y | Υ | Υ | Υ | | Υ | | | EEPROM | 0 | 0 | 0 | 0 | | | | | | Brown-out reset (BOR) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | DMA | 0 | 0 | 0 | 0 | | | | | | Programmable<br>Voltage Detector<br>(PVD) | 0 | 0 | 0 | 0 | 0 | 0 | - | | | Power-on/down<br>reset (POR/PDR) | Y | Y | Y | Y | Υ | Y | Υ | Υ | | High Speed<br>Internal (HSI) | 0 | 0 | | | (3) | | | | | High Speed<br>External (HSE) | 0 | 0 | 0 | 0 | | | | | | Low Speed Internal (LSI) | 0 | 0 | 0 | 0 | 0 | | 0 | | | Low Speed<br>External (LSE) | 0 | 0 | 0 | 0 | 0 | | 0 | | | Multi-Speed<br>Internal (MSI) | 0 | 0 | Y | Υ | | | | | | Inter-Connect<br>Controller | Y | Y | Y | Y | Υ | | | | | RTC | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | RTC Tamper | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | Auto WakeUp<br>(AWU) | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | USB | 0 | 0 | | | | 0 | | | | USART | 0 | 0 | 0 | 0 | O <sup>(4)</sup> | 0 | | | | LPUART | 0 | 0 | 0 | 0 | O <sup>(4)</sup> | 0 | | | | SPI | 0 | 0 | 0 | 0 | | | | | | I2C | 0 | 0 | 0 | 0 | O <sup>(5)</sup> | 0 | | | | ADC | 0 | 0 | | | | | | | | DAC | 0 | 0 | 0 | 0 | 0 | | | | ## 3.4 Reset and supply management ## 3.4.1 Power supply schemes • $V_{DD}$ = 1.65 to 3.6 V: external power supply for I/Os and the internal regulator. Provided externally through $V_{DD}$ pins. - V<sub>SSA</sub>, V<sub>DDA</sub> = 1.65 to 3.6 V: external analog power supplies for ADC reset blocks, RCs and PLL. V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively. - V<sub>DD\_USB</sub> = 1.65 to 3.6V: external power supply for USB transceiver, USB\_DM (PA11) and USB\_DP (PA12). To guarantee a correct voltage level for USB communication V<sub>DD\_USB</sub> must be above 3.0V. If USB is not used this pin must be tied to V<sub>DD</sub>. ### 3.4.2 Power supply supervisor The devices have an integrated ZEROPOWER power-on reset (POR)/power-down reset (PDR) that can be coupled with a brownout reset (BOR) circuitry. Two versions are available: - The version with BOR activated at power-on operates between 1.8 V and 3.6 V. - The other version without BOR operates between 1.65 V and 3.6 V. After the $V_{DD}$ threshold is reached (1.65 V or 1.8 V depending on the BOR which is active or not at power-on), the option byte loading process starts, either to confirm or modify default thresholds, or to disable the BOR permanently: in this case, the VDD min value becomes 1.65 V (whatever the version, BOR active or not, at power-on). When BOR is active at power-on, it ensures proper operation starting from 1.8 V whatever the power ramp-up phase before it reaches 1.8 V. When BOR is not active at power-up, the power ramp-up should guarantee that 1.65 V is reached on $V_{DD}$ at least 1 ms after it exits the POR area. Five BOR thresholds are available through option bytes, starting from 1.8 V to 3 V. To reduce the power consumption in Stop mode, it is possible to automatically switch off the internal reference voltage ( $V_{REFINT}$ ) in Stop mode. The device remains in reset mode when $V_{DD}$ is below a specified threshold, $V_{POR/PDR}$ or $V_{BOR}$ , without the need for any external reset circuit. Note: The start-up time at power-on is typically 3.3 ms when BOR is active at power-up, the start-up time at power-on can be decreased down to 1 ms typically for devices with BOR inactive at power-up. The devices feature an embedded programmable voltage detector (PVD) that monitors the $V_{DD/VDDA}$ power supply and compares it to the $V_{PVD}$ threshold. This PVD offers 7 different levels between 1.85 V and 3.05 V, chosen by software, with a step around 200 mV. An interrupt can be generated when $V_{DD/VDDA}$ drops below the $V_{PVD}$ threshold and/or when $V_{DD/VDDA}$ is higher than the $V_{PVD}$ threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software. 47/ #### Startup clock After reset, the microcontroller restarts by default with an internal 2.1 MHz clock (MSI). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts. ### Clock security system (CSS) This feature can be enabled by software. If an HSE clock failure occurs, the master clock is automatically switched to HSI and a software interrupt is generated if enabled. Another clock security system can be enabled, in case of failure of the LSE it provides an interrupt or wakeup event which is generated if enabled. Clock-out capability (MCO: microcontroller clock output) It outputs one of the internal clocks for external use by the application. Several prescalers allow the configuration of the AHB frequency, each APB (APB1 and APB2) domains. The maximum frequency of the AHB and the APB domains is 32 MHz. See *Figure 2* for details on the clock tree. 24/147 DocID027100 Rev 3 ### 3.16.1 General-purpose timers (TIM2, TIM3, TIM21 and TIM22) There are four synchronizable general-purpose timers embedded in the STM32L072xx device (see *Table 10* for differences). #### TIM2, TIM3 TIM2 and TIM3 are based on 16-bit auto-reload up/down counter. It includes a 16-bit prescaler. It features four independent channels each for input capture/output compare, PWM or one-pulse mode output. The TIM2/TIM3 general-purpose timers can work together or with the TIM21 and TIM22 general-purpose timers via the Timer Link feature for synchronization or event chaining. Their counter can be frozen in debug mode. Any of the general-purpose timers can be used to generate PWM outputs. TIM2/TIM3 have independent DMA request generation. These timers are capable of handling quadrature (incremental) encoder signals and the digital outputs from 1 to 3 hall-effect sensors. #### TIM21 and TIM22 TIM21 and TIM22 are based on a 16-bit auto-reload up/down counter. They include a 16-bit prescaler. They have two independent channels for input capture/output compare, PWM or one-pulse mode output. They can work together and be synchronized with the TIM2/TIM3, full-featured general-purpose timers. They can also be used as simple time bases and be clocked by the LSE clock source (32.768 kHz) to provide time bases independent from the main CPU clock. ### 3.16.2 Low-power Timer (LPTIM) The low-power timer has an independent clock and is running also in Stop mode if it is clocked by LSE, LSI or an external clock. It is able to wakeup the devices from Stop mode. This low-power timer supports the following features: - 16-bit up counter with 16-bit autoreload register - 16-bit compare register - Configurable output: pulse, PWM - Continuous / one shot mode - Selectable software / hardware input trigger - Selectable clock source - Internal clock source: LSE, LSI, HSI or APB clock - External clock source over LPTIM input (working even with no internal clock source running, used by the Pulse Counter Application) - Programmable digital glitch filter - Encoder mode ### 3.16.3 Basic timer (TIM6, TIM7) These timers can be used as a generic 16-bit timebase. 577 Pin descriptions STM32L072xx Table 16. STM32L072xxx pin definition (continued) | | | ı | Pin n | umb | er | | | | | | | illion (continueu) | | | |--------|-------------------------|--------|--------|-----------------|---------|---------|---------|---------------------------------------|----------|---------------|------|---------------------------------------------------------------------------------------------|----------------------|--| | LQFP32 | UFQFPN32 <sup>(1)</sup> | LQFP48 | LQFP64 | UFBGA64/TFBGA64 | WLCSP49 | LQFP100 | UFBG100 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Note | Alternate functions | Additional functions | | | 12 | 12 | 16 | 22 | G4 | G5 | 31 | L4 | PA6 | I/O | FT | - | SPI1_MISO, TIM3_CH1,<br>TSC_G2_IO3,<br>LPUART1_CTS,<br>TIM22_CH1,<br>EVENTOUT,<br>COMP1_OUT | ADC_IN6 | | | 13 | 13 | 17 | 23 | H4 | F4 | 32 | M4 | PA7 | I/O | FT | - | SPI1_MOSI, TIM3_CH2,<br>TSC_G2_IO4,<br>TIM22_CH2,<br>EVENTOUT,<br>COMP2_OUT | ADC_IN7 | | | - | - | ı | 24 | H5 | ı | 33 | K5 | PC4 | I/O | FT | - | EVENTOUT,<br>LPUART1_TX | ADC_IN14 | | | - | 1 | | 25 | Н6 | - | 34 | L5 | PC5 | I/O | FT | - | LPUART1_RX,<br>TSC_G3_IO1 | ADC_IN15 | | | 14 | 14 | 18 | 26 | F5 | G4 | 35 | M5 | PB0 | I/O | FT | - | EVENTOUT, TIM3_CH3,<br>TSC_G3_IO2 | ADC_IN8, VREF_OUT | | | 15 | 15 | 19 | 27 | G5 | D3 | 36 | М6 | PB1 | I/O | FT | - | TIM3_CH4,<br>TSC_G3_IO3,<br>LPUART1_RTS | ADC_IN9, VREF_OUT | | | - | - | 20 | 28 | G6 | E3 | 37 | L6 | PB2 | I/O | FT | - | LPTIM1_OUT,<br>TSC_G3_IO4,<br>I2C3_SMBA | - | | | - | - | - | - | - | - | 38 | M7 | PE7 | I/O | FT | - | USART5_CK/USART5_R<br>TS_DE | - | | | - | - | - | - | - | - | 39 | L7 | PE8 | I/O | FT | - | USART4_TX | - | | | - | - | - | - | - | - | 40 | M8 | PE9 | I/O | FT | - | TIM2_CH1, TIM2_ETR,<br>USART4_RX | - | | | - | - | - | - | - | - | 41 | L8 | PE10 | I/O | FT | - | TIM2_CH2, USART5_TX | - | | | - | - | - | - | - | - | 42 | М9 | PE11 | I/O | FT | - | TIM2_CH3, USART5_RX | - | | | - | - | - | - | - | - | 43 | L9 | PE12 | I/O | FT | - | TIM2_CH4, SPI1_NSS | - | | | - | - | - | - | - | - | | M10 | PE13 | I/O | FT | - | SPI1_SCK | - | | | _ | - | - | - | - | - | 45 | M11 | PE14 | I/O | FT | - | SPI1_MISO | - | | DocID027100 Rev 3 STM32L072xx Pin descriptions Table 16. STM32L072xxx pin definition (continued) | | | ı | Pin n | umb | er | | | | | | | | | |--------|-------------------------|--------|--------|-----------------|---------|---------|---------|---------------------------------------|----------|---------------|------|-------------------------------------------------------------------------------|----------------------| | LQFP32 | UFQFPN32 <sup>(1)</sup> | LQFP48 | LQFP64 | UFBGA64/TFBGA64 | WLCSP49 | LQFP100 | UFBG100 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Note | Alternate functions | Additional functions | | - | 24 | 36 | 48 | E6 | A1 | 75 | G11 | VDD_USB | S | | - | - | - | | 24 | 25 | 37 | 49 | A7 | B2 | 76 | A10 | PA14 | I/O | FT | 1 | SWCLK, USART2_TX,<br>LPUART1_TX | - | | 25 | 1 | 38 | 50 | A6 | A2 | 77 | A9 | PA15 | I/O | FT | 1 | SPI1_NSS, TIM2_ETR,<br>EVENTOUT,<br>USART2_RX,<br>TIM2_CH1,<br>USART4_RTS_DE | - | | - | 1 | | 51 | В7 | - | 78 | B11 | PC10 | I/O | FT | 1 | LPUART1_TX,<br>USART4_TX | - | | - | 1 | | 52 | В6 | - | 79 | C10 | PC11 | I/O | FT | 1 | LPUART1_RX,<br>USART4_RX | - | | - | - | - | 53 | C5 | - | 80 | B10 | PC12 | I/O | FT | - | USART5_TX,<br>USART4_CK | - | | - | 1 | | - | - | - | 81 | С9 | PD0 | I/O | FT | 1 | TIM21_CH1,<br>SPI2_NSS/I2S2_WS | - | | - | - | - | - | - | - | 82 | В9 | PD1 | I/O | FT | - | SPI2_SCK/I2S2_CK | - | | - | - | İ | 54 | B5 | - | 83 | C8 | PD2 | I/O | FT | 1 | LPUART1_RTS_DE,<br>TIM3_ETR, USART5_RX | - | | - | - | ı | ı | - | - | 84 | В8 | PD3 | I/O | FT | 1 | USART2_CTS,<br>SPI2_MISO/I2S2_MCK | - | | - | 1 | ı | - | - | - | 85 | В7 | PD4 | I/O | FT | 1 | USART2_RTS_DE,<br>SPI2_MOSI/I2S2_SD | - | | - | - | - | - | - | - | 86 | A6 | PD5 | I/O | FT | - | USART2_TX | - | | - | - | - | - | - | - | 87 | B6 | PD6 | I/O | FT | - | USART2_RX | - | | _ | 1 | - | ı | - | - | 88 | A5 | PD7 | I/O | FT | ı | USART2_CK,<br>TIM21_CH2 | - | | 26 | - | 39 | 55 | A5 | А3 | 89 | A8 | PB3 | I/O | FT | - | SPI1_SCK, TIM2_CH2,<br>TSC_G5I_O1,<br>EVENTOUT,<br>USART1RTS_DE,<br>USART5_TX | COMP2_INM | Table 35. Current consumption in Low-power run mode | Symbol | Parameter | | Condition | | f <sub>HCLK</sub><br>(MHz) | Тур | Max <sup>(1)</sup> | Unit | |-----------------|-----------------------------------------------|----------------------------------------------|---------------------------------------------------|--------------------------------------------|----------------------------|------|--------------------|------| | | | | | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | | 9,45 | 12 | - | | | | | MSI clock = 65 kHz, | T <sub>A</sub> = 85°C | 0,032 | 14 | 58 | | | | | | f <sub>HCLK</sub> = 32 kHz | T <sub>A</sub> = 105°C | 0,032 | 21 | 64 | | | | | | | T <sub>A</sub> = 125°C | | 36,5 | 160 | | | | | All peripherals | | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | | 14,5 | 18 | | | | | OFF, code executed from | MSI clock = 65 kHz, | T <sub>A</sub> = 85°C | 0,065 | 19,5 | 60 | | | | | RAM, Flash | f <sub>HCLK</sub> = 65kHz | T <sub>A</sub> = 105°C | 0,005 | 26 | 65 | - | | | | memory switched<br>OFF, V <sub>DD</sub> from | | T <sub>A</sub> = 125°C | | 42 | 160 | | | | | 1.65 to 3.6 V | | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | | 26,5 | 30 | | | | Supply<br>current in<br>Low-power<br>run mode | | MSI clock=131 kHz, f <sub>HCLK</sub> = 131 kHz | T <sub>A</sub> = 55°C | 0,131 | 27,5 | 60 | | | | | | | T <sub>A</sub> = 85°C | | 31 | 66 | | | | | | | T <sub>A</sub> = 105°C | | 37,5 | 77 | | | I <sub>DD</sub> | | | | T <sub>A</sub> = 125°C | | 53,5 | 170 | μA | | (LP Run) | | | MSI clock = 65 kHz,<br>f <sub>HCLK</sub> = 32 kHz | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | - 0,032 | 24,5 | 34 | | | | | | | T <sub>A</sub> = 85°C | | 30 | 82 | | | | | | | T <sub>A</sub> = 105°C | | 38,5 | 90 | | | | | | | T <sub>A</sub> = 125°C | | 58 | 120 | | | | | All peripherals | | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | | 30,5 | 40 | | | | | OFF, code | MSI clock = 65 kHz, | T <sub>A</sub> = 85°C | 0,065 | 36,5 | 88 | | | | | executed from<br>Flash memory, | f <sub>HCLK</sub> = 65 kHz | T <sub>A</sub> = 105°C | 0,005 | 45 | 96 | | | | | VDD from 1.65 V | | T <sub>A</sub> = 125°C | | 64,5 | 120 | | | | | to 3.6 V | | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | | 45 | 56 | | | | | | MSI clock = | T <sub>A</sub> = 55°C | | 48 | 96 | | | | | | 131 kHz, | T <sub>A</sub> = 85°C | 0,131 | 51 | 110 | | | | | | f <sub>HCLK</sub> = 131 kHz | T <sub>A</sub> = 105°C | | 59,5 | 120 | | | | | | | T <sub>A</sub> = 125°C | | 79,5 | 150 | | <sup>1.</sup> Guaranteed by characterization results at 125 $^{\circ}\text{C},$ unless otherwise specified. | Symbol | Parameter | Conditions | Value | - Unit | | |---------------------------------|----------------------------------------------------------------------------------|----------------------------|--------------------|--------|--| | Symbol | rarameter | Conditions | Min <sup>(1)</sup> | | | | | Data retention (program memory) after 10 kcycles at T <sub>A</sub> = 85 °C | T <sub>RFT</sub> = +85 °C | 30 | | | | | Data retention (EEPROM data memory) after 100 kcycles at T <sub>A</sub> = 85 °C | TRET - 103 C | 30 | | | | t <sub>RET</sub> <sup>(2)</sup> | Data retention (program memory) after 10 kcycles at T <sub>A</sub> = 105 °C | T <sub>RET</sub> = +105 °C | | years | | | 'RET` | Data retention (EEPROM data memory) after 100 kcycles at T <sub>A</sub> = 105 °C | TRET - F103 C | 10 | | | | | Data retention (program memory) after 200 cycles at T <sub>A</sub> = 125 °C | T <sub>RFT</sub> = +125 °C | 10 | | | | | Data retention (EEPROM data memory) after 2 kcycles at T <sub>A</sub> = 125 °C | RET - 1125 O | | | | Table 54. Flash memory and data EEPROM endurance and retention (continued) #### 6.3.10 EMC characteristics Susceptibility tests are performed on a sample basis during device characterization. ### Functional EMS (electromagnetic susceptibility) While a simple application is executed on the device (toggling 2 LEDs through I/O ports). the device is stressed by two electromagnetic events until a failure occurs. The failure is indicated by the LEDs: - **Electrostatic discharge (ESD)** (positive and negative) is applied to all device pins until a functional disturbance occurs. This test is compliant with the IEC 61000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test is compliant with the IEC 61000-4-4 standard. A device reset allows normal operations to be resumed. The test results are given in *Table 55*. They are based on the EMS levels and classes defined in application note AN1709. Table 55. EMS characteristics | Symbol | Parameter | Conditions | Level/<br>Class | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------| | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD} = 3.3 \text{ V, LQFP100, T}_{A} = +25 ^{\circ}\text{C,}$ $f_{HCLK} = 32 \text{ MHz}$ conforms to IEC 61000-4-2 | 3B | | V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on V <sub>DD</sub> and V <sub>SS</sub> pins to induce a functional disturbance | $V_{DD}$ = 3.3 V, LQFP100, $T_{A}$ = +25 °C, $f_{HCLK}$ = 32 MHz conforms to IEC 61000-4-4 | 4A | <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> Characterization is done according to JEDEC JESD22-A117. The analog spike filter is compliant with I<sup>2</sup>C timings requirements only for the following voltage ranges: - Fast mode Plus: $2.7 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}$ and voltage scaling Range 1 - Fast mode: - 2 V $\leq$ V<sub>DD</sub> $\leq$ 3.6 V and voltage scaling Range 1 or Range 2. - V<sub>DD</sub> < 2 V, voltage scaling Range 1 or Range 2, C<sub>load</sub> < 200 pF. In other ranges, the analog filter should be disabled. The digital filter can be used instead. Note: In Standard mode, no spike filter is required. Table 73. I2C analog filter characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------|------------------------------------------------------------------------|------------|-------------------|--------------------|------| | | Maximum pulse width of spikes that are suppressed by the analog filter | Range 1 | | 100 <sup>(3)</sup> | ns | | t <sub>AF</sub> | | Range 2 | 50 <sup>(2)</sup> | - | | | 7 11 | | Range 3 | | - | - | - 1. Guaranteed by characterization results. - 2. Spikes with widths below $t_{\text{AF}(\text{min})}$ are filtered. - 3. Spikes with widths above $t_{\text{AF}(\text{max})}$ are not filtered ### **USART/LPUART** characteristics The parameters given in the following table are guaranteed by design. Table 74. USART/LPUART characteristics | Symbol | Parameter | Conditions | Тур | Max | Unit | | | | |----------------------|-------------------------------------------------------------------|---------------------------------------------------------------|-----|------|------|--|--|--| | | | Stop mode with main regulator in Run mode, Range 2 or 3 | | | | | | | | <sup>t</sup> wuusart | Wakeup time needed to calculate the maximum USART/LPUART baudrate | Stop mode with main regulator in Run mode, Range 1 | - | 8.1 | μs | | | | | | | Stop mode with main regulator in low-power mode, Range 2 or 3 | - | 12 | | | | | | | | Stop mode with main regulator in low-power mode, Range 1 | - | 11.4 | | | | | Package information STM32L072xx # 7 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status *are available at www.st.com*. ECOPACK<sup>®</sup> is an ST trademark. ## 7.1 LQFP100 package information 1. Drawing is not to scale. Dimensions are in millimeters. Table 82. LQPF100 - 100-pin, 14 x 14 mm low-profile quad flat package mechanical data | Compleal | | millimeters | | | inches <sup>(1)</sup> | | |----------|--------|-------------|--------|--------|-----------------------|--------| | Symbol | Min | Тур | Max | Min | Тур | Max | | Α | - | - | 1.600 | - | - | 0.0630 | | A1 | 0.050 | - | 0.150 | 0.0020 | - | 0.0059 | | A2 | 1.350 | 1.400 | 1.450 | 0.0531 | 0.0551 | 0.0571 | | b | 0.170 | 0.220 | 0.270 | 0.0067 | 0.0087 | 0.0106 | | С | 0.090 | - | 0.200 | 0.0035 | - | 0.0079 | | D | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | D1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | D3 | - | 12.000 | - | - | 0.4724 | - | | E | 15.800 | 16.000 | 16.200 | 0.6220 | 0.6299 | 0.6378 | | E1 | 13.800 | 14.000 | 14.200 | 0.5433 | 0.5512 | 0.5591 | | E3 | - | 12.000 | - | - | 0.4724 | - | | е | - | 0.500 | - | - | 0.0197 | - | | L | 0.450 | 0.600 | 0.750 | 0.0177 | 0.0236 | 0.0295 | | L1 | - | 1.000 | - | - | 0.0394 | - | | k | 0.0° | 3.5° | 7.0° | 0.0° | 3.5° | 7.0° | | ccc | - | - | 0.080 | - | - | 0.0031 | <sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits. STM32L072xx Package information ## 7.2 UFBGA100 package information Figure 43. UFBGA100 - 100-pin, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package outline 1. Drawing is not to scale. Table 83. UFBGA100 - 100-pin, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package mechanical data | Symbol | millimeters | | | inches <sup>(1)</sup> | | | |--------|-------------|-------|-------|-----------------------|--------|--------| | | Min. | Тур. | Max. | Min. | Тур. | Max. | | Α | - | - | 0.600 | - | - | 0.0236 | | A1 | - | - | 0.110 | - | - | 0.0043 | | A2 | - | 0.450 | - | - | 0.0177 | - | | А3 | - | 0.130 | - | - | 0.0051 | 0.0094 | | A4 | - | 0.320 | - | - | 0.0126 | - | | b | 0.240 | 0.290 | 0.340 | 0.0094 | 0.0114 | 0.0134 | | D | 6.850 | 7.000 | 7.150 | 0.2697 | 0.2756 | 0.2815 | | D1 | - | 5.500 | - | - | 0.2165 | - | | E | 6.850 | 7.000 | 7.150 | 0.2697 | 0.2756 | 0.2815 | | E1 | - | 5.500 | - | - | 0.2165 | - | | е | - | 0.500 | - | - | 0.0197 | - | | Z | - | 0.750 | - | - | 0.0295 | - | STM32L072xx Package information Table 90. WLCSP49 - 49-pin, 3.294 x 3.258 mm, 0.4 mm pitch wafer level chip scale package mechanical data | | | paonas | ge iniconanio | ai data | | | |-------------------|-------------|--------|---------------|-----------------------|--------|--------| | Symbol | millimeters | | | inches <sup>(1)</sup> | | | | | Min | Тур | Max | Min | Тур | Max | | Α | 0.525 | 0.555 | 0.585 | 0.0207 | 0.0219 | 0.0230 | | A1 | - | 0.175 | - | - | 0.0069 | - | | A2 | - | 0.380 | - | - | 0.0150 | - | | A3 <sup>(2)</sup> | - | 0.025 | - | - | 0.0010 | - | | b <sup>(3)</sup> | 0.220 | 0.250 | 0.280 | 0.0087 | 0.0098 | 0.0110 | | D | 3.259 | 3.294 | 3.329 | 0.1283 | 0.1297 | 0.1311 | | E | 3.223 | 3.258 | 3.293 | 0.1269 | 0.1283 | 0.1296 | | е | - | 0.400 | - | - | 0.0157 | - | | e1 | - | 2.400 | - | - | 0.0945 | - | | e2 | - | 2.400 | - | - | 0.0945 | - | | F | - | 0.447 | - | - | 0.0176 | - | | G | - | 0.429 | - | - | 0.0169 | - | | aaa | - | - | 0.100 | - | - | 0.0039 | | bbb | - | - | 0.100 | - | - | 0.0039 | | ccc | - | - | 0.100 | - | - | 0.0039 | | ddd | - | - | 0.050 | - | - | 0.0020 | | eee | - | - | 0.050 | - | - | 0.0020 | - 1. Values in inches are converted from mm and rounded to 4 decimal digits. - 2. Back side coating - 3. Dimension is measured at the maximum bump diameter parallel to primary datum Z. Figure 55. WLCSP49 - 49-pin, 3.294 x 3.258 mm, 0.4 mm pitch wafer level chip scale recommended footprint Figure 58. LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat recommended footprint 1. Dimensions are expressed in millimeters. Package information STM32L072xx ## 7.8 LQFP32 package information Figure 59. LQFP32 - 32-pin, 7 x 7 mm low-profile quad flat package outline 1. Drawing is not to scale. Package information STM32L072xx #### 7.10 Thermal characteristics The maximum chip-junction temperature, T<sub>J</sub> max, in degrees Celsius, may be calculated using the following equation: $T_J \max = T_A \max + (P_D \max \times \Theta_{JA})$ #### Where: - T<sub>A</sub> max is the maximum ambient temperature in °C, - $\Theta_{JA}$ is the package junction-to-ambient thermal resistance, in °C/W, - $P_D$ max is the sum of $P_{INT}$ max and $P_{I/O}$ max ( $P_D$ max = $P_{INT}$ max + $P_{I/O}$ max), - $P_{INT}$ max is the product of $I_{DD}$ and $V_{DD}$ , expressed in Watts. This is the maximum chip P<sub>I/O</sub> max represents the maximum power dissipation on output pins where: $$\mathsf{P}_{\mathsf{I/O}} \; \mathsf{max} = \Sigma \; (\mathsf{V}_{\mathsf{OL}} \times \mathsf{I}_{\mathsf{OL}}) + \Sigma ((\mathsf{V}_{\mathsf{DD}} - \mathsf{V}_{\mathsf{OH}}) \times \mathsf{I}_{\mathsf{OH}}),$$ UFBGA100 - 7 x 7 mm / 0.5 mm pitch taking into account the actual $V_{OL}$ / $I_{OL}$ and $V_{OH}$ / $I_{OH}$ of the I/Os at low and high level in the application. | Table 95. Thermal characteristics | | | | | | |-----------------------------------|------------------------------------------------------------------------|-------|------|--|--| | Symbol | Parameter | Value | Unit | | | | | Thermal resistance junction-ambient UFQFPN32 - 5 x 5 mm / 0.5 mm pitch | 36 | | | | | | Thermal resistance junction-ambient | 60 | | | | | | Thermal resistance junction-ambient UFQFPN32 - 5 x 5 mm / 0.5 mm pitch | 36 | | |-------------------|---------------------------------------------------------------------------|----|------| | | Thermal resistance junction-ambient<br>LQFP32 - 7 x 7 mm / 0.8 mm pitch | 60 | | | | Thermal resistance junction-ambient LQFP48 - 7 x 7 mm / 0.5 mm pitch | 54 | | | | Thermal resistance junction-ambient WLCSP49 - 0.4 mm pitch | 48 | | | $\Theta_{\sf JA}$ | Thermal resistance junction-ambient TFBGA64 - 5 x 5 mm / 0.5 mm pitch | 64 | °C/W | | | Thermal resistance junction-ambient UFBGA64 - 5 x 5 mm / 0.5 mm pitch | 65 | | | | Thermal resistance junction-ambient<br>LQFP64 - 10 x 10 mm / 0.5 mm pitch | 46 | | | | Thermal resistance junction-ambient LQFP100 - 14 x 14 mm / 0.5 mm pitch | 41 | | | | Thermal resistance junction-ambient | 57 | | DocID027100 Rev 3 142/147