



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                      |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 32MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB                          |
| Peripherals                | Brown-out Detect/Reset, DMA, POR, PWM, WDT                            |
| Number of I/O              | 25                                                                    |
| Program Memory Size        | 192KB (192K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 6K x 8                                                                |
| RAM Size                   | 20K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V                                                          |
| Data Converters            | A/D 10x12b; D/A 2x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 32-LQFP                                                               |
| Supplier Device Package    | 32-LQFP (7x7)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l072kzt6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### • Startup clock

After reset, the microcontroller restarts by default with an internal 2.1 MHz clock (MSI). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts.

#### • Clock security system (CSS)

This feature can be enabled by software. If an HSE clock failure occurs, the master clock is automatically switched to HSI and a software interrupt is generated if enabled.

Another clock security system can be enabled, in case of failure of the LSE it provides an interrupt or wakeup event which is generated if enabled.

#### Clock-out capability (MCO: microcontroller clock output)

It outputs one of the internal clocks for external use by the application.

Several prescalers allow the configuration of the AHB frequency, each APB (APB1 and APB2) domains. The maximum frequency of the AHB and the APB domains is 32 MHz. See *Figure 2* for details on the clock tree.



## 3.8 Memories

The STM32L072xx devices have the following features:

- 20 Kbytes of embedded SRAM accessed (read/write) at CPU clock speed with 0 wait states. With the enhanced bus matrix, operating the RAM does not lead to any performance penalty during accesses to the system bus (AHB and APB buses).
- The non-volatile memory is divided into three arrays:
  - 64, 128 or 192 Kbytes of embedded Flash program memory
  - 6 Kbytes of data EEPROM
  - Information block containing 32 user and factory options bytes plus 8 Kbytes of system memory

Flash program and data EEPROM are divided into two banks. This allows writing in one bank while running code or reading data from the other bank.

The user options bytes are used to write-protect or read-out protect the memory (with 4 Kbyte granularity) and/or readout-protect the whole memory with the following options:

- Level 0: no protection
- Level 1: memory readout protected.

The Flash memory cannot be read from or written to if either debug features are connected or boot in RAM is selected

 Level 2: chip readout protected, debug features (Cortex-M0+ serial wire) and boot in RAM selection disabled (debugline fuse)

The firewall protects parts of code/data from access by the rest of the code that is executed outside of the protected area. The granularity of the protected code segment or the non-volatile data segment is 256 bytes (Flash memory or EEPROM) against 64 bytes for the volatile data segment (RAM).

The whole non-volatile memory embeds the error correction code (ECC) feature.

## 3.9 Boot modes

At startup, BOOT0 pin and nBOOT1 option bit are used to select one of three boot options:

- Boot from Flash memory
- Boot from System memory
- Boot from embedded RAM

The boot loader is located in System memory. It is used to reprogram the Flash memory by using USB (PA11, PA12), USART1(PA9, PA10) or USART2(PA2, PA3). See STM32<sup>™</sup> microcontroller system memory boot mode AN2606 for details.



#### 3.16.4 SysTick timer

This timer is dedicated to the OS, but could also be used as a standard downcounter. It is based on a 24-bit downcounter with autoreload capability and a programmable clock source. It features a maskable system interrupt generation when the counter reaches '0'.

### 3.16.5 Independent watchdog (IWDG)

The independent watchdog is based on a 12-bit downcounter and 8-bit prescaler. It is clocked from an independent 37 kHz internal RC and, as it operates independently of the main clock, it can operate in Stop and Standby modes. It can be used either as a watchdog to reset the device when a problem occurs, or as a free-running timer for application timeout management. It is hardware- or software-configurable through the option bytes. The counter can be frozen in debug mode.

#### 3.16.6 Window watchdog (WWDG)

The window watchdog is based on a 7-bit downcounter that can be set as free-running. It can be used as a watchdog to reset the device when a problem occurs. It is clocked from the main clock. It has an early warning interrupt capability and the counter can be frozen in debug mode.

# 3.17 Communication interfaces

## 3.17.1 I<sup>2</sup>C bus

Up to three I<sup>2</sup>C interfaces (I2C1 and I2C3) can operate in multimaster or slave modes.

Each I<sup>2</sup>C interface can support Standard mode (Sm, up to 100 kbit/s), Fast mode (Fm, up to 400 kbit/s) and Fast Mode Plus (Fm+, up to 1 Mbit/s) with 20 mA output drive on some I/Os.

7-bit and 10-bit addressing modes, multiple 7-bit slave addresses (2 addresses, 1 with configurable mask) are also supported as well as programmable analog and digital noise filters.

|                                     | Analog filter                                         | Digital filter                                                                                       |  |  |
|-------------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------|--|--|
| Pulse width of<br>suppressed spikes | ≥ 50 ns                                               | Programmable length from 1 to 15<br>I2C peripheral clocks                                            |  |  |
| Benefits                            | Available in Stop mode                                | <ol> <li>Extra filtering capability vs.<br/>standard requirements.</li> <li>Stable length</li> </ol> |  |  |
| Drawbacks                           | Variations depending on temperature, voltage, process | Wakeup from Stop on address<br>match is not available when digital<br>filter is enabled.             |  |  |

Table 11. Comparison of I2C analog and digital filters

In addition, I2C1 and I2C3 provide hardware support for SMBus 2.0 and PMBus 1.1: ARP capability, Host notify protocol, hardware CRC (PEC) generation/verification, timeouts verifications and ALERT protocol management. I2C1/I2C3 also have a clock domain





1. The above figure shows the package top view.

2. I/O pin supplied by VDD\_USB.



1. The above figure shows the package top view.

2. I/O pin supplied by VDD\_USB.



|        |                         |        | Pin n  | umb             | er      |         |         |                                       |          |               |      |                                                                    |                                    |
|--------|-------------------------|--------|--------|-----------------|---------|---------|---------|---------------------------------------|----------|---------------|------|--------------------------------------------------------------------|------------------------------------|
| LQFP32 | UFQFPN32 <sup>(1)</sup> | LQFP48 | LQFP64 | UFBGA64/TFBGA64 | WLCSP49 | LQFP100 | UFBG100 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Note | Alternate functions                                                | Additional functions               |
| -      | -                       | 2      | 2      | A2              | B7      | 7       | C1      | PC13                                  | I/O      | FT            | -    | -                                                                  | RTC_TAMP1/RTC_TS/<br>RTC_OUT/WKUP2 |
| 2      | 1                       | 3      | 3      | A1              | C6      | 8       | D1      | PC14-<br>OSC32_IN<br>(PC14)           | I/O      | FT            | -    | -                                                                  | OSC32_IN                           |
| 3      | 2                       | 4      | 4      | B1              | C7      | 9       | E1      | PC15-<br>OSC32_OUT<br>(PC15)          | I/O      | тс            | -    | -                                                                  | OSC32_OUT                          |
| -      | -                       | -      | -      | -               | -       | 10      | F2      | PH9                                   | I/O      | FT            | -    | -                                                                  | -                                  |
| -      | -                       | -      | -      | -               | -       | 11      | G2      | PH10                                  | I/O      | FT            | -    | -                                                                  | -                                  |
| -      | -                       | 5      | 5      | C1              | D6      | 12      | F1      | PH0-OSC_IN<br>(PH0)                   | I/O      | тс            | -    | USB_CRS_SYNC                                                       | OSC_IN                             |
| -      | -                       | 6      | 6      | D1              | D7      | 13      | G1      | PH1-<br>OSC_OUT<br>(PH1)              | I/O      | тс            | -    | -                                                                  | OSC_OUT                            |
| 4      | 3                       | 7      | 7      | E1              | D5      | 14      | H2      | NRST                                  | I/O      |               | 1    | -                                                                  | -                                  |
| -      | -                       | -      | 8      | E3              | C5      | 15      | H1      | PC0                                   | I/O      | FTf           | -    | LPTIM1_IN1,<br>EVENTOUT,<br>TSC_G7_IO1,<br>LPUART1_RX,<br>I2C3_SCL | ADC_IN10                           |
| -      | -                       | -      | 9      | E2              | C4      | 16      | J2      | PC1                                   | I/O      | FTf           | -    | LPTIM1_OUT,<br>EVENTOUT,<br>TSC_G7_IO2,<br>LPUART1_TX,<br>I2C3_SDA | ADC_IN11                           |
| -      | -                       | -      | 10     | F2              | E7      | 17      | J3      | PC2                                   | I/O      | FTf           | -    | LPTIM1_IN2,<br>SPI2_MISO/I2S2_MCK,<br>TSC_G7_IO3                   | ADC_IN12                           |
| -      | -                       | -      | 11     | -               | -       | 18      | К2      | PC3                                   | I/O      | FT            | -    | LPTIM1_ETR,<br>SPI2_MOSI/I2S2_SD,<br>TSC_G7_I04                    | ADC_IN13                           |
| -      | 4                       | 8      | 12     | F1              | -       | 19      | J1      | VSSA                                  | S        |               | -    | -                                                                  | -                                  |



|        |                         | I      | Pin n  | umb             | er      |         |         |                                       |          |               |      |                                                                    |                      |
|--------|-------------------------|--------|--------|-----------------|---------|---------|---------|---------------------------------------|----------|---------------|------|--------------------------------------------------------------------|----------------------|
| LQFP32 | UFQFPN32 <sup>(1)</sup> | LQFP48 | LQFP64 | UFBGA64/TFBGA64 | WLCSP49 | LQFP100 | UFBG100 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Note | Alternate functions                                                | Additional functions |
| -      | -                       | -      | -      | -               | -       | 60      | H12     | PD13                                  | I/O      | FT            | -    | -                                                                  | -                    |
| -      | -                       | -      | -      | -               | -       | 61      | H11     | PD14                                  | I/O      | FT            | -    | -                                                                  | -                    |
| -      | -                       | -      | -      | -               | -       | 62      | H10     | PD15                                  | I/O      | FT            | -    | USB_CRS_SYNC                                                       | -                    |
| -      | -                       | -      | 37     | F6              | -       | 63      | E12     | PC6                                   | I/O      | FT            | -    | TIM22_CH1, TIM3_CH1,<br>TSC_G8_IO1                                 | -                    |
| -      | -                       | -      | 38     | E7              | -       | 64      | E11     | PC7                                   | I/O      | FT            | -    | TIM22_CH2, TIM3_CH2,<br>TSC_G8_IO2                                 | -                    |
| -      | -                       | -      | 39     | E8              | -       | 65      | E10     | PC8                                   | I/O      | FT            | -    | TIM22_ETR, TIM3_CH3,<br>TSC_G8_IO3                                 | -                    |
| -      | -                       | -      | 40     | D8              | -       | 66      | D12     | PC9                                   | I/O      | FTf           | -    | TIM21_ETR,<br>USB_OE/TIM3_CH4,<br>TSC_G8_IO4, I2C3_SDA             | -                    |
| 18     | 18                      | 29     | 41     | D7              | D1      | 67      | D11     | PA8                                   | I/O      | FTf           | -    | MCO, USB_CRS_SYNC,<br>EVENTOUT,<br>USART1_CK, I2C3_SCL             | -                    |
| 19     | 19                      | 30     | 42     | C7              | E2      | 68      | D10     | PA9                                   | I/O      | FTf           | -    | MCO, TSC_G4_IO1,<br>USART1_TX, I2C1_SCL,<br>I2C3_SMBA              | -                    |
| 20     | 20                      | 31     | 43     | C6              | C1      | 69      | C12     | PA10                                  | I/O      | FTf           | -    | TSC_G4_IO2,<br>USART1_RX, I2C1_SDA                                 | -                    |
| 21     | 21                      | 32     | 44     | C8              | D2      | 70      | B12     | PA11                                  | I/O      | FT            | (3)  | SPI1_MISO, EVENTOUT,<br>TSC_G4_IO3,<br>USART1_CTS,<br>COMP1_OUT    | USB_DM               |
| 22     | 22                      | 33     | 45     | B8              | B1      | 71      | A12     | PA12                                  | I/O      | FT            | (3)  | SPI1_MOSI, EVENTOUT,<br>TSC_G4_IO4,<br>USART1_RTS_DE,<br>COMP2_OUT | USB_DP               |
| 23     | 23                      | 34     | 46     | A8              | C2      | 72      | A11     | PA13                                  | I/O      | FT            | -    | SWDIO, USB_OE,<br>LPUART1_RX                                       | -                    |
| _      | -                       | -      | -      | -               | -       | 73      | C11     | VDD                                   | S        |               | -    | -                                                                  | -                    |
| -      | -                       | 35     | 47     | D5              | -       | 74      | F11     | VSS                                   | S        |               | -    | -                                                                  | -                    |

| Table To. STWSZLU/ZXXX pin deminition (continued) |
|---------------------------------------------------|
|---------------------------------------------------|



|                       |        |      |                                                                                                   |                                 | Table 21.                                                                           | Alternate fur         | nctions port E                                     |                                              |                                                             |                               |
|-----------------------|--------|------|---------------------------------------------------------------------------------------------------|---------------------------------|-------------------------------------------------------------------------------------|-----------------------|----------------------------------------------------|----------------------------------------------|-------------------------------------------------------------|-------------------------------|
|                       |        |      | AF0                                                                                               | AF1                             | AF2                                                                                 | AF3                   | AF4                                                | AF5                                          | AF6                                                         | AF7                           |
|                       | Port   |      | SPI1/SPI2/I2S2/<br>USART1/2/<br>LPUART1/USB/<br>LPTIM1/TSC/<br>TIM2/21/22/<br>EVENTOUT/<br>SYS_AF | SPI1/SPI2/I2S2/I2C1<br>/TIM2/21 | SPI1/SPI2/I2S2/<br>LPUART1/<br>USART5/USB/<br>LPTIM1/TIM2/3<br>/EVENTOUT/<br>SYS_AF | I2C1/TSC/<br>EVENTOUT | I2C1/USART1/2/<br>LPUART1/<br>TIM3/22/<br>EVENTOUT | SPI2/I2S2<br>/I2C2/<br>USART1/<br>TIM2/21/22 | I2C1/2/<br>LPUART1/<br>USART4/<br>UASRT5/TIM21/<br>EVENTOUT | I2C3/LPUART1/<br>COMP1/2/TIM3 |
| Docl                  |        | PE0  | -                                                                                                 |                                 | EVENTOUT                                                                            | -                     | -                                                  | -                                            | -                                                           | -                             |
|                       |        | PE1  | -                                                                                                 |                                 | EVENTOUT                                                                            | -                     | -                                                  | -                                            | -                                                           | -                             |
|                       |        | PE2  | -                                                                                                 |                                 | TIM3_ETR                                                                            | -                     | -                                                  | -                                            | -                                                           | -                             |
|                       |        | PE3  | TIM22_CH1                                                                                         |                                 | TIM3_CH1                                                                            | -                     | -                                                  | -                                            | -                                                           | -                             |
|                       |        | PE4  | TIM22_CH2                                                                                         | -                               | TIM3_CH2                                                                            | -                     | -                                                  | -                                            | -                                                           | -                             |
|                       |        | PE5  | TIM21_CH1                                                                                         | -                               | TIM3_CH3                                                                            | -                     | -                                                  | -                                            | -                                                           | -                             |
| D02                   |        | PE6  | TIM21_CH2                                                                                         | -                               | TIM3_CH4                                                                            | -                     | -                                                  | -                                            | -                                                           | -                             |
| 27100 Re <sup>1</sup> | Port E | PE7  | -                                                                                                 |                                 | -                                                                                   | -                     | -                                                  | -                                            | USART5_CK/U<br>SART5_RTS_D<br>E                             | -                             |
| 3                     |        | PE8  | -                                                                                                 |                                 | -                                                                                   | -                     | -                                                  | -                                            | USART4_TX                                                   | -                             |
|                       |        | PE9  | TIM2_CH1                                                                                          |                                 | TIM2_ETR                                                                            | -                     | -                                                  | -                                            | USART4_RX                                                   | -                             |
|                       |        | PE10 | TIM2_CH2                                                                                          |                                 | -                                                                                   | -                     | -                                                  | -                                            | USART5_TX                                                   | -                             |
|                       |        | PE11 | TIM2_CH3                                                                                          | -                               | -                                                                                   | -                     | -                                                  | -                                            | USART5_RX                                                   | -                             |
|                       |        | PE12 | TIM2_CH4                                                                                          | -                               | SPI1_NSS                                                                            | -                     | -                                                  | -                                            | -                                                           | -                             |
|                       |        | PE13 | -                                                                                                 |                                 | SPI1_SCK                                                                            | -                     | -                                                  | -                                            | -                                                           | -                             |
|                       |        | PE14 | -                                                                                                 |                                 | SPI1_MISO                                                                           | -                     | -                                                  | -                                            | -                                                           | -                             |
|                       |        | PE15 | -                                                                                                 |                                 | SPI1_MOSI                                                                           | -                     | -                                                  | -                                            | -                                                           | -                             |

55/147

STM32L072xx

Pin descriptions

# 6.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 23: Voltage characteristics*, *Table 24: Current characteristics*, and *Table 25: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

| Symbol                             | Definition                                                                                                           | Min                | Мах                  | Unit |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------|----------------------|------|
| $V_{DD} - V_{SS}$                  | External main supply voltage<br>(including V <sub>DDA</sub> , V <sub>DD_USB</sub> , V <sub>DD</sub> ) <sup>(1)</sup> | -0.3               | 4.0                  |      |
|                                    | Input voltage on FT and FTf pins                                                                                     | $V_{SS} - 0.3$     | V <sub>DD</sub> +4.0 |      |
| V(2)                               | Input voltage on TC pins                                                                                             | $V_{SS} - 0.3$     | 4.0                  | V    |
| VIN' /                             | Input voltage on BOOT0                                                                                               | V <sub>SS</sub>    | $V_{DD} + 4.0$       |      |
|                                    | Input voltage on any other pin                                                                                       | $V_{SS} - 0.3$     | 4.0                  |      |
| $ \Delta V_{DD} $                  | Variations between different $V_{DDx}$ power pins                                                                    | -                  | 50                   |      |
| V <sub>DDA</sub> -V <sub>DDx</sub> | Variations between any $V_{DDx}$ and $V_{DDA}$ power $\mbox{pins}^{(3)}$                                             | -                  | 300                  | mV   |
| $ \Delta V_{SS} $                  | Variations between all different ground pins including $V_{\text{REF}\text{-}}$ pin                                  | -                  | 50                   |      |
| $V_{REF+} - V_{DDA}$               | Allowed voltage difference for $V_{REF+} > V_{DDA}$                                                                  | -                  | 0.4                  | V    |
| V <sub>ESD(HBM)</sub>              | Electrostatic discharge voltage (human body model)                                                                   | see Section 6.3.11 |                      |      |

| Table 23 | . Voltage | characteristics |
|----------|-----------|-----------------|
|----------|-----------|-----------------|

1. All main power ( $V_{DD}, V_{DD}, U_{SB}, V_{DDA}$ ) and ground ( $V_{SS}, V_{SSA}$ ) pins must always be connected to the external power supply, in the permitted range.

2. V<sub>IN</sub> maximum must always be respected. Refer to *Table 24* for maximum allowed injected current values.

 It is recommended to power V<sub>DD</sub> and V<sub>DDA</sub> from the same source. A maximum difference of 300 mV between V<sub>DD</sub> and V<sub>DDA</sub> can be tolerated during power-up and device operation. V<sub>DD\_USB</sub> is independent from V<sub>DD</sub> and V<sub>DDA</sub>: its value does not need to respect this rule.



## 6.3.2 Embedded reset and power control block characteristics

The parameters given in the following table are derived from the tests performed under the ambient temperature condition summarized in *Table 26*.

| Symbol                          | Parameter                      | Conditions                                          | Min  | Тур  | Мах      | Unit |
|---------------------------------|--------------------------------|-----------------------------------------------------|------|------|----------|------|
|                                 |                                | BOR detector enabled                                | 0    | -    | $\infty$ |      |
| t <sub>VDD</sub> <sup>(1)</sup> | V <sub>DD</sub> rise time rate | BOR detector disabled                               | 0    | -    | 1000     |      |
|                                 |                                | BOR detector enabled                                | 20   | -    | ×        | μs/v |
|                                 | V <sub>DD</sub> fail time rate | BOR detector disabled                               | 0    | -    | 1000     |      |
| <b>T</b> (1)                    | Deast temperization            | V <sub>DD</sub> rising, BOR enabled                 | -    | 2    | 3.3      |      |
| RSTTEMPO                        | Resertemponzation              | V <sub>DD</sub> rising, BOR disabled <sup>(2)</sup> | 0.4  | 0.7  | 1.6      | ms   |
| VDOD/DDD                        | Power on/power down reset      | Falling edge                                        | 1    | 1.5  | 1.65     |      |
| VPOR/PDR                        | threshold                      | Rising edge                                         | 1.3  | 1.5  | 1.65     |      |
| V                               | Drown out react threshold 0    | Falling edge                                        | 1.67 | 1.7  | 1.74     |      |
| VBOR0                           | Brown-out reset threshold 0    | Rising edge                                         | 1.69 | 1.76 | 1.8      |      |
| Veee                            | Drown out react threshold 1    | Falling edge                                        | 1.87 | 1.93 | 1.97     |      |
| VBOR1                           | Rising edge                    |                                                     | 1.96 | 2.03 | 2.07     |      |
| V <sub>BOR2</sub>               | Brown out reset threshold 2    | Falling edge                                        | 2.22 | 2.30 | 2.35     |      |
|                                 | Rising edge                    |                                                     | 2.31 | 2.41 | 2.44     |      |
| Vnona                           | Brown out reset threshold 3    | Falling edge                                        | 2.45 | 2.55 | 2.6      |      |
| VBOR3                           |                                | Rising edge                                         | 2.54 | 2.66 | 2.7      |      |
| V                               | Prown out report throshold 4   | Falling edge                                        | 2.68 | 2.8  | 2.85     |      |
| VBOR4                           |                                | Rising edge                                         | 2.78 | 2.9  | 2.95     | V    |
| V                               | Programmable voltage detector  | Falling edge                                        | 1.8  | 1.85 | 1.88     |      |
| V PVD0                          | threshold 0                    | Rising edge                                         | 1.88 | 1.94 | 1.99     |      |
| V                               | D\/D threehold 1               | Falling edge                                        | 1.98 | 2.04 | 2.09     |      |
| VPVD1                           |                                | Rising edge                                         | 2.08 | 2.14 | 2.18     |      |
| V                               | D\/D threehold 2               | Falling edge                                        | 2.20 | 2.24 | 2.28     |      |
| VPVD2                           |                                | Rising edge                                         | 2.28 | 2.34 | 2.38     |      |
| V                               | D\/D throshold 3               | Falling edge                                        | 2.39 | 2.44 | 2.48     |      |
| ♥ PVD3                          |                                | Rising edge                                         | 2.47 | 2.54 | 2.58     |      |
| V                               | D\/D throshold 4               | Falling edge                                        | 2.57 | 2.64 | 2.69     |      |
| YPVD4                           |                                | Rising edge                                         | 2.68 | 2.74 | 2.79     |      |
| V                               | D\/D threshold 5               | Falling edge                                        | 2.77 | 2.83 | 2.88     |      |
| V PVD5                          |                                | Rising edge                                         | 2.87 | 2.94 | 2.99     | ]    |

| Table 27. Embedded reset and | power control block | characteristics |
|------------------------------|---------------------|-----------------|
|------------------------------|---------------------|-----------------|



| Symbol                                | parameter                                   | System frequency     | Current<br>consumption<br>during wakeup | Unit |
|---------------------------------------|---------------------------------------------|----------------------|-----------------------------------------|------|
|                                       |                                             | HSI                  | 1                                       |      |
|                                       | Supply current during Wakeup from Stop mode | HSI/4                | 0,7                                     | mA   |
| I <sub>DD</sub> (Wakeup from<br>Stop) |                                             | MSI clock = 4,2 MHz  | 0,7                                     |      |
|                                       |                                             | MSI clock = 1,05 MHz | 0,4                                     |      |
|                                       |                                             | MSI clock = 65 KHz   | 0,1                                     |      |
| I <sub>DD</sub> (Reset)               | Reset pin pulled down                       | -                    | 0,21                                    |      |
| I <sub>DD</sub> (Power-up)            | BOR on                                      | -                    | 0,23                                    |      |
| I <sub>DD</sub> (Wakeup from          | With Fast wakeup set                        | MSI clock = 2,1 MHz  | 0,5                                     |      |
| StandBy)                              | With Fast wakeup disabled                   | MSI clock = 2,1 MHz  | 0,12                                    |      |

Table 39. Average current consumption during Wakeup



| Symbol                     | Parinharal                   | Typical consum                                | Unit |    |
|----------------------------|------------------------------|-----------------------------------------------|------|----|
| Symbol                     | Feripiteral                  | V <sub>DD</sub> =1.8 V V <sub>DD</sub> =3.0 V |      |    |
| I <sub>DD(PVD / BOR)</sub> | -                            | 0.7                                           | 1.2  |    |
| I <sub>REFINT</sub>        | -                            | -                                             | 1.7  |    |
| -                          | LSE Low drive <sup>(2)</sup> | 0.11                                          | 0,13 |    |
| -                          | LSI                          | 0.27                                          | 0.31 |    |
| -                          | IWDG                         | 0.2                                           | 0.3  |    |
| -                          | LPTIM1, Input 100 Hz         | 0.01                                          | 0,01 | μΑ |
| -                          | LPTIM1, Input 1 MHz          | 11                                            | 12   |    |
| -                          | LPUART1                      | -                                             | 0,5  |    |
| -                          | RTC                          | 0.16                                          | 0,3  |    |

| Table 41. Peripheral current consumption in § | Stop and Standby mode <sup>(1</sup> |
|-----------------------------------------------|-------------------------------------|
|-----------------------------------------------|-------------------------------------|

1. LPTIM, LPUART peripherals can operate in Stop mode but not in Standby mode.

2. LSE Low drive consumption is the difference between an external clock on OSC32\_IN and a quartz between OSC32\_IN and OSC32\_OUT.-

## 6.3.5 Wakeup time from low-power mode

The wakeup times given in the following table are measured with the MSI or HSI16 RC oscillator. The clock source used to wake up the device depends on the current operating mode:

- Sleep mode: the clock source is the clock that was set before entering Sleep mode
- Stop mode: the clock source is either the MSI oscillator in the range configured before entering Stop mode, the HSI16 or HSI16/4.
- Standby mode: the clock source is the MSI oscillator running at 2.1 MHz

All timings are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 26*.

| Symbol               | Parameter                         | Conditions                                               | Тур | Max | Unit               |
|----------------------|-----------------------------------|----------------------------------------------------------|-----|-----|--------------------|
| t <sub>WUSLEEP</sub> | Wakeup from Sleep mode            | f <sub>HCLK</sub> = 32 MHz                               | 7   | 8   |                    |
|                      | Wakeup from Low-power sleep mode, | f <sub>HCLK</sub> = 262 kHz<br>Flash memory enabled      | 7   | 8   | Number<br>of clock |
| WUSLEEP_<br>LP       | f <sub>HCLK</sub> = 262 kHz       | f <sub>HCLK</sub> = 262 kHz<br>Flash memory switched OFF | 9   | 10  | cycles             |

| Table 42    | I ow-nower | mode | wakeun | timinas |
|-------------|------------|------|--------|---------|
| 1 a Die 42. | LOW-DOWEI  | moue | waneup | unnigs  |



#### Low-speed external clock generated from a crystal/ceramic resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 46*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                              | Parameter                                    | Conditions <sup>(2)</sup>                          | Min <sup>(2)</sup> | Тур    | Max  | Unit |
|-------------------------------------|----------------------------------------------|----------------------------------------------------|--------------------|--------|------|------|
| f <sub>LSE</sub>                    | LSE oscillator frequency                     |                                                    | -                  | 32.768 | -    | kHz  |
|                                     | Maximum critical crystal<br>transconductance | LSEDRV[1:0]=00<br>lower driving capability         | -                  | -      | 0.5  |      |
| 6                                   |                                              | LSEDRV[1:0]= 01<br>medium low driving capability   | -                  | -      | 0.75 |      |
| Gm                                  |                                              | LSEDRV[1:0] = 10<br>medium high driving capability | -                  | -      | 1.7  | μΑνν |
|                                     |                                              | LSEDRV[1:0]=11<br>higher driving capability        | -                  | -      | 2.7  |      |
| t <sub>SU(LSE)</sub> <sup>(3)</sup> | Startup time                                 | V <sub>DD</sub> is stabilized                      | -                  | 2      | -    | S    |

|  | Table 46. L | SE oscillator | characteristics <sup>(1)</sup> |
|--|-------------|---------------|--------------------------------|
|--|-------------|---------------|--------------------------------|

1. Guaranteed by design.

2. Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers".

3. Guaranteed by characterization results. t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer. To increase speed, address a lower-drive quartz with a high- driver mode.

# *Note:* For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website <u>www.st.com</u>.





Note:

An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one.



## 6.3.7 Internal clock source characteristics

The parameters given in *Table 47* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 26*.

#### High-speed internal 16 MHz (HSI16) RC oscillator

| Symbol                                | Parameter                                                 | Conditions                                                            | Min               | Тур      | Max              | Unit |
|---------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------|-------------------|----------|------------------|------|
| f <sub>HSI16</sub>                    | Frequency                                                 | V <sub>DD</sub> = 3.0 V                                               | -                 | 16       | -                | MHz  |
| TRIM <sup>(1)(2)</sup>                | HSI16 user-                                               | Trimming code is not a multiple of 16                                 | -                 | $\pm0.4$ | 0.7              | %    |
|                                       | trimmed resolution                                        | Trimming code is a multiple of 16                                     | -                 | -        | ± 1.5            | %    |
|                                       |                                                           | V <sub>DDA</sub> = 3.0 V, T <sub>A</sub> = 25 °C                      | -1 <sup>(3)</sup> | -        | 1 <sup>(3)</sup> | %    |
| ACC <sub>HSI16</sub>                  | Accuracy of the<br>factory-calibrated<br>HSI16 oscillator | $V_{DDA}$ = 3.0 V, $T_A$ = 0 to 55 °C                                 | -1.5              | -        | 1.5              | %    |
|                                       |                                                           | $V_{DDA}$ = 3.0 V, $T_A$ = -10 to 70 °C                               | -2                | -        | 2                | %    |
|                                       |                                                           | $V_{DDA}$ = 3.0 V, $T_A$ = -10 to 85 °C                               | -2.5              | -        | 2                | %    |
|                                       |                                                           | V <sub>DDA</sub> = 3.0 V, T <sub>A</sub> = -10 to 105 °C              | -4                | -        | 2                | %    |
|                                       |                                                           | V <sub>DDA</sub> = 1.65 V to 3.6 V<br>T <sub>A</sub> = − 40 to 125 °C | -5.45             | -        | 3.25             | %    |
| t <sub>SU(HSI16)</sub> <sup>(2)</sup> | HSI16 oscillator<br>startup time                          | -                                                                     | -                 | 3.7      | 6                | μs   |
| I <sub>DD(HSI16)</sub> <sup>(2)</sup> | HSI16 oscillator<br>power consumption                     | -                                                                     | -                 | 100      | 140              | μA   |

1. The trimming step differs depending on the trimming code. It is usually negative on the codes which are multiples of 16 (0x00, 0x10, 0x20, 0x30...0xE0).

2. Guaranteed by characterization results.

3. Guaranteed by test in production.



Figure 25. HSI16 minimum and maximum value versus temperature

DocID027100 Rev 3



## 6.3.11 Electrical sensitivity characteristics

Based on three different tests (ESD, LU) using specific measurement methods, the device is stressed in order to determine its performance in terms of electrical sensitivity.

### Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts  $\times$  (n+1) supply pins). This test conforms to the ANSI/JEDEC standard.

| Symbol                | Ratings                                               | Conditions                                                     | Class | Maximum<br>value <sup>(1)</sup> | Unit |
|-----------------------|-------------------------------------------------------|----------------------------------------------------------------|-------|---------------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model)    | $T_A = +25 \degree C$ ,<br>conforming to<br>ANSI/JEDEC JS-001  | 2     | 2000                            | V    |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | $T_A = +25 \degree C$ ,<br>conforming to<br>ANSI/ESD STM5.3.1. | C4    | 500                             | v    |

Table 57. ESD absolute maximum ratings

1. Guaranteed by characterization results.

### Static latch-up

Two complementary static tests are required on six parts to assess the latch-up performance:

- A supply overvoltage is applied to each power supply pin
- A current injection is applied to each input, output and configurable I/O pin

These tests are compliant with EIA/JESD 78A IC latch-up standard.

#### Table 58. Electrical sensitivities

| Symbol | Parameter             | Conditions                            | Class      |
|--------|-----------------------|---------------------------------------|------------|
| LU     | Static latch-up class | $T_A = +125$ °C conforming to JESD78A | II level A |



## 6.3.12 I/O current injection characteristics

As a general rule, current injection to the I/O pins, due to external voltage below  $V_{SS}$  or above  $V_{DD}$  (for standard pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization.

#### Functional susceptibility to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.

The failure is indicated by an out of range parameter: ADC error above a certain limit (higher than 5 LSB TUE), out of conventional limits of induced leakage current on adjacent pins (out of  $-5 \mu A/+0 \mu A$  range), or other functional failure (for example reset occurrence oscillator frequency deviation).

The test results are given in the Table 59.

|        |                                                      | Functional s       |                    |      |
|--------|------------------------------------------------------|--------------------|--------------------|------|
| Symbol | Description                                          | Negative injection | Positive injection | Unit |
|        | Injected current on BOOT0                            | -0                 | NA                 |      |
| Symbol | Injected current on PA0, PA4, PA5, PC15, PH0 and PH1 | -5                 | 0                  | mA   |
|        | Injected current on any other FT, FTf pins           | -5 <sup>(1)</sup>  | NA                 |      |
|        | Injected current on any other pins                   | -5 <sup>(1)</sup>  | +5                 |      |

#### Table 59. I/O current injection susceptibility

1. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents.



| Symbol | Parameter                    | Conditions                                                                | Min  | Тур  | Max | Unit |
|--------|------------------------------|---------------------------------------------------------------------------|------|------|-----|------|
| ET     | Total unadjusted error       |                                                                           | -    | 2    | 5   |      |
| EO     | Offset error                 |                                                                           | -    | 1    | 2.5 |      |
| EG     | Gain error                   |                                                                           | -    | 1    | 2   | LSB  |
| EL     | Integral linearity error     | 1.65 V < V <sub>REF+</sub> <v<sub>DDA &lt; 3.6 V,<br/>range 1/2/3</v<sub> | -    | 1.5  | 3   |      |
| ED     | Differential linearity error |                                                                           | -    | 1    | 2   |      |
| ENOB   | Effective number of bits     |                                                                           | 10.0 | 11.0 | -   | bits |
| SINAD  | Signal-to-noise distortion   |                                                                           | 62   | 69   | -   |      |
| SNR    | Signal-to-noise ratio        |                                                                           | 61   | 69   | -   | dB   |
| THD    | Total harmonic distortion    |                                                                           | -    | -85  | -65 |      |

## Table 66. ADC accuracy<sup>(1)(2)(3)</sup> (continued)

1. ADC DC accuracy values are measured after internal calibration.

 ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the standard (non-robust) analog input pins should be avoided as this significantly reduces the accuracy of the conversion being performed on another analog input. It is recommended to add a Schottky diode (pin to ground) to standard analog pins which may potentially inject negative current.

Any positive injection current within the limits specified for  $I_{INJ(PIN)}$  and  $\Sigma I_{INJ(PIN)}$  in Section 6.3.12 does not affect the ADC accuracy.

3. Better performance may be achieved in restricted V<sub>DDA</sub>, frequency and temperature ranges.

4. This number is obtained by the test board without additional noise, resulting in non-optimized value for oversampling mode.



#### Figure 30. ADC accuracy characteristics



| Symbol            | millimeters |       |       | inches <sup>(1)</sup> |        |        |
|-------------------|-------------|-------|-------|-----------------------|--------|--------|
|                   | Min         | Тур   | Мах   | Min                   | Тур    | Мах    |
| А                 | 0.525       | 0.555 | 0.585 | 0.0207                | 0.0219 | 0.0230 |
| A1                | -           | 0.175 | -     | -                     | 0.0069 | -      |
| A2                | -           | 0.380 | -     | -                     | 0.0150 | -      |
| A3 <sup>(2)</sup> | -           | 0.025 | -     | -                     | 0.0010 | -      |
| b <sup>(3)</sup>  | 0.220       | 0.250 | 0.280 | 0.0087                | 0.0098 | 0.0110 |
| D                 | 3.259       | 3.294 | 3.329 | 0.1283                | 0.1297 | 0.1311 |
| E                 | 3.223       | 3.258 | 3.293 | 0.1269                | 0.1283 | 0.1296 |
| е                 | -           | 0.400 | -     | -                     | 0.0157 | -      |
| e1                | -           | 2.400 | -     | -                     | 0.0945 | -      |
| e2                | -           | 2.400 | -     | -                     | 0.0945 | -      |
| F                 | -           | 0.447 | -     | -                     | 0.0176 | -      |
| G                 | -           | 0.429 | -     | -                     | 0.0169 | -      |
| aaa               | -           | -     | 0.100 | -                     | -      | 0.0039 |
| bbb               | -           | -     | 0.100 | -                     | -      | 0.0039 |
| ССС               | -           | -     | 0.100 | -                     | -      | 0.0039 |
| ddd               | -           | -     | 0.050 | -                     | -      | 0.0020 |
| eee               | -           | -     | 0.050 | -                     | -      | 0.0020 |

# Table 90. WLCSP49 - 49-pin, 3.294 x 3.258 mm, 0.4 mm pitch wafer level chip scalepackage mechanical data

1. Values in inches are converted from mm and rounded to 4 decimal digits.

2. Back side coating

3. Dimension is measured at the maximum bump diameter parallel to primary datum Z.

# Figure 55. WLCSP49 - 49-pin, 3.294 x 3.258 mm, 0.4 mm pitch wafer level chip scale recommended footprint





# 7.9 UFQFPN32 package information





<sup>1.</sup> Drawing is not to scale.



## 7.10 Thermal characteristics

The maximum chip-junction temperature,  $T_{\rm J}$  max, in degrees Celsius, may be calculated using the following equation:

 $T_J \max = T_A \max + (P_D \max \times \Theta_{JA})$ 

Where:

- T<sub>A</sub> max is the maximum ambient temperature in °C,
- $\Theta_{JA}$  is the package junction-to-ambient thermal resistance, in °C/W,
- P<sub>D</sub> max is the sum of P<sub>INT</sub> max and P<sub>I/O</sub> max (P<sub>D</sub> max = P<sub>INT</sub> max + P<sub>I/O</sub>max),
- P<sub>INT</sub> max is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power.

P<sub>I/O</sub> max represents the maximum power dissipation on output pins where:

 $\mathsf{P}_{\mathsf{I}/\mathsf{O}} \max = \Sigma (\mathsf{V}_{\mathsf{OL}} \times \mathsf{I}_{\mathsf{OL}}) + \Sigma ((\mathsf{V}_{\mathsf{DD}} - \mathsf{V}_{\mathsf{OH}}) \times \mathsf{I}_{\mathsf{OH}}),$ 

taking into account the actual V\_{OL} / I\_{OL} and V\_{OH} / I\_{OH} of the I/Os at low and high level in the application.

| Symbol          | Parameter                                                                       | Value | Unit |
|-----------------|---------------------------------------------------------------------------------|-------|------|
| Θ <sub>JA</sub> | Thermal resistance junction-ambient<br>UFQFPN32 - 5 x 5 mm / 0.5 mm pitch       | 36    |      |
|                 | Thermal resistance junction-ambient<br>LQFP32 - 7 x 7 mm / 0.8 mm pitch         | 60    |      |
|                 | Thermal resistance junction-ambient<br>LQFP48 - 7 x 7 mm / 0.5 mm pitch         | 54    |      |
|                 | Thermal resistance junction-ambient<br>WLCSP49 - 0.4 mm pitch                   | 48    |      |
|                 | <b>Thermal resistance junction-ambient</b><br>TFBGA64 - 5 x 5 mm / 0.5 mm pitch | 64    | °C/W |
|                 | <b>Thermal resistance junction-ambient</b><br>UFBGA64 - 5 x 5 mm / 0.5 mm pitch | 65    |      |
|                 | Thermal resistance junction-ambient<br>LQFP64 - 10 x 10 mm / 0.5 mm pitch       | 46    |      |
|                 | Thermal resistance junction-ambient<br>LQFP100 - 14 x 14 mm / 0.5 mm pitch      | 41    |      |
|                 | Thermal resistance junction-ambient<br>UFBGA100 - 7 x 7 mm / 0.5 mm pitch       | 57    |      |

#### Table 95. Thermal characteristics



| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22-Mar-2016 | 3        | Updated number of SPIs on cover page and in <i>Table 2: Ultra-low-power STM32L072xx device features and peripheral counts.</i><br>Changed minimum comparator supply voltage to 1.65 V on cover page. Added minimum DAC supply voltage on cover page.<br>Added number of fast and standard channels in <i>Section 3.11:</i><br><i>Analog-to-digital converter (ADC).</i><br>Updated <i>Section 3.17.2: Universal synchronous/asynchronous</i><br><i>receiver transmitter (USART)</i> and <i>Section 3.17.4: Serial</i><br><i>peripheral interface (SPI)/Inter-integrated sound (I2S)</i> to mention<br>the fact that USARTs with synchronous mode feature can be<br>used as SPI master interfaces.<br>Added baudrate allowing to wake up the MCU from Stop mode in<br><i>Section 3.17.2: Universal synchronous/asynchronous receiver</i><br><i>transmitter (USART)</i> and <i>Section 3.17.3: Low-power universal</i><br><i>asynchronous receiver transmitter (LPUART).</i><br><i>Section 6.3.15: 12-bit ADC characteristics:</i><br>– <i>Table 64: ADC characteristics:</i><br>Distinction made between V <sub>DDA</sub> for fast and standard channels;<br>added note 1.<br>Added note 4. related to R <sub>ADC</sub> .<br>Updated f <sub>TRIG</sub> .<br>Updated f <sub>TRIG</sub> .<br>Updated f <sub>2</sub> and t <sub>CONV</sub> .<br>– Updated <i>Table 65: RAIN max for fADC = 16 MHz</i> for f <sub>ADC</sub> <i>=</i><br>16 MHz and distinction made between fast and standard<br>channels.<br>Updated R <sub>Q</sub> and added Note 2. in <i>Table 67: DAC characteristics:</i><br>Added <i>Table 74: USART/LPUART characteristics.</i> |

Table 97. Document revision history

