Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M0+ | | Core Size | 32-Bit Single-Core | | Speed | 32MHz | | Connectivity | I <sup>2</sup> C, IrDA, SPI, UART/USART, USB | | Peripherals | Brown-out Detect/Reset, DMA, POR, PWM, WDT | | Number of I/O | 51 | | Program Memory Size | 128KB (128K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 6K x 8 | | RAM Size | 20K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.65V ~ 3.6V | | Data Converters | A/D 16x12b; D/A 2x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-TFBGA | | Supplier Device Package | 64-TFBGA (5x5) | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l072rbh6tr | STM32L072xx Functional overview # 3.3 ARM® Cortex®-M0+ core with MPU The Cortex-M0+ processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including: - a simple architecture that is easy to learn and program - ultra-low power, energy-efficient operation - excellent code density - deterministic, high-performance interrupt handling - upward compatibility with Cortex-M processor family - platform security robustness, with integrated Memory Protection Unit (MPU). The Cortex-M0+ processor is built on a highly area and power optimized 32-bit processor core, with a 2-stage pipeline Von Neumann architecture. The processor delivers exceptional energy efficiency through a small but powerful instruction set and extensively optimized design, providing high-end processing hardware including a single-cycle multiplier. The Cortex-M0+ processor provides the exceptional performance expected of a modern 32-bit architecture, with a higher code density than other 8-bit and 16-bit microcontrollers. Owing to its embedded ARM core, the STM32L072xx are compatible with all ARM tools and software. ### **Nested vectored interrupt controller (NVIC)** The ultra-low-power STM32L072xx embed a nested vectored interrupt controller able to handle up to 32 maskable interrupt channels and 4 priority levels. The Cortex-M0+ processor closely integrates a configurable Nested Vectored Interrupt Controller (NVIC), to deliver industry-leading interrupt performance. The NVIC: - includes a Non-Maskable Interrupt (NMI) - provides zero jitter interrupt option - · provides four interrupt priority levels The tight integration of the processor core and NVIC provides fast execution of Interrupt Service Routines (ISRs), dramatically reducing the interrupt latency. This is achieved through the hardware stacking of registers, and the ability to abandon and restart load-multiple and store-multiple operations. Interrupt handlers do not require any assembler wrapper code, removing any code overhead from the ISRs. Tail-chaining optimization also significantly reduces the overhead when switching from one ISR to another. To optimize low-power designs, the NVIC integrates with the sleep modes, that include a deep sleep function that enables the entire device to enter rapidly stop or standby mode. This hardware block provides flexible interrupt management features with minimal interrupt latency. Figure 6. STM32L072xx UFBGA64/TFBGA64 ballout - 5x 5 mm <sup>1.</sup> The above figure shows the package top view. <sup>2.</sup> I/O pin supplied by VDD\_USB. Figure 9. STM32L072xx LQFP32 pinout 1. The above figure shows the package top view. Figure 10. STM32L072xx UFQFPN32 pinout - 1. The above figure shows the package top view. - 2. I/O pin supplied by VDD\_USB. STM32L072xx Pin descriptions Table 15. Legend/abbreviations used in the pinout table | Nar | ne | Abbreviation | Definition | |---------------|----------------------|----------------------------------------|--------------------------------------------------------------------------------------| | Pin na | ame | | ed in brackets below the pin name, the pin function during ne as the actual pin name | | | | S | Supply pin | | Pin t | уре | I | Input only pin | | | | I/O | Input / output pin | | | | FT | 5 V tolerant I/O | | | | FTf | 5 V tolerant I/O, FM+ capable | | I/O stru | ucture | TC | Standard 3.3V I/O | | | | В | Dedicated BOOT0 pin | | | | RST | Bidirectional reset pin with embedded weak pull-up resistor | | Not | es | Unless otherwise specific after reset. | ed by a note, all I/Os are set as floating inputs during and | | Pin functions | Alternate functions | Functions selected through | gh GPIOx_AFR registers | | THITUICUOIS | Additional functions | Functions directly selected | ed/enabled through peripheral registers | Table 16. STM32L072xxx pin definition | | | ı | Pin n | umb | er | | | | | | | | | |--------|-------------------------|--------|--------|-----------------|---------|---------|---------|---------------------------------------|----------|---------------|------|---------------------|----------------------| | LQFP32 | UFQFPN32 <sup>(1)</sup> | LQFP48 | LQFP64 | UFBGA64/TFBGA64 | WLCSP49 | LQFP100 | UFBG100 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Note | Alternate functions | Additional functions | | - | - | - | - | - | - | 1 | B2 | PE2 | I/O | FT | - | TIM3_ETR | - | | - | - | - | - | - | - | 2 | A1 | PE3 | I/O | FT | - | TIM22_CH1, TIM3_CH1 | - | | - | - | - | - | - | - | 3 | В1 | PE4 | I/O | FT | - | TIM22_CH2, TIM3_CH2 | - | | - | - | - | - | - | - | 4 | C2 | PE5 | I/O | FT | - | TIM21_CH1, TIM3_CH3 | - | | - | - | - | - | - | - | 5 | D2 | PE6 | I/O | FT | - | TIM21_CH2, TIM3_CH4 | RTC_TAMP3/WKUP3 | | 1 | - | 1 | 1 | B2 | В6 | 6 | E2 | VDD | S | | - | - | - | Table 16. STM32L072xxx pin definition (continued) | | | I | Pin n | umb | er | | | | | | | (continuou) | | |--------|-------------------------|--------|--------|-----------------|---------|---------|---------|---------------------------------------|----------|---------------|------|--------------------------------------------------------------------|----------------------| | LQFP32 | UFQFPN32 <sup>(1)</sup> | LQFP48 | LQFP64 | UFBGA64/TFBGA64 | WLCSP49 | LQFP100 | UFBG100 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Note | Alternate functions | Additional functions | | - | - | - | - | - | - | 60 | H12 | PD13 | I/O | FT | - | - | - | | - | - | - | - | - | - | 61 | H11 | PD14 | I/O | FT | - | - | - | | _ | - | - | - | - | - | 62 | H10 | PD15 | I/O | FT | - | USB_CRS_SYNC | - | | - | - | - | 37 | F6 | - | 63 | E12 | PC6 | I/O | FT | - | TIM22_CH1, TIM3_CH1,<br>TSC_G8_IO1 | - | | - | - | - | 38 | E7 | - | 64 | E11 | PC7 | I/O | FT | - | TIM22_CH2, TIM3_CH2,<br>TSC_G8_IO2 | - | | - | - | - | 39 | E8 | - | 65 | E10 | PC8 | I/O | FT | - | TIM22_ETR, TIM3_CH3,<br>TSC_G8_IO3 | - | | - | 1 | - | 40 | D8 | 1 | 66 | D12 | PC9 | I/O | FTf | 1 | TIM21_ETR,<br>USB_OE/TIM3_CH4,<br>TSC_G8_IO4, I2C3_SDA | - | | 18 | 18 | 29 | 41 | D7 | D1 | 67 | D11 | PA8 | I/O | FTf | ı | MCO, USB_CRS_SYNC,<br>EVENTOUT,<br>USART1_CK, I2C3_SCL | - | | 19 | 19 | 30 | 42 | C7 | E2 | 68 | D10 | PA9 | I/O | FTf | ı | MCO, TSC_G4_IO1,<br>USART1_TX, I2C1_SCL,<br>I2C3_SMBA | - | | 20 | 20 | 31 | 43 | C6 | C1 | 69 | C12 | PA10 | I/O | FTf | 1 | TSC_G4_IO2,<br>USART1_RX, I2C1_SDA | - | | 21 | 21 | 32 | 44 | C8 | D2 | 70 | B12 | PA11 | I/O | FT | (3) | SPI1_MISO, EVENTOUT,<br>TSC_G4_IO3,<br>USART1_CTS,<br>COMP1_OUT | USB_DM | | 22 | 22 | 33 | 45 | В8 | B1 | 71 | A12 | PA12 | I/O | FT | (3) | SPI1_MOSI, EVENTOUT,<br>TSC_G4_IO4,<br>USART1_RTS_DE,<br>COMP2_OUT | USB_DP | | 23 | 23 | 34 | 46 | A8 | C2 | 72 | A11 | PA13 | I/O | FT | - | SWDIO, USB_OE,<br>LPUART1_RX | - | | - | - | - | - | - | - | 73 | C11 | VDD | S | | - | - | - | | _ | - | 35 | 47 | D5 | - | 74 | F11 | VSS | S | | - | - | - | Table 16. STM32L072xxx pin definition (continued) | | | ı | Pin n | umb | er | | | <u> </u> | | · P | 4011 | nition (continued) | | |--------|-------------------------|--------|--------|-----------------|---------|---------|---------|---------------------------------------|----------|---------------|------|-------------------------------------------------------------------------------------------------------------|---------------------------| | LQFP32 | UFQFPN32 <sup>(1)</sup> | LQFP48 | LQFP64 | UFBGA64/TFBGA64 | WLCSP49 | LQFP100 | UFBG100 | Pin name<br>(function<br>after reset) | Pin type | I/O structure | Note | Alternate functions | Additional functions | | 27 | 26 | 40 | 56 | A4 | В3 | 90 | A7 | PB4 | I/O | FTf | 1 | SPI1_MISO, TIM3_CH1,<br>TSC_G5_IO2,<br>TIM22_CH1,<br>USART1_CTS,<br>USART5_RX, I2C3_SDA | COMP2_INP | | 28 | 27 | 41 | 57 | C4 | A4 | 91 | C5 | PB5 | I/O | FT | - | SPI1_MOSI,<br>LPTIM1_IN1,<br>I2C1_SMBA,<br>TIM3_CH2/TIM22_CH2,<br>USART1_CK,<br>USART5_CK/USART5_R<br>TS_DE | COMP2_INP | | 29 | 28 | 42 | 58 | D3 | B4 | 92 | B5 | PB6 | I/O | FTf | - | USART1_TX, I2C1_SCL,<br>LPTIM1_ETR,<br>TSC_G5_IO3 | COMP2_INP | | 30 | 29 | 43 | 59 | C3 | C3 | 93 | B4 | PB7 | I/O | FTf | - | USART1_RX,I2C1_SDA,<br>LPTIM1_IN2,<br>TSC_G5_IO4,<br>USART4_CTS | COMP2_INP,<br>VREF_PVD_IN | | 31 | 30 | 44 | 60 | B4 | A5 | 94 | A4 | воото | I | | - | - | - | | _ | - | 45 | 61 | ВЗ | B5 | 95 | А3 | PB8 | I/O | FTf | - | TSC_SYNC, I2C1_SCL | - | | - | - | 46 | 62 | А3 | A6 | 96 | В3 | PB9 | I/O | FTf | - | EVENTOUT, I2C1_SDA,<br>SPI2_NSS/I2S2_WS | - | | - | - | - | - | - | - | 97 | C3 | PE0 | I/O | FT | - | EVENTOUT | - | | _ | - | - | - | - | - | 98 | A2 | PE1 | I/O | FT | - | EVENTOUT | - | | 32 | 31 | 47 | 63 | D4 | - | 99 | D3 | VSS | S | - | - | - | - | | _ | 32 | 48 | 64 | E4 | A7 | 100 | C4 | VDD | S | - | - | - | - | $<sup>1. \</sup>quad \text{UFQFPN32 pinout differs from other STM32 devices except STM32L07xxx and STM32L8xxx}.$ <sup>2.</sup> PA4 offers a reduced touch sensing sensitivity. It is thus recommended to use it as sampling capacitor I/O. <sup>3.</sup> These pins are powered by VDD\_USB. For all characteristics that refer to $V_{DD}$ , $V_{DD\_USB}$ must be used instead. Table 26. General operating conditions (continued) | Symbol | Parameter | Conditions | Min | Max | Unit | |----------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|-----|-------| | | | UFBGA100 package | - | 351 | | | | | LQFP100 package | - | 488 | | | | | UFBG64 package | - | 308 | | | | | TFBGA64 package | | 313 | | | | Power dissipation at $T_A$ = 85 °C (range 6) or $T_A$ =105 °C (rage 7) $^{(4)}$ | LQFP64 package | - | 435 | | | | and the stage of | WLCSP49 package | | 417 | | | | | LQFP48 package | - | 370 | | | | | UFQFPN32 package | - | 556 | | | P <sub>D</sub> | | LQFP32 package | - | 333 | mW | | r <sub>D</sub> | | UFBGA100 package | - | 88 | IIIVV | | | | LQFP100 package | - | 122 | | | | | UFBG64 package | - | 77 | | | | | TFBGA64 package | - | 78 | | | | Power dissipation at $T_A = 125$ °C (range 3) $^{(4)}$ | LQFP64 package | - | 109 | | | | | WLCSP49 package | - | 104 | | | | | LQFP48 package | - | 93 | | | | | UFQFPN32 package | - | 139 | | | | | LQFP32 package | - | 83 | | | | | Maximum power dissipation (range 6) | -40 | 85 | | | TA | Temperature range | Maximum power dissipation (range 7) | -40 | 105 | | | | | Maximum power dissipation (range 3) | -40 | 125 | °C | | | Junction temperature range (range 6) | -40 °C $\leq$ T <sub>A</sub> $\leq$ 85 ° | -40 | 105 | | | TJ | Junction temperature range (range 7) | $-40~^{\circ}\text{C} \le T_{A} \le 105~^{\circ}\text{C}$ | -40 | 125 | | | | Junction temperature range (range 3) | $-40~^{\circ}\text{C} \le \text{T}_{\text{A}} \le 125~^{\circ}\text{C}$ | -40 | 130 | | <sup>1.</sup> It is recommended to power $V_{DD}$ and $V_{DDA}$ from the same source. A maximum difference of 300 mV between $V_{DD}$ and $V_{DDA}$ can be tolerated during power-up and normal operation. - 2. $V_{DD\_USB}$ must respect the following conditions: - When $\rm V_{DD}$ is powered on (V\_{DD} < V\_{DD\\_min}), V\_{DD\\_USB} should be always lower than $\rm V_{DD}$ - When $V_{DD}$ is powered down ( $V_{DD}$ < $V_{DD\_min}$ ), $V_{DD\_USB}$ should be always lower than $V_{DD}$ . - In operating mode, $V_{DD\ USB}$ could be lower or higher $V_{DD.}$ - If the USB is not used, $V_{DD\_USB}$ must range from $V_{DD\_min}$ to $V_{DD\_max}$ to be able to use PA11 and PA12 as standard I/Os. - 3. To sustain a voltage higher than $V_{DD}$ +0.3V, the internal pull-up/pull-down resistors must be disabled. - If T<sub>A</sub> is lower, higher P<sub>D</sub> values are allowed as long as T<sub>J</sub> does not exceed T<sub>J</sub> max (see Table 25: Thermal characteristics on page 61). Table 34. Current consumption in Sleep mode | Symbol | Parameter | Condition | | f <sub>HCLK</sub> (MHz) | Тур | Max <sup>(1)</sup> | Unit | |-----------------|------------------------------------------------------------------|--------------------------------------------------|---------------------------------------|-------------------------|------|--------------------|------| | | | | Dongo? | 1 | 43,5 | 110 | | | | | | Range3,<br>Vcore=1.2 V | 2 | 72 | 140 | | | | | | VOS[1:0]=11 | 4 | 130 | 200 | | | | | f <sub>HSE</sub> = f <sub>HCLK</sub> up to | Range2, | 4 | 160 | 220 | | | | | 16 MHz included,<br>$f_{HSE} = f_{HCLK}/2$ above | Vcore=1.5 V | 8 | 305 | 380 | | | | | 16 MHz (PLL ON) <sup>(2)</sup> | VOS[1:0]=10 | 16 | 590 | 690 | | | | | | Range1, | 8 | 370 | 460 | | | | Supply current in<br>Sleep mode, Flash<br>memory switched<br>OFF | | Vcore=1.8 V | 16 | 715 | 840 | | | | | | VOS[1:0]=01 | 32 | 1650 | 2000 | | | | | | Range3, | 0,065 | 18 | 93 | | | | | MSI clock | Vcore=1.2 V | 0,524 | 31,5 | 110 | | | | | | VOS[1:0]=11 | 4,2 | 140 | 230 | | | | | HSI clock source | Range2,<br>Vcore=1.5 V<br>VOS[1:0]=10 | 16 | 665 | 850 | | | I <sub>DD</sub> | | (16 MHz) | Range1,<br>Vcore=1.8 V<br>VOS[1:0]=01 | 32 | 1750 | 2100 | 4 | | (Sleep) | | | Range3, | 1 | 57,5 | 130 | μΑ | | | | | Vcore=1.2 V<br>VOS[1:0]=11 | 2 | 84 | 160 | | | | | | | 4 | 150 | 220 | | | | | f <sub>HSE</sub> = f <sub>HCLK</sub> up to | Range2, | 4 | 170 | 240 | | | | | 16MHz included,<br>$f_{HSE} = f_{HCLK}/2$ above | Vcore=1.5 V | 8 | 315 | 400 | | | | | 16 MHz (PLL ON) <sup>(2)</sup> | VOS[1:0]=10 | 16 | 605 | 710 | | | | | | Range1, | 8 | 380 | 470 | | | | Supply current in<br>Sleep mode, Flash | | Vcore=1.8 V | 16 | 730 | 860 | | | | memory switched | | VOS[1:0]=01 | 32 | 1650 | 2000 | | | | ON | | Range3, | 0,065 | 29,5 | 110 | | | | | MSI clock | Vcore=1.2 V | 0,524 | 44,5 | 120 | | | | | | VOS[1:0]=11 | 4,2 | 150 | 240 | | | | | HSI clock source | Range2,<br>Vcore=1.5 V<br>VOS[1:0]=10 | 16 | 680 | 930 | | | | | (16MHz) | Range1,<br>Vcore=1.8 V<br>VOS[1:0]=01 | 32 | 1750 | 2200 | | <sup>1.</sup> Guaranteed by characterization results at 125 °C, unless otherwise specified. <sup>2.</sup> Oscillator bypassed (HSEBYP = 1 in RCC\_CR register). Figure 18. $I_{DD}$ vs $V_{DD}$ , at $T_A$ = 25 °C, Low-power run mode, code running from RAM, Range 3, MSI (Range 0) at 64 KHz, 0 WS Table 36. Current consumption in Low-power sleep mode | Symbol | Parameter | | Condition | | Тур | Max<br>(1) | Unit | |-------------------------------|-------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------|------|------------|-------------| | | | | MSI clock = 65 kHz,<br>f <sub>HCLK</sub> = 32 kHz,<br>Flash memory OFF | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | 4,7 | - | | | | | | | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | 17 | 24 | | | | | | MSI clock = 65 kHz, | T <sub>A</sub> = 85°C | 19,5 | 30 | | | | | | f <sub>HCLK</sub> = 32 kHz | T <sub>A</sub> = 105°C | 23 | 47 | μΑ | | | | All peripherals OFF, code executed from Flash memory, V <sub>DD</sub> | | T <sub>A</sub> = 125°C | 32,5 | 70 | | | | Supply current in | | | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | 17 | 24 | | | I <sub>DD</sub><br>(LP Sleep) | Low-power sleep<br>mode | | MSI clock = 65 kHz, | T <sub>A</sub> = 85°C | 20 | 31 | | | | mode | from 1.65 to 3.6 V | f <sub>HCLK</sub> = 65 kHz | T <sub>A</sub> = 105°C | 23,5 | 47 | | | | | | | T <sub>A</sub> = 125°C | 32,5 | 70 | | | | | | | $T_A = -40 \text{ to } 25^{\circ}\text{C}$ | 19,5 | 27 | -<br>-<br>- | | | | | | T <sub>A</sub> = 55°C | 20,5 | 28 | | | | | | MSI clock = 131kHz,<br>f <sub>HCLK</sub> = 131 kHz | T <sub>A</sub> = 85°C | 22,5 | 33 | | | | | | HOLK | T <sub>A</sub> = 105°C | 26 | 50 | | | | | | | T <sub>A</sub> = 125°C | 35 | 73 | | <sup>1.</sup> Guaranteed by characterization results at 125 °C, unless otherwise specified. Max<sup>(1)</sup> **Symbol Conditions** Unit **Parameter** Тур $T_A = -40 \text{ to } 25^{\circ}\text{C}$ 0,43 1,00 $T_A = 55^{\circ}C$ 0,735 2,50 I<sub>DD</sub> (Stop) Supply current in Stop mode T<sub>A</sub>= 85°C 2,25 4,90 μΑ $T_A = 105^{\circ}C$ 5,3 13,00 $T_A = 125^{\circ}C$ 12,5 28,00 Table 37. Typical and maximum current consumptions in Stop mode <sup>1.</sup> Guaranteed by characterization results at 125 °C, unless otherwise specified. ## Low-speed external user clock generated from an external source The characteristics given in the following table result from tests performed using a lowspeed external clock source, and under ambient temperature and supply voltage conditions summarized in Table 26. Table 44. Low-speed external user clock characteristics<sup>(1)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------------------------|---------------------------------------|----------------------------------|--------------------|--------|--------------------|------| | f <sub>LSE_ext</sub> | User external clock source frequency | | 1 | 32.768 | 1000 | kHz | | V <sub>LSEH</sub> | OSC32_IN input pin high level voltage | | 0.7V <sub>DD</sub> | - | V <sub>DD</sub> | V | | V <sub>LSEL</sub> | OSC32_IN input pin low level voltage | - | V <sub>SS</sub> | - | 0.3V <sub>DD</sub> | V | | t <sub>w(LSE)</sub> | OSC32_IN high or low time | | 465 | - | - | ns | | $\begin{matrix} t_{r(LSE)} \\ t_{f(LSE)} \end{matrix}$ | OSC32_IN rise or fall time | | - | - | 10 | 113 | | C <sub>IN(LSE)</sub> | OSC32_IN input capacitance | - | - | 0.6 | - | pF | | DuCy <sub>(LSE)</sub> | Duty cycle | - | 45 | - | 55 | % | | IL | OSC32_IN Input leakage current | $V_{SS} \leq V_{IN} \leq V_{DD}$ | - | - | ±1 | μΑ | <sup>1.</sup> Guaranteed by design, not tested in production $V_{\mathsf{LSEH}}$ 90% 10% $V_{\mathsf{LSEL}}$ t<sub>W(LSE)</sub> T<sub>LSE</sub> $f_{\mathsf{LSE\_ext}}$ EXTERNAL OSC32 IN CLOCK SOURCE STM32Lxx ai18233c Figure 22. Low-speed external clock source AC timing diagram ### 6.3.7 Internal clock source characteristics The parameters given in *Table 47* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 26*. ## High-speed internal 16 MHz (HSI16) RC oscillator Table 47. 16 MHz HSI16 oscillator characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------|-------------------|-------|------------------|------| | f <sub>HSI16</sub> | Frequency | V <sub>DD</sub> = 3.0 V | - | 16 | - | MHz | | TRIM <sup>(1)(2)</sup> | HSI16 user- | Trimming code is not a multiple of 16 | - | ± 0.4 | 0.7 | % | | TRIM` /` / | trimmed resolution | Trimming code is a multiple of 16 | - | - | ± 1.5 | % | | | | V <sub>DDA</sub> = 3.0 V, T <sub>A</sub> = 25 °C | -1 <sup>(3)</sup> | - | 1 <sup>(3)</sup> | % | | | | V <sub>DDA</sub> = 3.0 V, T <sub>A</sub> = 0 to 55 °C | -1.5 | - | 1.5 | % | | ACC | Accuracy of the factory-calibrated HSI16 oscillator | $V_{DDA} = 3.0 \text{ V}, T_{A} = -10 \text{ to } 70 ^{\circ}\text{C}$ | -2 | - | 2 | % | | ACC <sub>HSI16</sub> | | $V_{DDA} = 3.0 \text{ V}, T_A = -10 \text{ to } 85 ^{\circ}\text{C}$ | -2.5 | - | 2 | % | | | | V <sub>DDA</sub> = 3.0 V, T <sub>A</sub> = -10 to 105 °C | -4 | - | 2 | % | | | | V <sub>DDA</sub> = 1.65 V to 3.6 V<br>T <sub>A</sub> = -40 to 125 °C | -5.45 | - | 3.25 | % | | t <sub>SU(HSI16)</sub> <sup>(2)</sup> | HSI16 oscillator startup time | - | ı | 3.7 | 6 | μs | | I <sub>DD(HSI16)</sub> <sup>(2)</sup> | HSI16 oscillator power consumption | - | - | 100 | 140 | μΑ | <sup>1.</sup> The trimming step differs depending on the trimming code. It is usually negative on the codes which are multiples of 16 (0x00, 0x10, 0x20, 0x30...0xE0). - 2. Guaranteed by characterization results. - 3. Guaranteed by test in production. Figure 25. HSI16 minimum and maximum value versus temperature 4.009 3.00% 2.00% 1.65V min 0,00 ■ 3V typ 60 20 40 120 3.6V max 1.65V max ■ 3.6V min 4 00 -5.00% -6.00% MSv34791V1 577 | Symbol | Parameter | Condition | Тур | Max | Unit | |---------------------------------------|--------------------------------------|------------------------------------------|-----|-----|---------| | | | MSI range 0 | - | 40 | | | t(2) | | MSI range 1 | - | 20 | | | | | MSI range 2 | - | 10 | | | | | MSI range 3 | - | 4 | | | | MSI oscillator stabilization time | MSI range 4 | - | 2.5 | μs | | t <sub>STAB(MSI)</sub> <sup>(2)</sup> | Wor oscillator stabilization time | MSI range 5 | - | 2 | | | | | MSI range 6,<br>Voltage range 1<br>and 2 | - | 2 | | | | | MSI range 3,<br>Voltage range 3 | - | 3 | | | formaten | MSI oscillator frequency overshoot | Any range to range 5 | - | 4 | MHz | | f <sub>OVER(MSI)</sub> | Wild oscillator frequency oversition | Any range to range 6 | ı | 6 | IVII IZ | Table 50. MSI oscillator characteristics (continued) ### 6.3.8 PLL characteristics The parameters given in *Table 51* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 26*. Value **Symbol Parameter** Unit Max<sup>(1)</sup> Min Typ PLL input clock<sup>(2)</sup> MHz 2 24 f<sub>PLL IN</sub> PLL input clock duty cycle 45 % 55 2 32 MHz PLL output clock f<sub>PLL\_OUT</sub> PLL input = 16 MHz t<sub>LOCK</sub> 115 160 μs PLL VCO = 96 MHz Jitter $\pm\,600$ Cycle-to-cycle jitter ps I<sub>DDA</sub>(PLL) Current consumption on V<sub>DDA</sub> 220 450 μΑ I<sub>DD</sub>(PLL) Current consumption on $V_{\mbox{\scriptsize DD}}$ 120 150 **Table 51. PLL characteristics** <sup>1.</sup> This is a deviation for an individual part, once the initial frequency has been measured. <sup>2.</sup> Guaranteed by characterization results. <sup>1.</sup> Guaranteed by characterization results. Take care of using the appropriate multiplier factors so as to have PLL input clock values compatible with the range defined by f<sub>PLL\_OUT</sub>. Figure 26. V<sub>IH</sub>/V<sub>IL</sub> versus VDD (CMOS I/Os) Figure 27. V<sub>IH</sub>/V<sub>IL</sub> versus VDD (TTL I/Os) ### **Output driving current** The GPIOs (general purpose input/outputs) can sink or source up to $\pm 8$ mA, and sink or source up to $\pm 15$ mA with the non-standard $V_{OL}/V_{OH}$ specifications given in *Table 61*. In the user application, the number of I/O pins which can drive current must be limited to respect the absolute maximum rating specified in *Section 6.2*: - The sum of the currents sourced by all the I/Os on $V_{DD}$ , plus the maximum Run consumption of the MCU sourced on $V_{DD}$ , cannot exceed the absolute maximum rating $I_{VDD(\Sigma)}$ (see *Table 24*). - The sum of the currents sunk by all the I/Os on V<sub>SS</sub> plus the maximum Run consumption of the MCU sunk on V<sub>SS</sub> cannot exceed the absolute maximum rating I<sub>VSS(Σ)</sub> (see *Table 24*). 577 ## **Output voltage levels** Unless otherwise specified, the parameters given in *Table 61* are derived from tests performed under ambient temperature and $V_{DD}$ supply voltage conditions summarized in *Table 26*. All I/Os are CMOS and TTL compliant. Table 61. Output voltage characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |-----------------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|------| | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin | CMOS port <sup>(2)</sup> , | - | 0.4 | | | V <sub>OH</sub> <sup>(3)</sup> | Output high level voltage for an I/O pin | $2.7 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | V <sub>DD</sub> -0.4 | - | | | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin | $\begin{array}{c} \text{TTL port}^{(2)},\\ \text{I}_{\text{IO}} = +~8~\text{mA}\\ \text{2.7 V} \leq \text{V}_{\text{DD}} \leq~3.6~\text{V} \end{array}$ | - | 0.4 | | | V <sub>OH</sub> (3)(4) | Output high level voltage for an I/O pin | $TTL \ port^{(2)},$ $I_{IO} = -6 \ mA$ $2.7 \ V \le V_{DD} \le \ 3.6 \ V$ | 2.4 | - | | | V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin | $I_{IO}$ = +15 mA 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | - | 1.3 | V | | V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin | $I_{IO}$ = -15 mA $2.7 \text{ V} \le V_{DD} \le 3.6 \text{ V}$ | V <sub>DD</sub> -1.3 | - | | | V <sub>OL</sub> <sup>(1)(4)</sup> | Output low level voltage for an I/O pin | $I_{IO}$ = +4 mA<br>1.65 V $\leq$ V <sub>DD</sub> $<$ 3.6 V | - | 0.45 | | | V <sub>OH</sub> <sup>(3)(4)</sup> | Output high level voltage for an I/O pin | $I_{IO}$ = -4 mA $1.65 \text{ V} \le V_{DD} \le 3.6 \text{ V}$ | V <sub>DD</sub> -0.45 | - | | | V <sub>OLFM+</sub> (1)(4) | Output low level voltage for an FTf | $I_{IO}$ = 20 mA<br>2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | - | 0.4 | | | VOLFM+ | I/O pin in Fm+ mode | $I_{IO}$ = 10 mA<br>1.65 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V | - | 0.4 | | The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in Table 24. The sum of the currents sunk by all the I/Os (I/O ports and control pins) must always be respected and must not exceed ΣI<sub>IO(PIN)</sub>. <sup>2.</sup> TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52. The I<sub>IO</sub> current sourced by the device must always respect the absolute maximum rating specified in Table 24. The sum of the currents sourced by all the I/Os (I/O ports and control pins) must always be respected and must not exceed ΣI<sub>IO(PIN)</sub>. <sup>4.</sup> Guaranteed by characterization results. ## Equation 1: R<sub>AIN</sub> max formula $$R_{AIN} < \frac{T_{S}}{f_{ADC} \times C_{ADC} \times In(2^{N+2})} - R_{ADC}$$ The simplified formula above (Equation 1) is used to determine the maximum external impedance allowed for an error below 1/4 of LSB. Here N = 12 (from 12-bit resolution). Table 65. $R_{AIN}$ max for $f_{ADC} = 16 \text{ MHz}^{(1)}$ | T <sub>s</sub><br>(cycles) | t <sub>S</sub><br>(µs) | R <sub>AIN</sub> max for fast channels (kΩ) | R <sub>AIN</sub> max for standard channels (kΩ) | | | | | | | | |----------------------------|------------------------|---------------------------------------------|-------------------------------------------------|-------------------------|-------------------------|-------------------------|--------------------------|------------------------------------------------------------|-----------------------------------------------------------|--| | | | | V <sub>DD</sub> > 2.7 V | V <sub>DD</sub> > 2.4 V | V <sub>DD</sub> > 2.0 V | V <sub>DD</sub> > 1.8 V | V <sub>DD</sub> > 1.75 V | V <sub>DD</sub> > 1.65 V<br>and<br>T <sub>A</sub> > -10 °C | V <sub>DD</sub> > 1.65 V<br>and<br>T <sub>A</sub> > 25 °C | | | 1.5 | 0.09 | 0.5 | < 0.1 | NA | NA | NA | NA | NA | NA | | | 3.5 | 0.22 | 1 | 0.2 | < 0.1 | NA | NA | NA | NA | NA | | | 7.5 | 0.47 | 2.5 | 1.7 | 1.5 | < 0.1 | NA | NA | NA | NA | | | 12.5 | 0.78 | 4 | 3.2 | 3 | 1 | NA | NA | NA | NA | | | 19.5 | 1.22 | 6.5 | 5.7 | 5.5 | 3.5 | NA | NA | NA | < 0.1 | | | 39.5 | 2.47 | 13 | 12.2 | 12 | 10 | NA | NA | NA | 5 | | | 79.5 | 4.97 | 27 | 26.2 | 26 | 24 | < 0.1 | NA | NA | 19 | | | 160.5 | 10.03 | 50 | 49.2 | 49 | 47 | 32 | < 0.1 | < 0.1 | 42 | | <sup>1.</sup> Guaranteed by design. Table 66. ADC accuracy<sup>(1)(2)(3)</sup> | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------|------------------------------------------------------------------------------------|--------------------------------------------------------------------|------|------|-----|------| | ET | Total unadjusted error | | - | 2 | 4 | LSB | | EO | Offset error | | - | 1 | 2.5 | | | EG | Gain error | | - | 1 | 2 | | | EL | Integral linearity error | | - | 1.5 | 2.5 | | | ED | Differential linearity error | 1.65 V < V <sub>DDA</sub> = V <sub>REF+</sub> < 3.6 V, range 1/2/3 | - | 1 | 1.5 | | | | Effective number of bits | | 10.2 | 11 | | bits | | ENOB | Effective number of bits (16-bit mode oversampling with ratio =256) <sup>(4)</sup> | | 11.3 | 12.1 | - | | | SINAD | Signal-to-noise distortion | | 63 | 69 | - | | | | Signal-to-noise ratio | | 63 | 69 | - | dB | | SNR | Signal-to-noise ratio (16-bit mode oversampling with ratio =256) <sup>(4)</sup> | | 70 | 76 | - | | | THD | Total harmonic distortion | | - | -85 | -73 | | Figure 31. Typical connection diagram using the ADC - 1. Refer to Table 64: ADC characteristics for the values of RAIN, RADC and CADC. - $C_{parasitic}$ represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high $C_{parasitic}$ value will downgrade conversion accuracy. To remedy this, $f_{ADC}$ should be reduced. ## General PCB design guidelines Power supply decoupling should be performed as shown in Figure 32 or Figure 33, depending on whether $V_{\text{REF+}}$ is connected to $V_{\text{DDA}}$ or not. The 10 nF capacitors should be ceramic (good quality). They should be placed as close as possible to the chip. Figure 32. Power supply and reference decoupling ( $V_{REF+}$ not connected to $V_{DDA}$ ) #### 6.3.19 Timer characteristics #### **TIM timer characteristics** The parameters given in the *Table 72* are guaranteed by design. Refer to Section 6.3.13: I/O port characteristics for details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output). | Symbol | Parameter | Conditions | Min | Max | Unit | | |------------------------|---------------------------------------------------------|-------------------------------|--------|-------------------------|----------------------|--| | t | Timer resolution time | | 1 | - | t <sub>TIMxCLK</sub> | | | t <sub>res(TIM)</sub> | Time resolution time | f <sub>TIMxCLK</sub> = 32 MHz | 31.25 | - | ns | | | f | Timer external clock frequency on CH1 | | 0 | f <sub>TIMxCLK</sub> /2 | MHz | | | f <sub>EXT</sub> | to CH4 | f <sub>TIMxCLK</sub> = 32 MHz | 0 | 16 | MHz | | | Res <sub>TIM</sub> | Timer resolution | - | | 16 | bit | | | | 16-bit counter clock period when | - | 1 | 65536 | t <sub>TIMxCLK</sub> | | | tCOUNTER | internal clock is selected (timer's prescaler disabled) | f <sub>TIMxCLK</sub> = 32 MHz | 0.0312 | 2048 | μs | | | t <sub>MAX_COUNT</sub> | Maximum possible count | - | - | 65536 × 65536 | t <sub>TIMxCLK</sub> | | | | Iviaximum possible count | f <sub>TIMxCLK</sub> = 32 MHz | - | 134.2 | s | | Table 72. TIMx characteristics<sup>(1)</sup> #### 6.3.20 Communications interfaces ## I<sup>2</sup>C interface characteristics The I<sup>2</sup>C interface meets the timings requirements of the I<sup>2</sup>C-bus specification and user manual rev. 03 for: - Standard-mode (Sm): with a bit rate up to 100 kbit/s - Fast-mode (Fm): with a bit rate up to 400 kbit/s - Fast-mode Plus (Fm+): with a bit rate up to 1 Mbit/s. The I<sup>2</sup>C timing requirements are guaranteed by design when the I<sup>2</sup>C peripheral is properly configured (refer to the reference manual for details). The SDA and SCL I/O requirements are met with the following restrictions: the SDA and SCL I/O pins are not "true" open-drain. When configured as open-drain, the PMOS connected between the I/O pin and VDDIOx is disabled, but is still present. Only FTf I/O pins support Fm+ low level output current maximum requirement (refer to Section 6.3.13: I/O port characteristics for the I2C I/Os characteristics). All I<sup>2</sup>C SDA and SCL I/Os embed an analog filter (see *Table 73* for the analog filter characteristics). <sup>1.</sup> TIMx is used as a general term to refer to the TIM2, TIM6, TIM21, and TIM22 timers. Table 76. SPI characteristics in voltage Range 2 (1) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------------|-----------------------------------|----------------------------------------------------------|---------|-------|------------------|------| | f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub> | SPI clock frequency | Master mode | | | 8 | MHz | | | | Slave mode Transmitter<br>1.65 <v<sub>DD&lt;3.6V</v<sub> | _ | - | 8 | | | | | Slave mode Transmitter 2.7 <v<sub>DD&lt;3.6V</v<sub> | | | 8 <sup>(2)</sup> | | | Duty <sub>(SCK)</sub> | Duty cycle of SPI clock frequency | Slave mode | 30 | 50 | 70 | % | | t <sub>su(NSS)</sub> | NSS setup time | Slave mode, SPI presc = 2 | 4*Tpclk | - | - | | | t <sub>h(NSS)</sub> | NSS hold time | Slave mode, SPI presc = 2 | 2*Tpclk | - | - | | | t <sub>w(SCKH)</sub> | SCK high and low time | Master mode | Tpclk-2 | Tpclk | Tpclk+2 | | | t <sub>su(MI)</sub> | Data input setup time | Master mode | 0 | - | - | | | t <sub>su(SI)</sub> | Data input setup time | Slave mode | 3 | - | - | | | t <sub>h(MI)</sub> | Data input hold time | Master mode | 11 | - | - | | | t <sub>h(SI)</sub> | Data input noid time | Slave mode | 4.5 | - | - | ns | | t <sub>a(SO</sub> | Data output access time | Slave mode | 18 | - | 52 | | | t <sub>dis(SO)</sub> | Data output disable time | Slave mode | 12 | - | 42 | | | t <sub>v(SO)</sub> | Data output valid time | Slave mode | - | 20 | 56.5 | | | t <sub>v(MO)</sub> | Data satpat tana timo | Master mode | - | 5 | 9 | | | t <sub>h(SO)</sub> | Data output hold time | Slave mode | 13 | - | - | | | t <sub>h(MO)</sub> | Data output noid time | Master mode | 3 | - | - | | <sup>1.</sup> Guaranteed by characterization results. <sup>2.</sup> The maximum SPI clock frequency in slave transmitter mode is determined by the sum of $t_{v(SO)}$ and $t_{su(MI)}$ which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having $t_{su(MI)} = 0$ while Duty<sub>(SCK)</sub> = 50%. Package information STM32L072xx # 7.6 WLCSP49 package information Figure 54. WLCSP49 - 49-pin, 3.294 x 3.258 mm, 0.4 mm pitch wafer level chip scale package outline 1. Drawing is not to scale.