

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                           |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 168MHz                                                                    |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB OTG |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT         |
| Number of I/O              | 114                                                                       |
| Program Memory Size        | 1MB (1M × 8)                                                              |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | -                                                                         |
| RAM Size                   | 192К х 8                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                               |
| Data Converters            | A/D 24x12b; D/A 2x12b                                                     |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 144-LQFP                                                                  |
| Supplier Device Package    | 144-LQFP (20x20)                                                          |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f415zgt6     |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

|   |      | 2.2.30    | Universal serial bus on-the-go full-speed (OTG_FS)               |
|---|------|-----------|------------------------------------------------------------------|
|   |      | 2.2.31    | Universal serial bus on-the-go high-speed (OTG_HS)40             |
|   |      | 2.2.32    | Digital camera interface (DCMI)40                                |
|   |      | 2.2.33    | Cryptographic acceleration41                                     |
|   |      | 2.2.34    | Random number generator (RNG)41                                  |
|   |      | 2.2.35    | General-purpose input/outputs (GPIOs)41                          |
|   |      | 2.2.36    | Analog-to-digital converters (ADCs)41                            |
|   |      | 2.2.37    | Temperature sensor                                               |
|   |      | 2.2.38    | Digital-to-analog converter (DAC)42                              |
|   |      | 2.2.39    | Serial wire JTAG debug port (SWJ-DP)42                           |
|   |      | 2.2.40    | Embedded Trace Macrocell™43                                      |
| 3 | Pino | outs and  | pin description 44                                               |
| 4 | Mem  | ory ma    | oping                                                            |
| 5 | Elec | trical ch | aracteristics                                                    |
|   | 5.1  | Param     | eter conditions                                                  |
|   |      | 5.1.1     | Minimum and maximum values79                                     |
|   |      | 5.1.2     | Typical values                                                   |
|   |      | 5.1.3     | Typical curves                                                   |
|   |      | 5.1.4     | Loading capacitor                                                |
|   |      | 5.1.5     | Pin input voltage                                                |
|   |      | 5.1.6     | Power supply scheme                                              |
|   |      | 5.1.7     | Current consumption measurement81                                |
|   | 5.2  | Absolu    | te maximum ratings                                               |
|   | 5.3  | Operat    | ing conditions                                                   |
|   |      | 5.3.1     | General operating conditions                                     |
|   |      | 5.3.2     | VCAP_1/VCAP_2 external capacitor                                 |
|   |      | 5.3.3     | Operating conditions at power-up / power-down (regulator ON) 85  |
|   |      | 5.3.4     | Operating conditions at power-up / power-down (regulator OFF) 85 |
|   |      | 5.3.5     | Embedded reset and power control block characteristics           |
|   |      | 5.3.6     | Supply current characteristics                                   |
|   |      | 5.3.7     | Wakeup time from low-power mode                                  |
|   |      | 5.3.8     | External clock source characteristics                            |
|   |      | 5.3.9     | Internal clock source characteristics                            |
|   |      | 5.3.10    | PLL characteristics                                              |



16/206

#### Table 2. STM32F415xx and STM32F417xx: features and peripheral counts STM32F415RG | STM32F415OG | STM32F415VG | STM32F415ZG | STM32F417Vx | STM32F417Zx STM32F417Ix **Peripherals** GPIOs 51 72 82 114 82 114 140 3 12-bit ADC Number of channels 16 13 16 24 16 24 24 12-bit DAC Yes Number of channels 2 Maximum CPU frequency 168 MHz 1.8 to 3.6 V<sup>(3)</sup> Operating voltage Ambient temperatures: -40 to +85 °C /-40 to +105 °C Operating temperatures Junction temperature: -40 to + 125 °C UFBGA176 LQFP64 WLCSP90 LQFP100 LQFP144 LQFP100 LQFP144 Package LQFP176 1. For the LQFP100 and WLCSP90 packages, only FSMC Bank1 or Bank2 are available. Bank1 can only support a multiplexed NOR/PSRAM memory using the NE1 Chip Select. Bank2 can only support a 16- or 8-bit NAND Flash memory using the NCE2 Chip Select. The interrupt line cannot be used since Port G is not available in this package.

2. The SPI2 and SPI3 interfaces give the flexibility to work in an exclusive way in either the SPI mode or the I2S audio mode.

3. V<sub>DD</sub>/V<sub>DDA</sub> minimum value of 1.7 V is obtained when the device operates in reduced temperature range, and with the use of an external power supply supervisor (refer to Section : Internal reset OFF).

| USART<br>name | Standard<br>features | Modem<br>(RTS/<br>CTS) | LIN | SPI<br>master | irDA | Smartcard<br>(ISO 7816) | Max. baud rate<br>in Mbit/s<br>(oversampling<br>by 16) | Max. baud rate<br>in Mbit/s<br>(oversampling<br>by 8) | APB<br>mapping           |
|---------------|----------------------|------------------------|-----|---------------|------|-------------------------|--------------------------------------------------------|-------------------------------------------------------|--------------------------|
| USART1        | х                    | х                      | x   | х             | х    | х                       | 5.25                                                   | 10.5                                                  | APB2<br>(max.<br>84 MHz) |
| USART2        | х                    | х                      | x   | х             | х    | х                       | 2.62                                                   | 5.25                                                  | APB1<br>(max.<br>42 MHz) |
| USART3        | х                    | х                      | x   | х             | х    | х                       | 2.62                                                   | 5.25                                                  | APB1<br>(max.<br>42 MHz) |
| UART4         | х                    | -                      | x   | -             | х    | -                       | 2.62                                                   | 5.25                                                  | APB1<br>(max.<br>42 MHz) |
| UART5         | х                    | -                      | x   | -             | х    | -                       | 2.62                                                   | 5.25                                                  | APB1<br>(max.<br>42 MHz) |
| USART6        | х                    | х                      | x   | х             | х    | Х                       | 5.25                                                   | 10.5                                                  | APB2<br>(max.<br>84 MHz) |

Table 5. USART feature comparison

# 2.2.24 Serial peripheral interface (SPI)

The STM32F41xxx feature up to three SPIs in slave and master modes in full-duplex and simplex communication modes. SPI1 can communicate at up to 42 Mbits/s, SPI2 and SPI3 can communicate at up to 21 Mbit/s. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes. All SPIs can be served by the DMA controller.

The SPI interface can be configured to operate in TI mode for communications in master mode and slave mode.

# 2.2.25 Inter-integrated sound (I<sup>2</sup>S)

Two standard I<sup>2</sup>S interfaces (multiplexed with SPI2 and SPI3) are available. They can be operated in master or slave mode, in full duplex and half-duplex communication modes, and can be configured to operate with a 16-/32-bit resolution as an input or output channel. Audio sampling frequencies from 8 kHz up to 192 kHz are supported. When either or both of the I<sup>2</sup>S interfaces is/are configured in master mode, the master clock can be output to the external DAC/CODEC at 256 times the sampling frequency.

All  $I^2Sx$  can be served by the DMA controller.



|        | I       | Pin r   | numb    | er       |         |                                                      |             |                     |   |                                       |                         |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|-------------|---------------------|---|---------------------------------------|-------------------------|
| LQFP64 | 06dSDJW | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type    | Alternate functions |   | Alternate functions                   | Additional<br>functions |
| -      | A8      | -       | 143     | C6       | 171     | PDR_ON                                               | PDR_ON I FT |                     | - | -                                     |                         |
| 64     | A1      | 10<br>0 | 144     | C5       | 172     | $V_{DD}$                                             | s           | -                   | - | -                                     | -                       |
| -      | -       | -       | -       | D4       | 173     | Pl4                                                  | I/O         | FT                  | - | TIM8_BKIN / DCMI_D5/<br>EVENTOUT      | -                       |
| -      | -       | -       | -       | C4       | 174     | PI5                                                  | 1/0 FT -    |                     | - | TIM8_CH1 /<br>DCMI_VSYNC/<br>EVENTOUT | -                       |
| -      | -       | -       | -       | C3       | 175     | PI6                                                  | I/O         | FT                  | - | TIM8_CH2 / DCMI_D6/<br>EVENTOUT       | -                       |
| -      | -       | -       | -       | C2       | 176     | PI7                                                  | PI7 I/O     |                     | - | TIM8_CH3 / DCMI_D7/<br>EVENTOUT       | _                       |

Table 7. STM32F41xxx pin and ball definitions (continued)

1. Function availability depends on the chosen device.

PC13, PC14, PC15 and PI8 are supplied through the power switch. Since the switch only sinks a limited amount of current (3 mA), the use of GPIOs PC13 to PC15 and PI8 in output mode is limited:
 The speed should not exceed 2 MHz with a maximum load of 30 pF.

- These I/Os must not be used as a current source (e.g. to drive an LED).

3. Main function after the first backup domain power-up. Later on, it depends on the contents of the RTC registers even after reset (because these registers are not reset by the main reset). For details on how to manage these I/Os, refer to the RTC register description sections in the STM32F4xx reference manual, available from the STMicroelectronics website: www.st.com.

4. FT = 5 V tolerant except when in analog mode or oscillator mode (for PC14, PC15, PH0 and PH1).

If the device is delivered in an UFBGA176 or WLCSP90 and the BYPASS\_REG pin is set to VDD (Regulator off/internal reset ON mode), then PA0 is used as an internal Reset (active low). 5.

| Pins <sup>(1)</sup> |    |                    | FSMC          |             |                        | WI CSP90 |  |
|---------------------|----|--------------------|---------------|-------------|------------------------|----------|--|
|                     | CF | NOR/PSRAM/<br>SRAM | NOR/PSRAM Mux | NAND 16 bit | LQFP100 <sup>(2)</sup> | (2)      |  |
| PE2                 | -  | A23                | A23           | -           | Yes                    | -        |  |
| PE3                 | -  | A19                | A19           | -           | Yes                    | -        |  |
| PE4                 | -  | A20                | A20           | -           | Yes                    | -        |  |
| PE5                 | -  | A21                | A21           | -           | Yes                    | -        |  |
| PE6                 | -  | A22                | A22           | -           | Yes                    | -        |  |
| PF0                 | A0 | A0                 | -             | -           | -                      | -        |  |

#### Table 8. FSMC pin definition



66/206

DocID022063 Rev 8

|        |      |                       |           |          |                  | Tab           | ole 9. Alt                     | ernate fu            | unction m              | apping             | (contin                   | ued)               |                                      |                      |                |      |          |
|--------|------|-----------------------|-----------|----------|------------------|---------------|--------------------------------|----------------------|------------------------|--------------------|---------------------------|--------------------|--------------------------------------|----------------------|----------------|------|----------|
|        |      | AF0                   | AF1       | AF2      | AF3              | AF4           | AF5                            | AF6                  | AF7                    | AF8                | AF9                       | AF10               | AF11                                 | AF12                 | AF13           |      |          |
| P      | ort  | SYS                   | TIM1/2    | TIM3/4/5 | TIM8/9/10<br>/11 | I2C1/2/3      | SPI1/SPI2/<br>I2S2/I2S2e<br>xt | SPI3/I2Sext<br>/I2S3 | USART1/2/3/<br>I2S3ext | UART4/5/<br>USART6 | CAN1/2<br>TIM12/13/<br>14 | OTG_FS/<br>OTG_HS  | ЕТН                                  | FSMC/SDIO<br>/OTG_FS | DCMI           | AF14 | AF15     |
|        | PB0  | -                     | TIM1_CH2N | TIM3_CH3 | TIM8_CH2N        | -             | -                              | -                    | -                      | -                  | -                         | OTG_HS_ULPI_<br>D1 | ETH_MII_RXD2                         | -                    | -              | -    | EVENTOUT |
|        | PB1  | -                     | TIM1_CH3N | TIM3_CH4 | TIM8_CH3N        |               | -                              | -                    | -                      | -                  | -                         | OTG_HS_ULPI_<br>D2 | ETH _MII_RXD3                        | -                    | -              | -    | EVENTOUT |
|        | PB2  | -                     | -         | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                  | -                                    | -                    | -              | -    | EVENTOUT |
|        | PB3  | JTDO/<br>TRACES<br>WO | TIM2_CH2  | -        | -                | -             | SPI1_SCK                       | SPI3_SCK<br>I2S3_CK  | -                      | -                  | -                         | -                  | -                                    | -                    | -              | -    | EVENTOUT |
|        | PB4  | NJTRST                | -         | TIM3_CH1 |                  | -             | SPI1_MISO                      | SPI3_MISO            | I2S3ext_SD             | -                  | -                         | -                  | -                                    | -                    | -              | -    | EVENTOUT |
|        | PB5  | -                     | -         | TIM3_CH2 |                  | I2C1_SMB<br>A | SPI1_MOSI                      | SPI3_MOSI<br>I2S3_SD |                        | -                  | CAN2_RX                   | OTG_HS_ULPI_<br>D7 | ETH_PPS_OUT                          | -                    | DCMI_D10       | -    | EVENTOUT |
|        | PB6  | -                     | -         | TIM4_CH1 |                  | I2C1_SCL      | -                              | -                    | USART1_TX              | -                  | CAN2_TX                   | -                  | -                                    | -                    | DCMI_D5        | -    | EVENTOUT |
|        | PB7  | -                     | -         | TIM4_CH2 |                  | I2C1_SDA      | -                              | -                    | USART1_RX              | -                  | -                         | -                  | -                                    | FSMC_NL              | DCMI_VSYN<br>C | -    | EVENTOUT |
| Port B | PB8  | -                     | -         | TIM4_CH3 | TIM10_CH1        | I2C1_SCL      | -                              | -                    | -                      | -                  | CAN1_RX                   | -                  | ETH _MII_TXD3                        | SDIO_D4              | DCMI_D6        | -    | EVENTOUT |
|        | PB9  | -                     | -         | TIM4_CH4 | TIM11_CH1        | I2C1_SDA      | SPI2_NSS<br>I2S2_WS            | -                    | -                      | -                  | CAN1_TX                   | -                  | -                                    | SDIO_D5              | DCMI_D7        | -    | EVENTOUT |
|        | PB10 | -                     | TIM2_CH3  | -        | -                | I2C2_SCL      | SPI2_SCK<br>I2S2_CK            | -                    | USART3_TX              | -                  | -                         | OTG_HS_ULPI_<br>D3 | ETH_MII_RX_ER                        | -                    | -              | -    | EVENTOUT |
|        | PB11 | -                     | TIM2_CH4  | -        | -                | I2C2_SDA      | -                              | -                    | USART3_RX              | -                  | -                         | OTG_HS_ULPI_<br>D4 | ETH _MII_TX_EN<br>ETH<br>_RMII_TX_EN | -                    | -              | -    | EVENTOUT |
|        | PB12 | -                     | TIM1_BKIN | -        | -                | I2C2_<br>SMBA | SPI2_NSS<br>I2S2_WS            | -                    | USART3_CK              | -                  | CAN2_RX                   | OTG_HS_ULPI_<br>D5 | ETH _MII_TXD0<br>ETH _RMII_TXD0      | OTG_HS_ID            | -              | -    | EVENTOUT |
|        | PB13 | -                     | TIM1_CH1N | -        | -                | -             | SPI2_SCK<br>I2S2_CK            | -                    | USART3_CTS             | -                  | CAN2_TX                   | OTG_HS_ULPI_<br>D6 | ETH _MII_TXD1<br>ETH _RMII_TXD1      | -                    | -              | -    | EVENTOUT |
|        | PB14 | -                     | TIM1_CH2N | -        | TIM8_CH2N        | -             | SPI2_MISO                      | I2S2ext_SD           | USART3_RTS             | -                  | TIM12_CH1                 | -                  | -                                    | OTG_HS_DM            | -              | -    | EVENTOUT |
|        | PB15 | RTC_<br>REFIN         | TIM1_CH3N | -        | TIM8_CH3N        | -             | SPI2_MOSI<br>I2S2 SD           | -                    | -                      | -                  | TIM12_CH2                 | -                  | -                                    | OTG_HS_DP            | -              | -    | EVENTOUT |

# Pinouts and pin description

70/206

DocID022063 Rev 8

|         |      | AF0 | AF1    | AF2      | AF3              | AF4           | AF5                            | AF6                  | AF7                    | AF8                | AF9                       | AF10              | AF11 | AF12                 | AF13     |      |          |
|---------|------|-----|--------|----------|------------------|---------------|--------------------------------|----------------------|------------------------|--------------------|---------------------------|-------------------|------|----------------------|----------|------|----------|
| P       | ort  | SYS | TIM1/2 | TIM3/4/5 | TIM8/9/10<br>/11 | I2C1/2/3      | SPI1/SPI2/<br>I2S2/I2S2e<br>xt | SPI3/I2Sext<br>/I2S3 | USART1/2/3/<br>I2S3ext | UART4/5/<br>USART6 | CAN1/2<br>TIM12/13/<br>14 | OTG_FS/<br>OTG_HS | ЕТН  | FSMC/SDIO<br>/OTG_FS | DCMI     | AF14 | AF15     |
|         | PF0  | -   | -      | -        | -                | I2C2_SDA      | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A0              | -        | -    | EVENTOUT |
|         | PF1  | -   | -      | -        | -                | I2C2_SCL      | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A1              | -        | -    | EVENTOUT |
|         | PF2  | -   | -      | -        | -                | I2C2_<br>SMBA | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A2              | -        | -    | EVENTOUT |
|         | PF3  | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A3              | -        | -    | EVENTOUT |
|         | PF4  | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A4              | -        | -    | EVENTOUT |
|         | PF5  | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A5              | -        | -    | EVENTOUT |
|         | PF6  | -   | -      | -        | TIM10_CH1        | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_NIORD           | -        | -    | EVENTOUT |
| D. I.F. | PF7  | -   | -      | -        | TIM11_CH1        | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_NREG            | -        | -    | EVENTOUT |
| Ροπι    | PF8  | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | TIM13_CH1                 | -                 | -    | FSMC_<br>NIOWR       | -        | -    | EVENTOUT |
|         | PF9  | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | TIM14_CH1                 | -                 | -    | FSMC_CD              | -        | -    | EVENTOUT |
|         | PF10 | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_INTR            | -        | -    | EVENTOUT |
|         | PF11 | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    |                      | DCMI_D12 | -    | EVENTOUT |
|         | PF12 | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A6              | -        | -    | EVENTOUT |
|         | PF13 | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A7              | -        | -    | EVENTOUT |
|         | PF14 | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A8              | -        | -    | EVENTOUT |
|         | PF15 | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A9              | -        | -    | EVENTOUT |

 Table 9. Alternate function mapping (continued)

# 5.1.7 Current consumption measurement



#### Figure 22. Current consumption measurement scheme

# 5.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 11: Voltage characteristics*, *Table 12: Current characteristics*, and *Table 13: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. Device mission profile (application conditions) is compliant with JEDEC JESD47 Qualification Standard, extended mission profiles are available on demand.

| Symbol                            | Ratings                                                                       | Min                                                      | Мах                              | Unit |
|-----------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------|------|
| $V_{DD} - V_{SS}$                 | External main supply voltage (including $V_{DDA}$ , $V_{DD}$ ) <sup>(1)</sup> | -0.3                                                     | 4.0                              |      |
| V                                 | Input voltage on five-volt tolerant pin <sup>(2)</sup>                        | V <sub>SS</sub> -0.3                                     | V <sub>DD</sub> +4               | V    |
| ♥ IN                              | Input voltage on any other pin                                                | V <sub>SS</sub> -0.3                                     | 4.0                              |      |
| $ \Delta V_{DDx} $                | Variations between different $V_{DD}$ power pins                              | -                                                        | 50                               |      |
| V <sub>SSX</sub> -V <sub>SS</sub> | Variations between all the different ground pins including $V_{REF^-}$        | -                                                        | 50                               | mV   |
| V <sub>ESD(HBM)</sub>             | Electrostatic discharge voltage (human body model)                            | see Sectio<br>Absolute n<br>ratings (ele<br>sensitivity) | n 5.3.14:<br>naximum<br>ectrical |      |

#### Table 11. Voltage characteristics

 All main power (V<sub>DD</sub>, V<sub>DDA</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>) pins must always be connected to the external power supply, in the permitted range.

2. V<sub>IN</sub> maximum value must always be respected. Refer to *Table 12* for the values of the maximum allowed injected current.



| Operating<br>power<br>supply<br>range            | ADC<br>operation                     | Maximum<br>Flash<br>memory<br>access<br>frequency<br>with no wait<br>state<br>(f <sub>Flashmax</sub> ) | Maximum Flash<br>memory access<br>frequency<br>with wait<br>states <sup>(1) (2)</sup> | I/O operation                                                                                  | Clock output<br>Frequency on<br>I/O pins                                      | Possible<br>Flash<br>memory<br>operations        |
|--------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------|
| V <sub>DD</sub> =1.8 to<br>2.1 V <sup>(3)</sup>  | Conversion<br>time up to<br>1.2 Msps | 20 MHz <sup>(4)</sup>                                                                                  | 160 MHz with 7<br>wait states                                                         | <ul> <li>Degraded<br/>speed<br/>performance</li> <li>No I/O<br/>compensation</li> </ul>        | up to 30 MHz                                                                  | 8-bit erase<br>and program<br>operations<br>only |
| V <sub>DD</sub> = 2.1 to<br>2.4 V                | Conversion<br>time up to<br>1.2 Msps | 22 MHz                                                                                                 | 168 MHz with 7<br>wait states                                                         | <ul> <li>Degraded<br/>speed<br/>performance</li> <li>No I/O<br/>compensation</li> </ul>        | up to 30 MHz                                                                  | 16-bit erase<br>and program<br>operations        |
| V <sub>DD</sub> = 2.4 to<br>2.7 V                | Conversion<br>time up to<br>2.4 Msps | 24 MHz                                                                                                 | 168 MHz with 6<br>wait states                                                         | <ul> <li>Degraded<br/>speed<br/>performance</li> <li>I/O<br/>compensation<br/>works</li> </ul> | up to 48 MHz                                                                  | 16-bit erase<br>and program<br>operations        |
| V <sub>DD</sub> = 2.7 to<br>3.6 V <sup>(5)</sup> | Conversion<br>time up to<br>2.4 Msps | 30 MHz                                                                                                 | 168 MHz with 5<br>wait states                                                         | <ul> <li>Full-speed<br/>operation</li> <li>I/O<br/>compensation<br/>works</li> </ul>           | - up to 60 MHz when VDD = 3.0 to 3.6 V - up to 48 MHz when VDD = 2.7 to 3.0 V | 32-bit erase<br>and program<br>operations        |

 Table 15. Limitations depending on the operating power supply range

1. It applies only when code executed from Flash memory access, when code executed from RAM, no wait state is required.

2. Thanks to the ART accelerator and the 128-bit Flash memory, the number of wait states given here does not impact the execution speed from Flash memory since the ART accelerator allows to achieve a performance equivalent to 0 wait state program execution.

3. V<sub>DD</sub>/VDDA minimum value of 1.7 V is obtained when the device operates in reduced temperature range, and with the use of an external power supply supervisor (refer to *Section : Internal reset OFF*).

4. Prefetch is not available. Refer to AN3430 application note for details on how to adjust performance and power.

5. The voltage range for OTG USB FS can drop down to 2.7 V. However it is degraded between 2.7 and 3 V.



|                        |                     | I <sub>DD</sub> (T       | yp) <sup>(1)</sup>        |        |
|------------------------|---------------------|--------------------------|---------------------------|--------|
| Perip                  | heral               | Scale1<br>(up t 168 MHz) | Scale2<br>(up to 144 MHz) | Unit   |
|                        | SDIO                | 7.08                     | 7.92                      |        |
|                        | TIM1                | 16.79                    | 15.51                     |        |
|                        | TIM8                | 17.88                    | 16.53                     | -      |
|                        | TIM9                | 7.64                     | 7.28                      | -      |
|                        | TIM10               | 4.89                     | 4.82                      |        |
|                        | TIM11               | 5.19                     | 4.82                      |        |
| APB2<br>(up to 84 MHz) | ADC1 <sup>(5)</sup> | 4.67                     | 4.58                      | µA/MHz |
| (up to 04 min2)        | ADC2 <sup>(5)</sup> | 4.67                     | 4.58                      |        |
|                        | ADC3 <sup>(5)</sup> | 4.43                     | 4.44                      |        |
|                        | SPI1                | 1.32                     | 1.39                      |        |
|                        | USART1              | 3.51                     | 3.72                      |        |
|                        | USART6              | 3.55                     | 3.75                      | 1      |
|                        | SYSCFG              | 0.74                     | 0.56                      | 1      |

 Table 28. Peripheral current consumption (continued)

1. When the I/O compensation cell is ON,  $I_{DD}$  typical value increases by 0.22 mA.

2. The BusMatrix is automatically active when at least one master is ON.

- 3. To enable an I2S peripheral, first set the I2SMOD bit and then the I2SE bit in the SPI\_I2SCFGR register.
- 4. When the DAC is ON and EN1/2 bits are set in DAC\_CR register, add an additional power consumption of 0.8 mA per DAC channel for the analog part.
- When the ADC is ON (ADON bit set in the ADC\_CR2 register), add an additional power consumption of 1.6 mA per ADC for the analog part.

# 5.3.7 Wakeup time from low-power mode

The wakeup times given in *Table 29* is measured on a wakeup phase with a 16 MHz HSI RC oscillator. The clock source used to wake up the device depends from the current operating mode:

- Stop or Standby mode: the clock source is the RC oscillator
- Sleep mode: the clock source is the clock that was set before entering Sleep mode.

All timings are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 14*.



|                      |                                                                                                                                                                                                                                                           | Functional s       | usceptibility      |      |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------|
| Symbol               | Description                                                                                                                                                                                                                                               | Negative injection | Positive injection | Unit |
|                      | Injected current on BOOT0 pin                                                                                                                                                                                                                             | - 0                | NA                 |      |
|                      | Injected current on NRST pin                                                                                                                                                                                                                              | - 0                | NA                 |      |
| I <sub>INJ</sub> (1) | Injected current on PE2, PE3, PE4, PE5, PE6,<br>PI8, PC13, PC14, PC15, PI9, PI10, PI11, PF0,<br>PF1, PF2, PF3, PF4, PF5, PF10, PH0/OSC_IN,<br>PH1/OSC_OUT, PC0, PC1, PC2, PC3, PB6,<br>PB7, PB8, PB9, PE0, PE1, PI4, PI5, PI6, PI7,<br>PDR_ON, BYPASS_REG | - 0                | NA                 | mA   |
|                      | Injected current on all FT pins                                                                                                                                                                                                                           | - 5                | NA                 |      |
|                      | Injected current on any other pin                                                                                                                                                                                                                         | - 5                | +5                 |      |

## Table 47. I/O current injection susceptibility

1. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents.

# 5.3.16 I/O port characteristics

# General input/output characteristics

Unless otherwise specified, the parameters given in *Table 48* are derived from tests performed under the conditions summarized in *Table 14*. All I/Os are CMOS and TTL compliant.

| Symbol          | Parameter                      | Conditions                                                      | Min                                     | Тур | Мах                                     | Unit |
|-----------------|--------------------------------|-----------------------------------------------------------------|-----------------------------------------|-----|-----------------------------------------|------|
|                 | FT, TTa and NRST I/O input low |                                                                 | -                                       | -   | 0.3V <sub>DD</sub> -0.04 <sup>(1)</sup> |      |
|                 | level voltage                  | 1.7 v ≤v <sub>DD</sub> ≤3.0 v                                   | -                                       | -   | 0.3V <sub>DD</sub> <sup>(2)</sup>       |      |
| V <sub>IL</sub> | BOOT0 I/O input low level      | 1.75 V ≤V <sub>DD</sub> ≤3.6 V<br>-40 °C≤T <sub>A</sub> ≤105 °C | -                                       | -   |                                         |      |
|                 | voltage                        | 1.7 V ≤V <sub>DD</sub> ≤3.6 V<br>0 °C≤T <sub>A</sub> ≤105 °C    | -                                       | -   |                                         | V    |
|                 | FT, TTa and NRST I/O input low | 1710 261                                                        | 0.45V <sub>DD</sub> +0.3 <sup>(1)</sup> | -   | -                                       | v    |
|                 | level voltage                  | 1.7 V ≤V <sub>DD</sub> ≤3.0 V                                   | 0.7V <sub>DD</sub> <sup>(2)</sup>       | -   | -                                       |      |
| V <sub>IH</sub> | BOOT0 I/O input low level      | 1.75 V ≤V <sub>DD</sub> ≤3.6 V<br>-40 °C≤T <sub>A</sub> ≤105 °C | $0.17 V_{-} + 0.7^{(1)}$                | -   | -                                       |      |
|                 | voltage                        | 1.7 V ≤V <sub>DD</sub> ≤3.6 V<br>0 °C≤T <sub>A</sub> ≤105 °C    | 0.17 VDD+0.7 V                          | -   | -                                       |      |

| Table 48. | I/O | static | characteristics |
|-----------|-----|--------|-----------------|
|           |     |        |                 |





#### Figure 44. USB OTG FS timings: definition of data signal rise and fall time

## Table 59. USB OTG FS electrical characteristics<sup>(1)</sup>

|                  | Driver characteristics          |                                |     |     |      |  |
|------------------|---------------------------------|--------------------------------|-----|-----|------|--|
| Symbol           | Parameter                       | Conditions                     | Min | Max | Unit |  |
| t <sub>r</sub>   | Rise time <sup>(2)</sup>        | C <sub>L</sub> = 50 pF         | 4   | 20  | ns   |  |
| t <sub>f</sub>   | Fall time <sup>(2)</sup>        | C <sub>L</sub> = 50 pF         | 4   | 20  | ns   |  |
| t <sub>rfm</sub> | Rise/ fall time matching        | t <sub>r</sub> /t <sub>f</sub> | 90  | 110 | %    |  |
| V <sub>CRS</sub> | Output signal crossover voltage | -                              | 1.3 | 2.0 | V    |  |

1. Guaranteed by design.

2. Measured from 10% to 90% of the data signal. For more detailed informations, please refer to USB Specification - Chapter 7 (version 2.0).

## **USB HS characteristics**

Unless otherwise specified, the parameters given in *Table 62* for ULPI are derived from tests performed under the ambient temperature,  $f_{HCLK}$  frequency summarized in *Table 61* and V<sub>DD</sub> supply voltage conditions summarized in *Table 60*, with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5V<sub>DD</sub>.

Refer to Section Section 5.3.16: I/O port characteristics for more details on the input/output characteristics.

| Symbol      |                 | Parameter                    | Min. <sup>(1)</sup> | Max. <sup>(1)</sup> | Unit |  |  |
|-------------|-----------------|------------------------------|---------------------|---------------------|------|--|--|
| Input level | V <sub>DD</sub> | USB OTG HS operating voltage | 2.7                 | 3.6                 | V    |  |  |

#### Table 60. USB HS DC electrical characteristics

1. All the voltages are measured from the local ground potential.

| Table 61. USB HS clock | timing | parameters <sup>(1)</sup> |
|------------------------|--------|---------------------------|
|------------------------|--------|---------------------------|

| Parameter                                                     | Symbol          | Min                     | Nominal | Max | Unit |     |
|---------------------------------------------------------------|-----------------|-------------------------|---------|-----|------|-----|
| f <sub>HCLK</sub> value to guarantee prop<br>USB HS interface | er operation of | -                       | 30      | -   | -    | MHz |
| Frequency (first transition)                                  | 8-bit ±10%      | F <sub>START_8BIT</sub> | 54      | 60  | 66   | MHz |



# General PCB design guidelines

Power supply decoupling should be performed as shown in *Figure 51* or *Figure 52*, depending on whether  $V_{REF+}$  is connected to  $V_{DDA}$  or not. The 10 nF capacitors should be ceramic (good quality). They should be placed them as close as possible to the chip.



 $V_{\mathsf{REF}^+}{}^{(1)}$ 

Figure 51. Power supply and reference decoupling (V<sub>REF+</sub> not connected to V<sub>DDA</sub>)



1.  $V_{REF+}$  and  $V_{REF-}$  inputs are both available on UFBGA176.  $V_{REF+}$  is also available on LQFP100, LQFP144, and LQFP176. When  $V_{REF+}$  and  $V_{REF-}$  are not available, they are internally connected to  $V_{DDA}$  and  $V_{SSA}$ .





Figure 52. Power supply and reference decoupling (V<sub>REF+</sub> connected to V<sub>DDA</sub>)

1.  $V_{REF+}$  and  $V_{REF-}$  inputs are both available on UFBGA176.  $V_{REF+}$  is also available on LQFP100, LQFP144, and LQFP176. When  $V_{REF+}$  and  $V_{REF-}$  are not available, they are internally connected to  $V_{DDA}$  and  $V_{SSA}$ .

# 5.3.22 Temperature sensor characteristics

| Table 69. | Temperature | sensor | characteristics |
|-----------|-------------|--------|-----------------|
|-----------|-------------|--------|-----------------|

| Symbol                             | Parameter                                                      | Min | Тур  | Max | Unit  |
|------------------------------------|----------------------------------------------------------------|-----|------|-----|-------|
| T <sub>L</sub> <sup>(1)</sup>      | V <sub>SENSE</sub> linearity with temperature                  | -   | ±1   | ±2  | °C    |
| Avg_Slope <sup>(1)</sup>           | Average slope                                                  | -   | 2.5  |     | mV/°C |
| V <sub>25</sub> <sup>(1)</sup>     | Voltage at 25 °C                                               | -   | 0.76 |     | V     |
| t <sub>START</sub> <sup>(2)</sup>  | Startup time                                                   |     | 6    | 10  | μs    |
| T <sub>S_temp</sub> <sup>(2)</sup> | ADC sampling time when reading the temperature (1 °C accuracy) | 10  | -    | -   | μs    |

1. Guaranteed by characterization.

2. Guaranteed by design.

| Symbol  | Parameter                                                                   | Memory address            |
|---------|-----------------------------------------------------------------------------|---------------------------|
| TS_CAL1 | TS ADC raw data acquired at temperature of 30 $^\circ\text{C},$ V_DDA=3.3 V | 0x1FFF 7A2C - 0x1FFF 7A2D |
| TS_CAL2 | TS ADC raw data acquired at temperature of 110 °C, $V_{DDA}$ =3.3 V         | 0x1FFF 7A2E - 0x1FFF 7A2F |

# Table 70. Temperature sensor calibration values





Figure 61. Synchronous non-multiplexed PSRAM write timings

#### Table 82. Synchronous non-multiplexed PSRAM write timings<sup>(1)(2)</sup>

| Symbol                      | Parameter                                  | Min                | Max | Unit |
|-----------------------------|--------------------------------------------|--------------------|-----|------|
| t <sub>w(CLK)</sub>         | FSMC_CLK period                            | 2T <sub>HCLK</sub> | -   | ns   |
| t <sup>d(CLKL-NExL)</sup>   | FSMC_CLK low to FSMC_NEx low (x=02)        | -                  | 1   | ns   |
| t <sub>d(CLKL-NExH)</sub>   | FSMC_CLK low to FSMC_NEx high (x= 02)      | 1                  | -   | ns   |
| t <sub>d(CLKL-NADVL)</sub>  | FSMC_CLK low to FSMC_NADV low              | -                  | 7   | ns   |
| t <sub>d(CLKL-NADVH)</sub>  | FSMC_CLK low to FSMC_NADV high             | 6                  | -   | ns   |
| t <sub>d(CLKL-AV)</sub>     | FSMC_CLK low to FSMC_Ax valid (x=1625)     | -                  | 0   | ns   |
| t <sub>d(CLKL-AIV)</sub>    | FSMC_CLK low to FSMC_Ax invalid (x=1625)   | 6                  | -   | ns   |
| t <sub>d(CLKL-NWEL)</sub>   | FSMC_CLK low to FSMC_NWE low               | -                  | 1   | ns   |
| t <sub>d(CLKL-NWEH)</sub>   | FSMC_CLK low to FSMC_NWE high              | 2                  | -   | ns   |
| t <sub>d(CLKL-Data)</sub>   | FSMC_D[15:0] valid data after FSMC_CLK low | -                  | 3   | ns   |
| t <sub>d(CLKL-NBLH)</sub>   | FSMC_CLK low to FSMC_NBL high              | 3                  | -   | ns   |
| t <sub>su(NWAIT-CLKH)</sub> | FSMC_NWAIT valid before FSMC_CLK high      | 4                  | -   | ns   |
| t <sub>h(CLKH-NWAIT)</sub>  | FSMC_NWAIT valid after FSMC_CLK high       | 0                  | -   | ns   |

1. C<sub>L</sub> = 30 pF.

2. Guaranteed by characterization.



# PC Card/CompactFlash controller waveforms and timings

*Figure 62* through *Figure 67* represent synchronous waveforms, and *Table 83* and *Table 84* provide the corresponding timings. The results shown in this table are obtained with the following FSMC configuration:

- COM.FSMC\_SetupTime = 0x04;
- COM.FSMC\_WaitSetupTime = 0x07;
- COM.FSMC\_HoldSetupTime = 0x04;
- COM.FSMC\_HiZSetupTime = 0x00;
- ATT.FSMC\_SetupTime = 0x04;
- ATT.FSMC\_WaitSetupTime = 0x07;
- ATT.FSMC\_HoldSetupTime = 0x04;
- ATT.FSMC\_HiZSetupTime = 0x00;
- IO.FSMC\_SetupTime = 0x04;
- IO.FSMC\_WaitSetupTime = 0x07;
- IO.FSMC\_HoldSetupTime = 0x04;
- IO.FSMC\_HiZSetupTime = 0x00;
- TCLRSetupTime = 0;
- TARSetupTime = 0.

In all timing tables, the  $T_{HCLK}$  is the HCLK clock period.

# Figure 62. PC Card/CompactFlash controller waveforms for common memory read access



#### 1. FSMC\_NCE4\_2 remains high (inactive during 8-bit access.





Figure 70. NAND controller waveforms for common memory read access

Figure 71. NAND controller waveforms for common memory write access



Table 85. Switching characteristics for NAND Flash read cycles<sup>(1)</sup>

| Symbol                  | Parameter                                    | Min                         | Мах                    | Unit |
|-------------------------|----------------------------------------------|-----------------------------|------------------------|------|
| t <sub>w(NOE)</sub>     | FSMC_NOE low width                           | 4Т <sub>НСLК</sub> -<br>0.5 | 4T <sub>HCLK</sub> + 3 | ns   |
| t <sub>su(D-NOE)</sub>  | FSMC_D[15-0] valid data before FSMC_NOE high | 10                          | -                      | ns   |
| t <sub>h(NOE-D)</sub>   | FSMC_D[15-0] valid data after FSMC_NOE high  | 0                           | -                      | ns   |
| t <sub>d(ALE-NOE)</sub> | FSMC_ALE valid before FSMC_NOE low           | -                           | 3T <sub>HCLK</sub>     | ns   |
| t <sub>h(NOE-ALE)</sub> | FSMC_NWE high to FSMC_ALE invalid            | 3T <sub>HCLK</sub> – 2      | -                      | ns   |

1. C<sub>L</sub> = 30 pF.



# 6 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: *www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

# 6.1 WLCSP90 package information



Figure 75. WLCSP90 - 4.223 x 3.969 mm, 0.400 mm pitch wafer level chip scale package outline

1. Drawing is not to scale.

DocID022063 Rev 8





Figure 95. USB controller configured in dual mode and used in full speed mode

- 1. External voltage regulator only needed when building a  $V_{\mbox{BUS}}$  powered device.
- The current limiter is required only if the application has to support a V<sub>BUS</sub> powered device. A basic power switch can be used if 5 V are available on the application board.
- 3. The ID pin is required in dual role only.
- 4. The same application can be developed using the OTG HS in FS mode to achieve enhanced performance thanks to the large Rx/Tx FIFO and to a dedicated DMA controller.



# 8 Revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-Sep-2011 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 24-Jan-2012 | 2        | Added WLCSP90 package on cover page.<br>Renamed USART4 and USART5 into UART4 and UART5,<br>respectively.<br>Updated number of USB OTG HS and FS in <i>Table 2: STM32F415xx</i><br>and <i>STM32F417xx: features and peripheral counts.</i><br>Updated <i>Figure 3: Compatible board design between</i><br><i>STM32F10xx/STM32F2/STM32F41xxx for LQFP144 package</i> and<br><i>Figure 4: Compatible board design between</i><br><i>STM32F41xxx for LQFP176 and BGA176 packages,</i> and removed<br>note 1 and 2.<br>Updated <i>Section 2.2.9: Flexible static memory controller (FSMC).</i><br>Modified I/Os used to reprogram the Flash memory for CAN2 and<br>USB OTG FS in <i>Section 2.2.13: Boot modes.</i><br>Updated note in <i>Section 2.2.14: Power supply schemes.</i><br>PDR_ON no more available on LQFP100 package. Updated<br><i>Section 2.2.16: Voltage regulator.</i> Updated condition to obtain a<br>minimum supply voltage of 1.7 V in the whole document.<br>Renamed USART4/5 to UART4/5 and added LIN and IrDA feature for<br>UART4 and UART5 in <i>Table 5: USART feature comparison.</i><br>Removed support of I2C for OTG PHY in <i>Section 2.2.30: Universal</i><br><i>serial bus on-the-go full-speed (OTG_FS).</i><br>Added <i>Table 6: Legend/abbreviations used in the pinout table.</i><br><i>Table 7: STM32F41xxx pin and ball definitions:</i> replaced V <sub>SS_3</sub> ,<br>V <sub>SS_4</sub> , and V <sub>SS_5</sub> is eformated <i>Table 7: STM32F41xxx pin and</i><br><i>ball definitions</i> to better highlight I/O structure, and alternate functions<br>versus additional functions; signal corresponding to LQFP100 pin 99<br>changed from PDR_ON to V <sub>SS</sub> ; EVENTOUT added as alternate functions<br>for PD11 and PD12, respectively; PH10 alternate function<br>TIM15_CH1_ETR renamed TIM5_CH1; updated PA4 and PA5 I/O<br>structure to TTa.<br>Removed OTG_HS_SCL, OTG_HS_SDA, OTG_FS_INTN in <i>Table 7:</i><br><i>STM32F41xxx pin and ball definitions</i> and <i>Table 9: Alternate function</i><br><i>mapping.</i><br>Changed TCM data RAM to CCM data RAM in <i>Figure 18:</i><br><i>STM32F41xxx pin and ball definitions</i> and <i>Table 9: Alternate function</i><br><i>mapping.</i><br>Changed TCM data RAM to CCM data RAM in <i>Figure 18:</i><br><i>STM32F41xxx pin and ball definitions</i> and <i>Table 9: Alternate fu</i> |

# Table 100. Document revision history



| Date        | Revision         | Changes                                                                                                   |
|-------------|------------------|-----------------------------------------------------------------------------------------------------------|
|             |                  | Updated Figure 6: Multi-AHB matrix.                                                                       |
|             |                  | Updated Figure 7: Power supply supervisor interconnection with internal reset OFF                         |
|             |                  | Changed 1.2 V to V <sub>12</sub> in <i>Section : Regulator OFF</i>                                        |
|             |                  | Updated LQFP176 pin 48.                                                                                   |
|             |                  | Updated Section 1: Introduction.                                                                          |
|             |                  | Updated Section 2: Description.                                                                           |
|             |                  | Updated operating voltage in <i>Table 2: STM32F415xx and STM32F417xx: features and peripheral counts.</i> |
|             |                  | Updated Note 1.                                                                                           |
|             |                  | Updated Section 2.2.15: Power supply supervisor.                                                          |
|             |                  | Updated Section 2.2.16: Voltage regulator.                                                                |
|             |                  | Updated Figure 9: Regulator OFF.                                                                          |
|             |                  | Updated Table 3: Regulator ON/OFF and internal reset ON/OFF availability.                                 |
|             |                  | Updated Section 2.2.19: Low-power modes.                                                                  |
|             |                  | Updated Section 2.2.20: VBAT operation.                                                                   |
|             |                  | Updated Section 2.2.22: Inter-integrated circuit interface (I <sup>2</sup> C).                            |
|             |                  | Updated pin 48 in <i>Figure 15:</i> STM32F41xxx LQFP176 pinout.                                           |
|             |                  | Updated Table 6: Legend/abbreviations used in the pinout table.                                           |
|             |                  | Updated Table 7: STM32F41xxx pin and ball definitions.                                                    |
|             |                  | Updated Table 14: General operating conditions.                                                           |
| 04-Jun-2013 | 4<br>(continued) | Updated Table 15: Limitations depending on the operating power                                            |
|             | (continued)      | supply range.                                                                                             |
|             |                  | Updated Section 5.3.7: Wakeup time from low-power mode.                                                   |
|             |                  | Updated Section 5.2.15: VO surrent injection characteristics.                                             |
|             |                  | Updated Table 48: I/O static characteristics                                                              |
|             |                  | Undated Table 51: NPST nin characteristics                                                                |
|             |                  | Undated Table 56: 1 <sup>2</sup> C characteristics                                                        |
|             |                  | Updated Figure 39: $l^2C$ bus AC waveforms and measurement circuit                                        |
|             |                  | Updated Section 5.3.19: Communications interfaces.                                                        |
|             |                  | Updated Table 67: ADC characteristics.                                                                    |
|             |                  | Added Table 70: Temperature sensor calibration values.                                                    |
|             |                  | Added Table 73: Internal reference voltage calibration values.                                            |
|             |                  | Updated Section 5.3.26: FSMC characteristics.                                                             |
|             |                  | Updated Section 5.3.28: SD/SDIO MMC card host interface (SDIO)                                            |
|             |                  | characteristics.                                                                                          |
|             |                  | Updated Table 23: Typical and maximum current consumptions in Stop mode.                                  |
|             |                  | Updated Section : SPI interface characteristics included Table 55.                                        |
|             |                  | Updated Section : I2S interface characteristics included Table 56.                                        |
|             |                  | Updated Table 64: Dynamic characteristics: Eternity MAC signals for SMI.                                  |
|             |                  | Updated Table 66: Dynamic characteristics: Ethernet MAC signals for MII.                                  |

| Table 100. | Document revision | historv | (continued) |
|------------|-------------------|---------|-------------|
|            | Document revision | motory  | (continued) |

