



#### Welcome to E-XFL.COM

### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Product Status             | Active                                                                                    |
|----------------------------|-------------------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                                           |
| Core Size                  | 32-Bit Single-Core                                                                        |
| Speed                      | 168MHz                                                                                    |
| Connectivity               | CANbus, DCMI, EBI/EMI, Ethernet, I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB OTG |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT                         |
| Number of I/O              | 140                                                                                       |
| Program Memory Size        | 1MB (1M × 8)                                                                              |
| Program Memory Type        | FLASH                                                                                     |
| EEPROM Size                | -                                                                                         |
| RAM Size                   | 192К х 8                                                                                  |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                                               |
| Data Converters            | A/D 24x12b; D/A 2x12b                                                                     |
| Oscillator Type            | Internal                                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                         |
| Mounting Type              | Surface Mount                                                                             |
| Package / Case             | 201-UFBGA                                                                                 |
| Supplier Device Package    | 176+25UFBGA (10x10)                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32f417igh6tr                   |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

- 8- to 14-bit parallel camera interface up to 54 Mbytes/s
- Cryptographic acceleration: hardware acceleration for AES 128, 192, 256, Triple DES, HASH (MD5, SHA-1), and HMAC
- True random number generator
- CRC calculation unit
- 96-bit unique ID
- RTC: subsecond accuracy, hardware calendar

|             | Table II Device cullinary                                                       |
|-------------|---------------------------------------------------------------------------------|
| Reference   | Part number                                                                     |
| STM32F415xx | STM32F415RG, STM32F415VG, STM32F415ZG, STM32F415OG                              |
| STM32F417xx | STM32F417VG, STM32F417IG, STM32F417ZG, STM32F417VE,<br>STM32F417ZE, STM32F417IE |

### Table 1. Device summary



| 8 | <b>Revision history</b> |  | 195 |
|---|-------------------------|--|-----|
|---|-------------------------|--|-----|



## 2.2.1 ARM<sup>®</sup> Cortex<sup>®</sup>-M4 core with FPU and embedded Flash and SRAM

The ARM Cortex-M4 processor with FPU is the latest generation of ARM processors for embedded systems. It was developed to provide a low-cost platform that meets the needs of MCU implementation, with a reduced pin count and low-power consumption, while delivering outstanding computational performance and an advanced response to interrupts.

The ARM Cortex-M4 32-bit RISC processor with FPU features exceptional code-efficiency, delivering the high-performance expected from an ARM core in the memory size usually associated with 8- and 16-bit devices.

The processor supports a set of DSP instructions which allow efficient signal processing and complex algorithm execution.

Its single precision FPU (floating point unit) speeds up software development by using metalanguage development tools, while avoiding saturation.

The STM32F415xx and STM32F417xx family is compatible with all ARM tools and software.

*Figure 5* shows the general block diagram of the STM32F41xxx family.

Note: Cortex-M4 with FPU is binary compatible with Cortex-M3.

### 2.2.2 Adaptive real-time memory accelerator (ART Accelerator<sup>™</sup>)

The ART Accelerator<sup>™</sup> is a memory accelerator which is optimized for STM32 industrystandard ARM<sup>®</sup> Cortex<sup>®</sup>-M4 with FPU processors. It balances the inherent performance advantage of the ARM Cortex-M4 with FPU over Flash memory technologies, which normally requires the processor to wait for the Flash memory at higher frequencies.

To release the processor full 210 DMIPS performance at this frequency, the accelerator implements an instruction prefetch queue and branch cache, which increases program execution speed from the 128-bit Flash memory. Based on CoreMark benchmark, the performance achieved thanks to the ART accelerator is equivalent to 0 wait state program execution from Flash memory at a CPU frequency up to 168 MHz.

### 2.2.3 Memory protection unit

The memory protection unit (MPU) is used to manage the CPU accesses to memory to prevent one task to accidentally corrupt the memory or resources used by any other active task. This memory area is organized into up to 8 protected areas that can in turn be divided up into 8 subareas. The protection area sizes are between 32 bytes and the whole 4 gigabytes of addressable memory.

The MPU is especially helpful for applications where some critical or certified code has to be protected against the misbehavior of other tasks. It is usually managed by an RTOS (real-time operating system). If a program accesses a memory location that is prohibited by the MPU, the RTOS can detect it and take action. In an RTOS environment, the kernel can dynamically update the MPU area setting, based on the process to be executed.

The MPU is optional and can be bypassed for applications that do not need it.

### 2.2.4 Embedded Flash memory

The STM32F41xxx devices embed a Flash memory of 512 Kbytes or 1 Mbytes available for storing programs and data.



DocID022063 Rev 8

# 2.2.11 External interrupt/event controller (EXTI)

The external interrupt/event controller consists of 23 edge-detector lines used to generate interrupt/event requests. Each line can be independently configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 140 GPIOs can be connected to the 16 external interrupt lines.

### 2.2.12 Clocks and startup

On reset the 16 MHz internal RC oscillator is selected as the default CPU clock. The 16 MHz internal RC oscillator is factory-trimmed to offer 1% accuracy over the full temperature range. The application can then select as system clock either the RC oscillator or an external 4-26 MHz clock source. This clock can be monitored for failure. If a failure is detected, the system automatically switches back to the internal RC oscillator and a software interrupt is generated (if enabled). This clock source is input to a PLL thus allowing to increase the frequency up to 168 MHz. Similarly, full interrupt management of the PLL clock entry is available when necessary (for example if an indirectly used external oscillator fails).

Several prescalers allow the configuration of the three AHB buses, the high-speed APB (APB2) and the low-speed APB (APB1) domains. The maximum frequency of the three AHB buses is 168 MHz while the maximum frequency of the high-speed APB domains is 84 MHz. The maximum allowed frequency of the low-speed APB domain is 42 MHz.

The devices embed a dedicated PLL (PLLI2S) which allows to achieve audio class performance. In this case, the  $I^2S$  master clock can generate all standard sampling frequencies from 8 kHz to 192 kHz.

### 2.2.13 Boot modes

At startup, boot pins are used to select one out of three boot options:

- Boot from user Flash
- Boot from system memory
- Boot from embedded SRAM

The boot loader is located in system memory. It is used to reprogram the Flash memory by using USART1 (PA9/PA10), USART3 (PC10/PC11 or PB10/PB11), CAN2 (PB5/PB13), USB OTG FS in Device mode (PA11/PA12) through DFU (device firmware upgrade).

### 2.2.14 Power supply schemes

- V<sub>DD</sub> = 1.8 to 3.6 V: external power supply for I/Os and the internal regulator (when enabled), provided externally through V<sub>DD</sub> pins.
- V<sub>SSA</sub>, V<sub>DDA</sub> = 1.8 to 3.6 V: external analog power supplies for ADC, DAC, Reset blocks, RCs and PLL. V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD</sub> and V<sub>SS</sub>, respectively.
- V<sub>BAT</sub> = 1.65 to 3.6 V: power supply for RTC, external clock 32 kHz oscillator and backup registers (through power switch) when V<sub>DD</sub> is not present.

Refer to Figure 21: Power supply scheme for more details.





Figure 8. PDR\_ON and NRST control with internal reset OFF



## 2.2.16 Voltage regulator

The regulator has four operating modes:

- Regulator ON
  - Main regulator mode (MR)
  - Low-power regulator (LPR)
  - Power-down
- Regulator OFF

### **Regulator ON**

On packages embedding the BYPASS\_REG pin, the regulator is enabled by holding BYPASS\_REG low. On all other packages, the regulator is always enabled.

There are three power modes configured by software when regulator is ON:

- MR is used in the nominal regulation mode (With different voltage scaling in Run) In Main regulator mode (MR mode), different voltage scaling are provided to reach the best compromise between maximum frequency and dynamic power consumption. Refer to *Table 14: General operating conditions*.
- LPR is used in the Stop modes
   The LP regulator mode is configured by software when entering Stop mode.
- Power-down is used in Standby mode.
  - The Power-down mode is activated only when entering in Standby mode. The regulator output is in high impedance and the kernel circuitry is powered down, inducing zero consumption. The contents of the registers and SRAM are lost)



To synchronize A/D conversion and timers, the ADCs could be triggered by any of TIM1, TIM2, TIM3, TIM4, TIM5, or TIM8 timer.

### 2.2.37 Temperature sensor

The temperature sensor has to generate a voltage that varies linearly with temperature. The conversion range is between 1.8 V and 3.6 V. The temperature sensor is internally connected to the ADC1\_IN16 input channel which is used to convert the sensor output voltage into a digital value.

As the offset of the temperature sensor varies from chip to chip due to process variation, the internal temperature sensor is mainly suitable for applications that detect temperature changes instead of absolute temperatures. If an accurate temperature reading is needed, then an external temperature sensor part should be used.

### 2.2.38 Digital-to-analog converter (DAC)

The two 12-bit buffered DAC channels can be used to convert two digital signals into two analog voltage signal outputs.

This dual digital Interface supports the following features:

- two DAC converters: one for each output channel
- 8-bit or 12-bit monotonic output
- left or right data alignment in 12-bit mode
- synchronized update capability
- noise-wave generation
- triangular-wave generation
- dual DAC channel independent or simultaneous conversions
- DMA capability for each channel
- external triggers for conversion
- input voltage reference V<sub>REF+</sub>

Eight DAC trigger inputs are used in the device. The DAC channels are triggered through the timer update outputs that are also connected to different DMA streams.

### 2.2.39 Serial wire JTAG debug port (SWJ-DP)

The ARM SWJ-DP interface is embedded, and is a combined JTAG and serial wire debug port that enables either a serial wire debug or a JTAG probe to be connected to the target.

Debug is performed using 2 pins only instead of 5 required by the JTAG (JTAG pins could be re-use as GPIO with alternate function): the JTAG TMS and TCK pins are shared with SWDIO and SWCLK, respectively, and a specific sequence on the TMS pin is used to switch between JTAG-DP and SW-DP.





|        |         | Pin r   | າumb    | er       |         |                                                      |          |                 |       |                                                                                   |                         |
|--------|---------|---------|---------|----------|---------|------------------------------------------------------|----------|-----------------|-------|-----------------------------------------------------------------------------------|-------------------------|
| LQFP64 | WLCSP90 | LQFP100 | LQFP144 | UFBGA176 | LQFP176 | Pin name<br>(function after<br>reset) <sup>(1)</sup> | Pin type | I / O structure | Notes | Alternate functions                                                               | Additional<br>functions |
| -      | -       | -       | -       | C14      | 133     | PI2                                                  | I/O      | FT              | -     | TIM8_CH4 /SPI2_MISO /<br>DCMI_D9 / I2S2ext_SD/<br>EVENTOUT                        | -                       |
| -      | -       | -       | -       | C13      | 134     | PI3                                                  | I/O      | FT              |       | TIM8_ETR / SPI2_MOSI /<br>I2S2_SD / DCMI_D10/<br>EVENTOUT                         | -                       |
| -      | -       | -       | -       | D9       | 135     | V <sub>SS</sub>                                      | S        | -               | -     | -                                                                                 | -                       |
| -      | -       | -       | -       | C9       | 136     | V <sub>DD</sub>                                      | S        | -               | -     | -                                                                                 | -                       |
| 49     | A2      | 76      | 109     | A14      | 137     | PA14<br>(JTCK/SWCLK)                                 | I/O      | FT              | -     | JTCK-SWCLK/ EVENTOUT                                                              | -                       |
| 50     | В3      | 77      | 110     | A13      | 138     | PA15<br>(JTDI)                                       | I/O      | FT              | -     | JTDI/ SPI3_NSS/<br>I2S3_WS/TIM2_CH1_ETR<br>/ SPI1_NSS / EVENTOUT                  | -                       |
| 51     | D5      | 78      | 111     | B14      | 139     | PC10                                                 | I/O      | FT              | -     | SPI3_SCK / I2S3_CK/<br>UART4_TX/SDIO_D2 /<br>DCMI_D8 / USART3_TX/<br>EVENTOUT     | -                       |
| 52     | C4      | 79      | 112     | B13      | 140     | PC11                                                 | I/O      | FT              | -     | UART4_RX/ SPI3_MISO /<br>SDIO_D3 /<br>DCMI_D4/USART3_RX /<br>I2S3ext_SD/ EVENTOUT | -                       |
| 53     | A3      | 80      | 113     | A12      | 141     | PC12                                                 | I/O      | FT              | -     | UART5_TX/SDIO_CK /<br>DCMI_D9 / SPI3_MOSI<br>/I2S3_SD / USART3_CK/<br>EVENTOUT    | -                       |
| -      | D6      | 81      | 114     | B12      | 142     | PD0                                                  | I/O      | FT              | -     | FSMC_D2/CAN1_RX/<br>EVENTOUT                                                      | -                       |
| -      | C5      | 82      | 115     | C12      | 143     | PD1                                                  | I/O      | FT              | -     | FSMC_D3 / CAN1_TX/<br>EVENTOUT                                                    | -                       |
| 54     | B4      | 83      | 116     | D12      | 144     | PD2                                                  | I/O      | FT              | -     | TIM3_ETR/UART5_RX/<br>SDIO_CMD / DCMI_D11/<br>EVENTOUT                            | -                       |
| -      | -       | 84      | 117     | D11      | 145     | PD3                                                  | I/O      | FT              | -     | FSMC_CLK/<br>USART2_CTS/<br>EVENTOUT                                              | -                       |

Table 7. STM32F41xxx pin and ball definitions (continued)



| Pins <sup>(1)</sup> | CF     | NOR/PSRAM/<br>SRAM | NOR/PSRAM Mux | NAND 16 bit | LQFP100 <sup>(2)</sup> | (2) |  |
|---------------------|--------|--------------------|---------------|-------------|------------------------|-----|--|
| PG2                 | -      | A12                | -             | -           | -                      | -   |  |
| PG3                 | -      | A13                | -             | -           | -                      | -   |  |
| PG4                 | -      | A14                | -             | -           | -                      | -   |  |
| PG5                 | -      | A15                | -             | -           | -                      | -   |  |
| PG6                 | -      | -                  | -             | INT2        | -                      | -   |  |
| PG7                 | -      | -                  | -             | INT3        | -                      | -   |  |
| PD0                 | D2     | D2                 | DA2           | D2          | Yes                    | Yes |  |
| PD1                 | D3     | D3                 | DA3           | D3          | Yes                    | Yes |  |
| PD3                 | -      | CLK                | CLK           | -           | Yes                    | -   |  |
| PD4                 | NOE    | NOE                | NOE           | NOE         | Yes                    | Yes |  |
| PD5                 | NWE    | NWE                | NWE           | NWE         | Yes                    | Yes |  |
| PD6                 | NWAIT  | NWAIT              | NWAIT         | NWAIT       | Yes                    | Yes |  |
| PD7                 | -      | NE1                | NE1           | NCE2        | Yes                    | Yes |  |
| PG9                 | -      | NE2                | NE2           | NCE3        | -                      | -   |  |
| PG10                | NCE4_1 | NE3                | NE3           | -           | -                      | -   |  |
| PG11                | NCE4_2 | -                  | -             | -           | -                      | -   |  |
| PG12                | -      | NE4                | NE4           | -           | -                      | -   |  |
| PG13                | -      | A24                | A24           | -           | -                      | -   |  |
| PG14                | -      | A25                | A25           | -           | -                      | -   |  |
| PB7                 | -      | NADV               | NADV          | -           | Yes                    | Yes |  |
| PE0                 | -      | NBL0               | NBL0          | -           | Yes                    | -   |  |
| PE1                 | -      | NBL1               | NBL1          | -           | Yes                    | -   |  |

Table 8. FSMC pin definition (continued)

1. Full FSMC features are available on LQFP144, LQFP176, and UFBGA176. The features available on smaller packages are given in the dedicated package column.

2. Ports F and G are not available in devices delivered in 100-pin packages.



70/206

DocID022063 Rev 8

| Port    |      | AF0 | AF1    | AF2      | AF3              | AF4           | AF5                            | AF6                  | AF7                    | AF8                | AF9                       | AF10              | AF11 | AF12                 | AF13     |         |          |
|---------|------|-----|--------|----------|------------------|---------------|--------------------------------|----------------------|------------------------|--------------------|---------------------------|-------------------|------|----------------------|----------|---------|----------|
|         |      | SYS | TIM1/2 | TIM3/4/5 | TIM8/9/10<br>/11 | I2C1/2/3      | SPI1/SPI2/<br>I2S2/I2S2e<br>xt | SPI3/I2Sext<br>/I2S3 | USART1/2/3/<br>I2S3ext | UART4/5/<br>USART6 | CAN1/2<br>TIM12/13/<br>14 | OTG_FS/<br>OTG_HS | ЕТН  | FSMC/SDIO<br>/OTG_FS | DCMI     | AF14 AF | AF15     |
|         | PF0  | -   | -      | -        | -                | I2C2_SDA      | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A0              | -        | -       | EVENTOUT |
|         | PF1  | -   | -      | -        | -                | I2C2_SCL      | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A1              | -        | -       | EVENTOUT |
|         | PF2  | -   | -      | -        | -                | I2C2_<br>SMBA | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A2              | -        | -       | EVENTOUT |
|         | PF3  | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A3              | -        | -       | EVENTOUT |
|         | PF4  | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A4              | -        | -       | EVENTOUT |
|         | PF5  | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A5              | -        | -       | EVENTOUT |
|         | PF6  | -   | -      | -        | TIM10_CH1        | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_NIORD           | -        | -       | EVENTOUT |
| D. I.F. | PF7  | -   | -      | -        | TIM11_CH1        | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_NREG            | -        | -       | EVENTOUT |
| Ροπι    | PF8  | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | TIM13_CH1                 | -                 | -    | FSMC_<br>NIOWR       | -        | -       | EVENTOUT |
|         | PF9  | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | TIM14_CH1                 | -                 | -    | FSMC_CD              | -        | -       | EVENTOUT |
|         | PF10 | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_INTR            | -        | -       | EVENTOUT |
|         | PF11 | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    |                      | DCMI_D12 | -       | EVENTOUT |
|         | PF12 | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A6              | -        | -       | EVENTOUT |
|         | PF13 | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A7              | -        | -       | EVENTOUT |
|         | PF14 | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A8              | -        | -       | EVENTOUT |
|         | PF15 | -   | -      | -        | -                | -             | -                              | -                    | -                      | -                  | -                         | -                 | -    | FSMC_A9              | -        | -       | EVENTOUT |

 Table 9. Alternate function mapping (continued)

# 4 Memory mapping

The memory map is shown in *Figure 18*.





DocID022063 Rev 8



| Bus  | Boundary address          | Peripheral         |
|------|---------------------------|--------------------|
|      | 0x4001 4C00 - 0x4001 57FF | Reserved           |
|      | 0x4001 4800 - 0x4001 4BFF | TIM11              |
|      | 0x4001 4400 - 0x4001 47FF | TIM10              |
|      | 0x4001 4000 - 0x4001 43FF | TIM9               |
|      | 0x4001 3C00 - 0x4001 3FFF | EXTI               |
|      | 0x4001 3800 - 0x4001 3BFF | SYSCFG             |
|      | 0x4001 3400 - 0x4001 37FF | Reserved           |
|      | 0x4001 3000 - 0x4001 33FF | SPI1               |
| APB2 | 0x4001 2C00 - 0x4001 2FFF | SDIO               |
|      | 0x4001 2400 - 0x4001 2BFF | Reserved           |
|      | 0x4001 2000 - 0x4001 23FF | ADC1 - ADC2 - ADC3 |
|      | 0x4001 1800 - 0x4001 1FFF | Reserved           |
|      | 0x4001 1400 - 0x4001 17FF | USART6             |
|      | 0x4001 1000 - 0x4001 13FF | USART1             |
|      | 0x4001 0800 - 0x4001 0FFF | Reserved           |
|      | 0x4001 0400 - 0x4001 07FF | TIM8               |
|      | 0x4001 0000 - 0x4001 03FF | TIM1               |
|      | 0x4000 7800- 0x4000 FFFF  | Reserved           |



| Symbol                                  | Parameter                                                                          | Conditions                                                                                | Min  | Тур  | Max  | Unit |
|-----------------------------------------|------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|------|------|------|
| V                                       | Brownout level 2                                                                   | Falling edge                                                                              | 2.44 | 2.50 | 2.56 | V    |
| VBOR2                                   | threshold                                                                          | Rising edge                                                                               | 2.53 | 2.59 | 2.63 | V    |
| M                                       | Brownout level 3                                                                   | Falling edge                                                                              | 2.75 | 2.83 | 2.88 | V    |
| V <sub>BOR3</sub>                       | threshold                                                                          | Rising edge                                                                               | 2.85 | 2.92 | 2.97 | V    |
| V <sub>BORhyst</sub> <sup>(1)</sup>     | BOR hysteresis                                                                     | -                                                                                         | -    | 100  | -    | mV   |
| T <sub>RSTTEMPO</sub> <sup>(1)(2)</sup> | Reset temporization                                                                | -                                                                                         | 0.5  | 1.5  | 3.0  | ms   |
| I <sub>RUSH</sub> <sup>(1)</sup>        | InRush current on<br>voltage regulator<br>power-on (POR or<br>wakeup from Standby) | -                                                                                         | -    | 160  | 200  | mA   |
| E <sub>RUSH</sub> <sup>(1)</sup>        | InRush energy on<br>voltage regulator<br>power-on (POR or<br>wakeup from Standby)  | V <sub>DD</sub> = 1.8 V, T <sub>A</sub> = 105 °C,<br>I <sub>RUSH</sub> = 171 mA for 31 μs | -    | -    | 5.4  | μC   |

| Table 19. Embedded reset and | power control block characteristics | (continued) |
|------------------------------|-------------------------------------|-------------|
|                              |                                     |             |

1. Guaranteed by design.

2. The reset temporization is measured from the power-on (POR reset or wakeup from  $V_{BAT}$ ) to the instant when first instruction is read by the user application code.

## 5.3.6 Supply current characteristics

The current consumption is a function of several parameters and factors such as the operating voltage, ambient temperature, I/O pin loading, device software configuration, operating frequencies, I/O pin switching rate, program location in memory and executed binary code.

The current consumption is measured as described in *Figure 22: Current consumption measurement scheme*.

All Run mode current consumption measurements given in this section are performed using a CoreMark-compliant code.

### Typical and maximum current consumption

The MCU is placed under the following conditions:

- At startup, all I/O pins are configured as analog inputs by firmware.
- All peripherals are disabled except if it is explicitly mentioned.
- The Flash memory access time is adjusted to f<sub>HCLK</sub> frequency (0 wait state from 0 to 30 MHz, 1 wait state from 30 to 60 MHz, 2 wait states from 60 to 90 MHz, 3 wait states from 90 to 120 MHz, 4 wait states from 120 to 150 MHz, and 5 wait states from 150 to 168 MHz).
- When the peripherals are enabled HCLK is the system clock, f<sub>PCLK1</sub> = f<sub>HCLK</sub>/4, and f<sub>PCLK2</sub> = f<sub>HCLK</sub>/2, except is explicitly mentioned.
- The maximum values are obtained for  $V_{DD}$  = 3.6 V and maximum ambient temperature (T<sub>A</sub>), and the typical values for T<sub>A</sub>= 25 °C and V<sub>DD</sub> = 3.3 V unless otherwise specified.





Figure 29. Typical  $V_{BAT}$  current consumption (LSE and RTC ON/backup RAM ON)



|                                 |                                                                                                                                                                                                                                                           | Functional s       |                    |      |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------|
| Symbol                          | Description                                                                                                                                                                                                                                               | Negative injection | Positive injection | Unit |
|                                 | Injected current on BOOT0 pin                                                                                                                                                                                                                             | - 0                | NA                 |      |
|                                 | Injected current on NRST pin                                                                                                                                                                                                                              | - 0                | NA                 |      |
| I <sub>INJ</sub> <sup>(1)</sup> | Injected current on PE2, PE3, PE4, PE5, PE6,<br>PI8, PC13, PC14, PC15, PI9, PI10, PI11, PF0,<br>PF1, PF2, PF3, PF4, PF5, PF10, PH0/OSC_IN,<br>PH1/OSC_OUT, PC0, PC1, PC2, PC3, PB6,<br>PB7, PB8, PB9, PE0, PE1, PI4, PI5, PI6, PI7,<br>PDR_ON, BYPASS_REG | - 0                | NA                 | mA   |
|                                 | Injected current on all FT pins                                                                                                                                                                                                                           | - 5                | NA                 |      |
|                                 | Injected current on any other pin                                                                                                                                                                                                                         | - 5                | +5                 |      |

### Table 47. I/O current injection susceptibility

1. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative currents.

# 5.3.16 I/O port characteristics

### General input/output characteristics

Unless otherwise specified, the parameters given in *Table 48* are derived from tests performed under the conditions summarized in *Table 14*. All I/Os are CMOS and TTL compliant.

| Symbol          | Parameter                      | Conditions                                                      | Min                                     | Тур | Мах                                     | Unit |
|-----------------|--------------------------------|-----------------------------------------------------------------|-----------------------------------------|-----|-----------------------------------------|------|
|                 | FT, TTa and NRST I/O input low |                                                                 | -                                       | -   | 0.3V <sub>DD</sub> -0.04 <sup>(1)</sup> |      |
|                 | level voltage                  | 1.7 v ≤v <sub>DD</sub> ≤3.0 v                                   | -                                       | -   | 0.3V <sub>DD</sub> <sup>(2)</sup>       |      |
| V <sub>IL</sub> | BOOT0 I/O input low level      | 1.75 V ≤V <sub>DD</sub> ≤3.6 V<br>-40 °C≤T <sub>A</sub> ≤105 °C | -                                       | -   |                                         |      |
|                 | voltage                        | 1.7 V ≤V <sub>DD</sub> ≤3.6 V<br>0 °C≤T <sub>A</sub> ≤105 °C    | -                                       | -   | 0.1VDD-+0.1                             | V    |
|                 | FT, TTa and NRST I/O input low | 1710 261                                                        | 0.45V <sub>DD</sub> +0.3 <sup>(1)</sup> | -   | -                                       | v    |
|                 | level voltage                  | 1.7 V ≤V <sub>DD</sub> ≤3.0 V                                   | 0.7V <sub>DD</sub> <sup>(2)</sup>       | -   | -                                       |      |
| V <sub>IH</sub> | BOOT0 I/O input low level      | 1.75 V ≤V <sub>DD</sub> ≤3.6 V<br>-40 °C≤T <sub>A</sub> ≤105 °C | $0.17 V_{-} + 0.7^{(1)}$                | -   | -                                       |      |
|                 | voltage                        | 1.7 V ≤V <sub>DD</sub> ≤3.6 V<br>0 °C≤T <sub>A</sub> ≤105 °C    | 0.17 VDD+0.7 V                          | -   | -                                       |      |

| Table 48. | I/O | static | characteristics |
|-----------|-----|--------|-----------------|
| 14010 101 |     |        |                 |



### SPI interface characteristics

Unless otherwise specified, the parameters given in *Table 55* for SPI are derived from tests performed under the ambient temperature,  $f_{PCLKx}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 14* with the following configuration:

- Output speed is set to OSPEEDRy[1:0] = 10
- Capacitive load C = 30 pF
- Measurement points are done at CMOS levels: 0.5 V<sub>DD</sub>

Refer to Section 5.3.16: I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO).

| Symbol                | Parameter                            | Conditions                                              | Min | Тур | Max | Unit  |
|-----------------------|--------------------------------------|---------------------------------------------------------|-----|-----|-----|-------|
| fscк                  | SPI clock frequency                  | Master mode, SPI1,<br>2.7V < V <sub>DD</sub> < 3.6V     |     | -   | 42  | - MHz |
|                       |                                      | Slave mode, SPI1,<br>2.7V < V <sub>DD</sub> < 3.6V      | -   |     | 42  |       |
| 1/t <sub>c(SCK)</sub> |                                      | Master mode, SPI1/2/3,<br>1.7V < V <sub>DD</sub> < 3.6V |     | -   | 21  |       |
|                       |                                      | Slave mode, SPI1/2/3,<br>1.7V < V <sub>DD</sub> < 3.6V  | -   |     | 21  |       |
| Duty(SCK)             | Duty cycle of SPI clock<br>frequency | Slave mode                                              | 30  | 50  | 70  | %     |

### Table 55. SPI dynamic characteristics<sup>(1)</sup>





Figure 49. ADC accuracy characteristics

- See also Table 68. 1.
- 2. Example of an actual transfer curve.
- Ideal transfer curve. 3.
- 4. End point correlation line.
- $E_T$  = Total Unadjusted Error: maximum deviation between the actual and the ideal transfer curves. 5. EG = Offset Error: deviation between the first actual transition and the first ideal one. EG = Gain Error: deviation between the last ideal transition and the last actual one.
  - ED = Differential Linearity Error: maximum deviation between actual steps and the ideal one.

EL = Integral Linearity Error: maximum deviation between any actual transition and the end point correlation line.





- Refer to Table 67 for the values of  $\mathsf{R}_{AIN},\,\mathsf{R}_{ADC}\,\text{and}\,\mathsf{C}_{ADC}.$ 1.
- $C_{parasitic}$  represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 5 pF). A high  $C_{parasitic}$  value downgrades conversion accuracy. To remedy this,  $f_{ADC}$  should be reduced. 2.





Figure 61. Synchronous non-multiplexed PSRAM write timings

### Table 82. Synchronous non-multiplexed PSRAM write timings<sup>(1)(2)</sup>

| Symbol                      | Parameter                                  | Min                | Max | Unit |
|-----------------------------|--------------------------------------------|--------------------|-----|------|
| t <sub>w(CLK)</sub>         | FSMC_CLK period                            | 2T <sub>HCLK</sub> | -   | ns   |
| t <sup>d(CLKL-NExL)</sup>   | FSMC_CLK low to FSMC_NEx low (x=02)        | -                  | 1   | ns   |
| t <sub>d(CLKL-NExH)</sub>   | FSMC_CLK low to FSMC_NEx high (x= 02)      | 1                  | -   | ns   |
| t <sub>d(CLKL-NADVL)</sub>  | FSMC_CLK low to FSMC_NADV low              | -                  | 7   | ns   |
| t <sub>d(CLKL-NADVH)</sub>  | FSMC_CLK low to FSMC_NADV high             | 6                  | -   | ns   |
| t <sub>d(CLKL-AV)</sub>     | FSMC_CLK low to FSMC_Ax valid (x=1625)     | -                  | 0   | ns   |
| t <sub>d(CLKL-AIV)</sub>    | FSMC_CLK low to FSMC_Ax invalid (x=1625)   | 6                  | -   | ns   |
| t <sub>d(CLKL-NWEL)</sub>   | FSMC_CLK low to FSMC_NWE low               | -                  | 1   | ns   |
| t <sub>d(CLKL-NWEH)</sub>   | FSMC_CLK low to FSMC_NWE high              | 2                  | -   | ns   |
| t <sub>d(CLKL-Data)</sub>   | FSMC_D[15:0] valid data after FSMC_CLK low | -                  | 3   | ns   |
| t <sub>d(CLKL-NBLH)</sub>   | FSMC_CLK low to FSMC_NBL high              | 3                  | -   | ns   |
| t <sub>su(NWAIT-CLKH)</sub> | FSMC_NWAIT valid before FSMC_CLK high      | 4                  | -   | ns   |
| t <sub>h(CLKH-NWAIT)</sub>  | FSMC_NWAIT valid after FSMC_CLK high       | 0                  | -   | ns   |

1. C<sub>L</sub> = 30 pF.

2. Guaranteed by characterization.



### PC Card/CompactFlash controller waveforms and timings

*Figure 62* through *Figure 67* represent synchronous waveforms, and *Table 83* and *Table 84* provide the corresponding timings. The results shown in this table are obtained with the following FSMC configuration:

- COM.FSMC\_SetupTime = 0x04;
- COM.FSMC\_WaitSetupTime = 0x07;
- COM.FSMC\_HoldSetupTime = 0x04;
- COM.FSMC\_HiZSetupTime = 0x00;
- ATT.FSMC\_SetupTime = 0x04;
- ATT.FSMC\_WaitSetupTime = 0x07;
- ATT.FSMC\_HoldSetupTime = 0x04;
- ATT.FSMC\_HiZSetupTime = 0x00;
- IO.FSMC\_SetupTime = 0x04;
- IO.FSMC\_WaitSetupTime = 0x07;
- IO.FSMC\_HoldSetupTime = 0x04;
- IO.FSMC\_HiZSetupTime = 0x00;
- TCLRSetupTime = 0;
- TARSetupTime = 0.

In all timing tables, the  $T_{HCLK}$  is the HCLK clock period.

# Figure 62. PC Card/CompactFlash controller waveforms for common memory read access



### 1. FSMC\_NCE4\_2 remains high (inactive during 8-bit access.



### **Device marking for LQPF144**

The following figure gives an example of topside marking and pin 1 position identifier location.

Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below.





 Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.



# 6.5 UFBGA176+25 package information



Figure 87. UFBGA176+25 ball, 10 x 10 mm, 0.65 mm pitch, ultra fine pitch ball grid array package outline

1. Drawing is not to scale.

# Table 95. UFBGA176+25 ball, 10 × 10 × 0.65 mm pitch, ultra thin fine pitchball grid array mechanical data

| Symbol | millimeters |        |        | inches <sup>(1)</sup> |        |        |  |
|--------|-------------|--------|--------|-----------------------|--------|--------|--|
|        | Min         | Тур    | Мах    | Min                   | Тур    | Мах    |  |
| A      | -           | -      | 0.600  | -                     | -      | 0.0236 |  |
| A1     | -           | -      | 0.110  | -                     | -      | 0.0043 |  |
| A2     | -           | 0.130  | -      | -                     | 0.0051 | -      |  |
| A3     | -           | 0.450  | -      | -                     | 0.0177 | -      |  |
| A4     | -           | 0.320  | -      | -                     | 0.0126 | -      |  |
| b      | 0.240       | 0.290  | 0.340  | 0.0094                | 0.0114 | 0.0134 |  |
| D      | 9.850       | 10.000 | 10.150 | 0.3878                | 0.3937 | 0.3996 |  |
| D1     | -           | 9.100  | -      | -                     | 0.3583 | -      |  |
| E      | 9.850       | 10.000 | 10.150 | 0.3878                | 0.3937 | 0.3996 |  |
| E1     | -           | 9.100  | -      | -                     | 0.3583 | -      |  |
| е      | -           | 0.650  | -      | -                     | 0.0256 | -      |  |
| Z      | -           | 0.450  | -      | -                     | 0.0177 | -      |  |
| ddd    | -           | -      | 0.080  | -                     | -      | 0.0031 |  |

