



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 50MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                               |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                             |
| Number of I/O              | 33                                                                    |
| Program Memory Size        | 128KB (128K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 16K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                          |
| Data Converters            | A/D 16x16b                                                            |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                    |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 48-LQFP                                                               |
| Supplier Device Package    | 48-LQFP (7x7)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk10dn128vlf5 |
|                            |                                                                       |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1 Ordering parts

# 1.1 Determining valid orderable parts

Valid orderable part numbers are provided on the web. To determine the orderable part numbers for this device, go to http://www.freescale.com and perform a part number search for the following device numbers: PK10 and MK10.

# 2 Part identification

### 2.1 Description

Part numbers for the chip have fields that identify the specific part. You can use the values of these fields to determine the specific part you have received.

# 2.2 Format

Part numbers for this device have the following format:

Q K## A M FFF R T PP CC N

# 2.3 Fields

This table lists the possible values for each field in the part number (not all combinations are valid):

| Field | Description          | Values                                                                                     |
|-------|----------------------|--------------------------------------------------------------------------------------------|
| Q     | Qualification status | <ul> <li>M = Fully qualified, general market flow</li> <li>P = Prequalification</li> </ul> |
| K##   | Kinetis family       | • K10                                                                                      |
| A     | Key attribute        | <ul> <li>D = Cortex-M4 w/ DSP</li> <li>F = Cortex-M4 w/ DSP and FPU</li> </ul>             |
| М     | Flash memory type    | <ul> <li>N = Program flash only</li> <li>X = Program flash and FlexMemory</li> </ul>       |

Table continues on the next page ...

### 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | _    | 7    | pF   |

# 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- *Handling ratings* apply when the chip is not powered.

### 3.4.1 Example

This is an example of an operating rating:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

# 3.5 Result of exceeding a rating



# 4 Ratings

# 4.1 Thermal handling ratings

| Symbol           | Description                   | Min. | Max. | Unit | Notes |
|------------------|-------------------------------|------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55  | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _    | 260  | °C   | 2     |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

### 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | —    | 3    | —    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   |       |

1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.

2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

### 4.4 Voltage and current operating ratings

| Symbol          | Description            | Min. | Max. | Unit |
|-----------------|------------------------|------|------|------|
| V <sub>DD</sub> | Digital supply voltage | -0.3 | 3.8  | V    |

Table continues on the next page ...

#### 5.2.1 Voltage and current operating requirements Table 1. Voltage and current operating requirements

| Symbol                             | Description                                                                                                                                                        | Min.                  | Max.                 | Unit | Notes |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------------------|------|-------|
| $V_{DD}$                           | Supply voltage                                                                                                                                                     | 1.71                  | 3.6                  | V    |       |
| V <sub>DDA</sub>                   | Analog supply voltage                                                                                                                                              | 1.71                  | 3.6                  | V    |       |
| V <sub>DD</sub> – V <sub>DDA</sub> | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                                                                                          | -0.1                  | 0.1                  | V    |       |
| $V_{SS} - V_{SSA}$                 | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                                                                                          | -0.1                  | 0.1                  | V    |       |
| V <sub>BAT</sub>                   | RTC battery supply voltage                                                                                                                                         | 1.71                  | 3.6                  | V    |       |
| V <sub>IH</sub>                    | Input high voltage                                                                                                                                                 |                       |                      |      |       |
|                                    | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                                                                                                       | $0.7 \times V_{DD}$   | —                    | V    |       |
|                                    | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                                                                                                       | $0.75 \times V_{DD}$  | —                    | V    |       |
| V <sub>IL</sub>                    | Input low voltage                                                                                                                                                  |                       |                      |      |       |
|                                    | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                                                                                                       | _                     | $0.35 \times V_{DD}$ | V    |       |
|                                    | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                                                                                                       | _                     | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>                   | Input hysteresis                                                                                                                                                   | $0.06 \times V_{DD}$  | —                    | V    |       |
| I <sub>ICIO</sub>                  | I/O pin DC injection current — single pin                                                                                                                          |                       |                      |      | 1     |
|                                    | <ul> <li>V<sub>IN</sub> &lt; V<sub>SS</sub>-0.3V (Negative current injection)</li> </ul>                                                                           |                       |                      | mA   |       |
|                                    | <ul> <li>V<sub>IN</sub> &gt; V<sub>DD</sub>+0.3V (Positive current injection)</li> </ul>                                                                           | -3                    | —                    |      |       |
|                                    |                                                                                                                                                                    | —                     | +3                   |      |       |
| I <sub>ICcont</sub>                | Contiguous pin DC injection current —regional limit,<br>includes sum of negative injection currents or sum of<br>positive injection currents of 16 contiguous pins |                       |                      |      |       |
|                                    | Negative current injection                                                                                                                                         | -25                   | —                    | mA   |       |
|                                    | Positive current injection                                                                                                                                         | —                     | +25                  |      |       |
| V <sub>RAM</sub>                   | V <sub>DD</sub> voltage required to retain RAM                                                                                                                     | 1.2                   |                      | V    |       |
| V <sub>RFVBAT</sub>                | V <sub>BAT</sub> voltage required to retain the VBAT register file                                                                                                 | V <sub>POR_VBAT</sub> | _                    | V    |       |

All analog pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub> through ESD protection diodes. If V<sub>IN</sub> is greater than V<sub>AIO\_MIN</sub> (=V<sub>SS</sub>-0.3V) and V<sub>IN</sub> is less than V<sub>AIO\_MAX</sub>(=V<sub>DD</sub>+0.3V) is observed, then there is no need to provide current limiting resistors at the pads. If these limits cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=(V<sub>AIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>IC</sub>I. The positive injection current limiting resistor is calculated as R=(V<sub>IN</sub>-V<sub>AIO\_MAX</sub>)/II<sub>IC</sub>I. Select the larger of these two calculated resistances.

### 5.2.2 LVD and POR operating requirements Table 2. V<sub>DD</sub> supply LVD and POR operating requirements

| Symbol           | Description                    | Min. | Тур. | Max. | Unit | Notes |
|------------------|--------------------------------|------|------|------|------|-------|
| V <sub>POR</sub> | Falling VDD POR detect voltage | 0.8  | 1.1  | 1.5  | V    |       |

Table continues on the next page ...

#### General

| Symbol             | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-------------------------------------------------------------|------|------|------|------|-------|
| $V_{LVDH}$         | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V    |       |
|                    | Low-voltage warning thresholds — high range                 |      |      |      |      | 1     |
| $V_{LVW1H}$        | Level 1 falling (LVWV=00)                                   | 2.62 | 2.70 | 2.78 | v    |       |
| V <sub>LVW2H</sub> | Level 2 falling (LVWV=01)                                   | 2.72 | 2.80 | 2.88 | v    |       |
| V <sub>LVW3H</sub> | Level 3 falling (LVWV=10)                                   | 2.82 | 2.90 | 2.98 | v    |       |
| $V_{LVW4H}$        | Level 4 falling (LVWV=11)                                   | 2.92 | 3.00 | 3.08 | V    |       |
| V <sub>HYSH</sub>  | Low-voltage inhibit reset/recover hysteresis — high range   | _    | ±80  | _    | mV   |       |
| $V_{LVDL}$         | Falling low-voltage detect threshold — low range (LVDV=00)  | 1.54 | 1.60 | 1.66 | V    |       |
|                    | Low-voltage warning thresholds — low range                  |      |      |      |      | 1     |
| $V_{LVW1L}$        | Level 1 falling (LVWV=00)                                   | 1.74 | 1.80 | 1.86 | V    |       |
| V <sub>LVW2L</sub> | Level 2 falling (LVWV=01)                                   | 1.84 | 1.90 | 1.96 | v    |       |
| V <sub>LVW3L</sub> | Level 3 falling (LVWV=10)                                   | 1.94 | 2.00 | 2.06 | v    |       |
| $V_{LVW4L}$        | Level 4 falling (LVWV=11)                                   | 2.04 | 2.10 | 2.16 | V    |       |
| V <sub>HYSL</sub>  | Low-voltage inhibit reset/recover hysteresis — low range    | _    | ±60  | -    | mV   |       |
| $V_{BG}$           | Bandgap voltage reference                                   | 0.97 | 1.00 | 1.03 | V    |       |
| t <sub>LPO</sub>   | Internal low power oscillator period — factory trimmed      | 900  | 1000 | 1100 | μs   |       |

### Table 2. V<sub>DD</sub> supply LVD and POR operating requirements (continued)

1. Rising thresholds are falling threshold + hysteresis voltage

#### Table 3. VBAT power operating requirements

| Symbol                | Description                            | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|----------------------------------------|------|------|------|------|-------|
| V <sub>POR_VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8  | 1.1  | 1.5  | V    |       |

| Symbol                | Description                                                                   | Min. | Тур.  | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------|------|-------|------|------|-------|
| I <sub>DD_VLPR</sub>  | Very-low-power run mode current at 3.0 V — all peripheral clocks disabled     | _    | 867   |      | μA   | 6     |
| I <sub>DD_VLPR</sub>  | Very-low-power run mode current at 3.0 V — all peripheral clocks enabled      | _    | 1.1   | _    | mA   | 7     |
| I <sub>DD_VLPW</sub>  | Very-low-power wait mode current at 3.0 V                                     | _    | 509   | —    | μA   | 8     |
| I <sub>DD_STOP</sub>  | Stop mode current at 3.0 V                                                    |      |       |      |      |       |
|                       | ● @ -40 to 25°C                                                               | —    | 310   | 426  | μA   |       |
|                       | • @ 70°C                                                                      | —    | 384   | 458  | μA   |       |
|                       | • @ 105°C                                                                     | —    | 629   | 1100 | μA   |       |
| I <sub>DD_VLPS</sub>  | Very-low-power stop mode current at 3.0 V                                     |      |       |      |      |       |
|                       | ● @ -40 to 25°C                                                               | —    | 3.5   | 22.6 | μA   |       |
|                       | • @ 70°C                                                                      | —    | 20.7  | 52.9 | μA   |       |
|                       | • @ 105°C                                                                     | —    | 85    | 220  | μA   |       |
| I <sub>DD_LLS</sub>   | Low leakage stop mode current at 3.0 V                                        |      |       |      |      |       |
|                       | ● @ -40 to 25°C                                                               | —    | 2.1   | 3.7  | μA   |       |
|                       | • @ 70°C                                                                      | —    | 7.7   | 43.1 | μA   |       |
|                       | • @ 105°C                                                                     | —    | 32.2  | 68   | μA   |       |
| I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current at 3.0 V                                 |      |       |      |      |       |
|                       | ● @ -40 to 25°C                                                               | —    | 1.5   | 2.9  | μA   |       |
|                       | • @ 70°C                                                                      | —    | 4.8   | 22.5 | μA   |       |
|                       | • @ 105°C                                                                     | —    | 20    | 37.8 | μA   |       |
| I <sub>DD_VLLS2</sub> | Very low-leakage stop mode 2 current at 3.0 V                                 |      |       |      |      |       |
|                       | ● @ -40 to 25°C                                                               | —    | 1.4   | 2.8  | μA   |       |
|                       | • @ 70°C                                                                      | —    | 4.1   | 19.2 | μA   |       |
|                       | • @ 105°C                                                                     | —    | 17.3  | 32.4 | μA   |       |
| I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V                                 |      |       |      |      |       |
|                       | • @ -40 to 25°C                                                               | —    | 0.678 | 1.3  | μA   |       |
|                       | • @ 70°C                                                                      | —    | 2.8   | 13.6 | μA   |       |
|                       | • @ 105°C                                                                     | —    | 13.6  | 24.5 | μA   |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit enabled |      |       |      |      |       |
|                       | <ul> <li> @ −40 to 25°C</li> </ul>                                            | —    | 0.367 | 1.0  | μΑ   |       |
|                       | • @ 70°C                                                                      | —    | 2.4   | 13.3 | μΑ   |       |
|                       | • @ 105°C                                                                     |      | 13.2  | 24.1 | μA   |       |

 Table 6. Power consumption operating behaviors (continued)

Table continues on the next page...





Figure 3. VLPR mode supply current vs. core frequency

### 5.2.6 EMC radiated emissions operating behaviors Table 7. EMC radiated emissions operating behaviors for 64LQFP

| Symbol              | Description                        | Frequency<br>band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|-------------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                 | 19   | dBµV | 1,2   |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150                  | 21   | dBµV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                 | 19   | dBµV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000                | 11   | dBµV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15–1000               | L    | _    | 2, 3  |

 Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported

| Board type           | Symbol            | Description                                                                                                          | 48 LQFP | 48 QFN | Unit | Notes |
|----------------------|-------------------|----------------------------------------------------------------------------------------------------------------------|---------|--------|------|-------|
| Single-layer<br>(1s) | R <sub>0JMA</sub> | Thermal<br>resistance,<br>junction to<br>ambient (200 ft./<br>min. air speed)                                        | 58      | 66     | °C/W | 1,3   |
| Four-layer<br>(2s2p) | R <sub>eJMA</sub> | Thermal<br>resistance,<br>junction to<br>ambient (200 ft./<br>min. air speed)                                        | 40      | 23     | °C/W | 3     |
| _                    | R <sub>0JB</sub>  | Thermal<br>resistance,<br>junction to<br>board                                                                       | 24      | 11     | °C/W | 5     |
| _                    | R <sub>θJC</sub>  | Thermal<br>resistance,<br>junction to case                                                                           | 18      | 1.4    | °C/W | 6     |
|                      | Ψ <sub>JT</sub>   | Thermal<br>characterization<br>parameter,<br>junction to<br>package top<br>outside center<br>(natural<br>convection) | 3       | 4      | °C/W | 7     |

1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

2. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air) with the single layer board horizontal. For the LQFP, the board meets the JESD51-3 specification. For the MAPBGA, the board meets the JESD51-9 specification.

3. Determined according to JEDEC Standard JESD51-6, *Integrated Circuits Thermal Test Method Environmental Conditions – Forced Convection (Moving Air)* with the board horizontal.

5. Determined according to JEDEC Standard JESD51-8, *Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board*. Board temperature is measured on the top surface of the board near the package.

- 6. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 7. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air).

# 6 Peripheral operating requirements and behaviors

### 6.1 Core modules





### 6.2 System modules

There are no specifications necessary for the device's system modules.

### 6.3 Clock modules

### 6.3.1 MCG specifications

| Symbol                  | Description                                                                                                          | Min.                            | Тур.      | Max.    | Unit              | Notes |
|-------------------------|----------------------------------------------------------------------------------------------------------------------|---------------------------------|-----------|---------|-------------------|-------|
| f <sub>ints_ft</sub>    | Internal reference frequency (slow clock) —<br>factory trimmed at nominal VDD and 25 °C                              | _                               | 32.768    | _       | kHz               |       |
| f <sub>ints_t</sub>     | Internal reference frequency (slow clock) — user trimmed                                                             | 31.25                           | _         | 39.0625 | kHz               |       |
| $\Delta_{fdco\_res\_t}$ | Resolution of trimmed average DCO output<br>frequency at fixed voltage and temperature —<br>using SCTRIM and SCFTRIM | _                               | ± 0.3     | ± 0.6   | %f <sub>dco</sub> | 1     |
| $\Delta f_{dco_t}$      | Total deviation of trimmed average DCO output frequency over voltage and temperature                                 | _                               | +0.5/-0.7 | ± 3     | %f <sub>dco</sub> | 1     |
| $\Delta f_{dco_t}$      | Total deviation of trimmed average DCO output frequency over fixed voltage and temperature range of 0–70°C           | _                               | ± 0.3     | _       | %f <sub>dco</sub> | 1     |
| f <sub>intf_ft</sub>    | Internal reference frequency (fast clock) —<br>factory trimmed at nominal VDD and 25°C                               | _                               | 4         | _       | MHz               |       |
| f <sub>intf_t</sub>     | Internal reference frequency (fast clock) — user trimmed at nominal VDD and 25 °C                                    | 3                               | _         | 5       | MHz               |       |
| f <sub>loc_low</sub>    | Loss of external clock minimum frequency — RANGE = 00                                                                | (3/5) x<br>f <sub>ints_t</sub>  | _         | —       | kHz               |       |
| f <sub>loc_high</sub>   | Loss of external clock minimum frequency — RANGE = 01, 10, or 11                                                     | (16/5) x<br>f <sub>ints_t</sub> | _         | _       | kHz               |       |
|                         | FL                                                                                                                   | L                               |           |         |                   |       |

#### Table 13. MCG specifications

Table continues on the next page...

| Symbol                | Description                           | Min.   | Тур. | Max.                                                          | Unit | Notes |
|-----------------------|---------------------------------------|--------|------|---------------------------------------------------------------|------|-------|
| J <sub>acc_pll</sub>  | PLL accumulated jitter over 1µs (RMS) |        |      |                                                               |      | 8     |
|                       | • f <sub>vco</sub> = 48 MHz           | —      | 1350 | —                                                             | ps   |       |
|                       | • f <sub>vco</sub> = 100 MHz          | _      | 600  | _                                                             | ps   |       |
| D <sub>lock</sub>     | Lock entry frequency tolerance        | ± 1.49 |      | ± 2.98                                                        | %    |       |
| D <sub>unl</sub>      | Lock exit frequency tolerance         | ± 4.47 |      | ± 5.97                                                        | %    |       |
| t <sub>pll_lock</sub> | Lock detector detection time          |        |      | 150 × 10 <sup>-6</sup><br>+ 1075(1/<br>f <sub>pll_ref</sub> ) | S    | 9     |

Table 13. MCG specifications (continued)

1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).

2. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0.

 The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation (Δf<sub>dco\_t</sub>) over voltage and temperature should be considered.

4. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1.

5. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.

6. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

7. Excludes any oscillator currents that are also consuming power while PLL is in operation.

8. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary.

 This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

### 6.3.2 Oscillator electrical specifications

This section provides the electrical characteristics of the module.

#### 6.3.2.1 Oscillator DC electrical specifications Table 14. Oscillator DC electrical specifications

| Symbol   | Description                             | Min. | Тур. | Max. | Unit | Notes |
|----------|-----------------------------------------|------|------|------|------|-------|
| $V_{DD}$ | Supply voltage                          | 1.71 | —    | 3.6  | V    |       |
| IDDOSC   | Supply current — low-power mode (HGO=0) |      |      |      |      | 1     |
|          | • 32 kHz                                | _    | 500  | —    | nA   |       |
|          | • 4 MHz                                 | _    | 200  | _    | μA   |       |
|          | • 8 MHz (RANGE=01)                      | _    | 300  | —    | μA   |       |
|          | • 16 MHz                                | _    | 950  | _    | μA   |       |
|          | • 24 MHz                                | _    | 1.2  | _    | mA   |       |
|          | • 32 MHz                                | —    | 1.5  | _    | mA   |       |

Table continues on the next page ...

| Symbol                       | Description                                                                                            | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
| I <sub>DDOSC</sub>           | Supply current — high gain mode (HGO=1)                                                                |      |                 |      |      | 1     |
|                              | • 32 kHz                                                                                               | —    | 25              | _    | μA   |       |
|                              | • 4 MHz                                                                                                | —    | 400             | _    | μΑ   |       |
|                              | • 8 MHz (RANGE=01)                                                                                     | —    | 500             | —    | μA   |       |
|                              | • 16 MHz                                                                                               | —    | 2.5             | —    | mA   |       |
|                              | • 24 MHz                                                                                               | —    | 3               | _    | mA   |       |
|                              | • 32 MHz                                                                                               | —    | 4               | _    | mA   |       |
| C <sub>x</sub>               | EXTAL load capacitance                                                                                 | _    |                 | _    |      | 2, 3  |
| Cy                           | XTAL load capacitance                                                                                  |      |                 |      |      | 2, 3  |
| R <sub>F</sub>               | Feedback resistor — low-frequency, low-power mode (HGO=0)                                              | —    | _               | _    | MΩ   | 2, 4  |
|                              | Feedback resistor — low-frequency, high-gain mode (HGO=1)                                              | _    | 10              | _    | MΩ   |       |
|                              | Feedback resistor — high-frequency, low-power mode (HGO=0)                                             | _    | _               | _    | MΩ   |       |
|                              | Feedback resistor — high-frequency, high-gain mode (HGO=1)                                             | —    | 1               |      | MΩ   |       |
| R <sub>S</sub>               | Series resistor — low-frequency, low-power mode (HGO=0)                                                | —    | _               |      | kΩ   |       |
|                              | Series resistor — low-frequency, high-gain mode (HGO=1)                                                | —    | 200             |      | kΩ   |       |
|                              | Series resistor — high-frequency, low-power mode (HGO=0)                                               | —    | _               |      | kΩ   |       |
|                              | Series resistor — high-frequency, high-gain<br>mode (HGO=1)                                            |      |                 |      |      |       |
|                              |                                                                                                        | _    | 0               | _    | kΩ   |       |
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, low-power mode<br>(HGO=0)  | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, high-gain mode<br>(HGO=1)  | _    | V <sub>DD</sub> | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, low-power mode<br>(HGO=0) | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, high-gain mode<br>(HGO=1) | _    | V <sub>DD</sub> | _    | V    |       |

#### Table 14. Oscillator DC electrical specifications (continued)

1.  $V_{DD}$ =3.3 V, Temperature =25 °C

2. See crystal or resonator manufacturer's recommendation

3.  $C_x, C_y$  can be provided by using either the integrated capacitors or by using external components.

4. When low power mode is selected, R<sub>F</sub> is integrated and must not be attached externally.

| Symbol                  | Description                                              | Min.       | Тур.         | Max. | Unit | Notes |
|-------------------------|----------------------------------------------------------|------------|--------------|------|------|-------|
|                         | Word-write to FlexRAM                                    | for EEPRON | A operation  |      |      |       |
| t <sub>eewr16bers</sub> | Word-write to erased FlexRAM location execution time     | _          | 175          | 260  | μs   |       |
|                         | Word-write to FlexRAM execution time:                    |            |              |      |      |       |
| t <sub>eewr16b8k</sub>  | 8 KB EEPROM backup                                       | _          | 340          | 1700 | μs   |       |
| t <sub>eewr16b16k</sub> | 16 KB EEPROM backup                                      | _          | 385          | 1800 | μs   |       |
| t <sub>eewr16b32k</sub> | 32 KB EEPROM backup                                      | _          | 475          | 2000 | μs   |       |
|                         | Longword-write to FlexRA                                 | M for EEPR | OM operation | ו    |      |       |
| t <sub>eewr32bers</sub> | Longword-write to erased FlexRAM location execution time | _          | 360          | 540  | μs   |       |
|                         | Longword-write to FlexRAM execution time:                |            |              |      |      |       |
| t <sub>eewr32b8k</sub>  | 8 KB EEPROM backup                                       | _          | 545          | 1950 | μs   |       |
| t <sub>eewr32b16k</sub> | 16 KB EEPROM backup                                      | _          | 630          | 2050 | μs   |       |
| t <sub>eewr32b32k</sub> | 32 KB EEPROM backup                                      | _          | 810          | 2250 | μs   |       |

#### Table 19. Flash command timing specifications (continued)

1. Assumes 25MHz flash clock frequency.

2. Maximum times for erase parameters based on expectations at cycling end-of-life.

3. For byte-writes to an erased FlexRAM location, the aligned word containing the byte must be erased.

#### 6.4.1.3 Flash high voltage current behaviors Table 20. Flash high voltage current behaviors

| Symbol              | Description                                                           | Min. | Тур. | Max. | Unit |
|---------------------|-----------------------------------------------------------------------|------|------|------|------|
| I <sub>DD_PGM</sub> | Average current adder during high voltage flash programming operation |      | 2.5  | 6.0  | mA   |
| I <sub>DD_ERS</sub> | Average current adder during high voltage flash erase operation       | _    | 1.5  | 4.0  | mA   |

# 6.4.1.4 Reliability specifications

#### Table 21. NVM reliability specifications

| Symbol                  | Description                            | Min.    | Typ. <sup>1</sup> | Max. | Unit   | Notes |  |  |
|-------------------------|----------------------------------------|---------|-------------------|------|--------|-------|--|--|
|                         | Progra                                 | m Flash |                   |      |        |       |  |  |
| t <sub>nvmretp10k</sub> | Data retention after up to 10 K cycles | 5       | 50                | _    | years  |       |  |  |
| t <sub>nvmretp1k</sub>  | Data retention after up to 1 K cycles  | 20      | 100               | _    | years  |       |  |  |
| n <sub>nvmcycp</sub>    | Cycling endurance                      | 10 K    | 50 K              | _    | cycles | 2     |  |  |
|                         | Data Flash                             |         |                   |      |        |       |  |  |
| t <sub>nvmretd10k</sub> | Data retention after up to 10 K cycles | 5       | 50                | _    | years  |       |  |  |

Table continues on the next page ...

| Symbol                   | Description                                              | Min.     | Typ. <sup>1</sup> | Max. | Unit   | Notes |
|--------------------------|----------------------------------------------------------|----------|-------------------|------|--------|-------|
| t <sub>nvmretd1k</sub>   | Data retention after up to 1 K cycles                    | 20       | 100               | _    | years  |       |
| n <sub>nvmcycd</sub>     | Cycling endurance                                        | 10 K     | 50 K              | _    | cycles | 2     |
|                          | FlexRAM as                                               | s EEPROM |                   |      |        |       |
| t <sub>nvmretee100</sub> | Data retention up to 100% of write endurance             | 5        | 50                | _    | years  |       |
| t <sub>nvmretee10</sub>  | Data retention up to 10% of write endurance              | 20       | 100               | _    | years  |       |
|                          | Write endurance                                          |          |                   |      |        | 3     |
| n <sub>nvmwree16</sub>   | EEPROM backup to FlexRAM ratio = 16                      | 35 K     | 175 K             | —    | writes |       |
| n <sub>nvmwree128</sub>  | <ul> <li>EEPROM backup to FlexRAM ratio = 128</li> </ul> | 315 K    | 1.6 M             | —    | writes |       |
| n <sub>nvmwree512</sub>  | <ul> <li>EEPROM backup to FlexRAM ratio = 512</li> </ul> | 1.27 M   | 6.4 M             | —    | writes |       |
| n <sub>nvmwree4k</sub>   | EEPROM backup to FlexRAM ratio = 4096                    | 10 M     | 50 M              | —    | writes |       |
| n <sub>nvmwree8k</sub>   | EEPROM backup to FlexRAM ratio = 8192                    | 20 M     | 100 M             | —    | writes |       |

Table 21. NVM reliability specifications (continued)

 Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.

2. Cycling endurance represents number of program/erase cycles at -40°C  $\leq$  T<sub>j</sub>  $\leq$  125°C.

3. Write endurance represents the number of writes to each FlexRAM location at -40°C ≤Tj ≤ 125°C influenced by the cycling endurance of the FlexNVM (same value as data flash) and the allocated EEPROM backup. Minimum and typical values assume all byte-writes to FlexRAM.

### 6.4.1.5 Write endurance to FlexRAM for EEPROM

When the FlexNVM partition code is not set to full data flash, the EEPROM data set size can be set to any of several non-zero values.

The bytes not assigned to data flash via the FlexNVM partition code are used by the flash memory module to obtain an effective endurance increase for the EEPROM data. The built-in EEPROM record management system raises the number of program/erase cycles that can be attained prior to device wear-out by cycling the EEPROM data through a larger EEPROM NVM storage space.

While different partitions of the FlexNVM are available, the intention is that a single choice for the FlexNVM partition code and EEPROM data set size is used throughout the entire lifetime of a given application. The EEPROM endurance equation and graph shown below assume that only one configuration is ever used.

Writes\_FlexRAM = 
$$\frac{\text{EEPROM} - 2 \times \text{EEESIZE}}{\text{EEESIZE}} \times \text{Write}_\text{efficiency} \times n_{\text{nvmcycd}}$$

where

• Writes\_FlexRAM — minimum number of writes to each FlexRAM location

### 6.6.2 CMP and 6-bit DAC electrical specifications Table 25. Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                         | Min.                  | Тур. | Max.            | Unit             |
|--------------------|-----------------------------------------------------|-----------------------|------|-----------------|------------------|
| V <sub>DD</sub>    | Supply voltage                                      | 1.71                  | _    | 3.6             | V                |
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN=1, PMODE=1)     | —                     |      | 200             | μA               |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN=1, PMODE=0)      | —                     |      | 20              | μA               |
| V <sub>AIN</sub>   | Analog input voltage                                | V <sub>SS</sub> – 0.3 | _    | V <sub>DD</sub> | V                |
| V <sub>AIO</sub>   | Analog input offset voltage                         | —                     | _    | 20              | mV               |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>1</sup>           |                       |      |                 |                  |
|                    | • CR0[HYSTCTR] = 00                                 | —                     | 5    | —               | mV               |
|                    | • CR0[HYSTCTR] = 01                                 | —                     | 10   | —               | mV               |
|                    | • CR0[HYSTCTR] = 10                                 | —                     | 20   | —               | mV               |
|                    | • CR0[HYSTCTR] = 11                                 | —                     | 30   |                 | mV               |
| V <sub>CMPOh</sub> | Output high                                         | V <sub>DD</sub> – 0.5 |      |                 | V                |
| V <sub>CMPOI</sub> | Output low                                          | —                     | —    | 0.5             | V                |
| t <sub>DHS</sub>   | Propagation delay, high-speed mode (EN=1, PMODE=1)  | 20                    | 50   | 200             | ns               |
| t <sub>DLS</sub>   | Propagation delay, low-speed mode (EN=1, PMODE=0)   | 80                    | 250  | 600             | ns               |
|                    | Analog comparator initialization delay <sup>2</sup> | —                     | —    | 40              | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (enabled)                   |                       | 7    | —               | μA               |
| INL                | 6-bit DAC integral non-linearity                    | -0.5                  | _    | 0.5             | LSB <sup>3</sup> |
| DNL                | 6-bit DAC differential non-linearity                | -0.3                  |      | 0.3             | LSB              |

1. Typical hysteresis is measured with input voltage range limited to 0.6 to V<sub>DD</sub>-0.6V.

2. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level.

3. 1 LSB =  $V_{reference}/64$ 



Figure 14. Typical hysteresis vs. Vin level (VDD=3.3V, PMODE=1)

### 6.6.3 Voltage reference electrical specifications

| Symbol           | Description             | Min. | Max. | Unit | Notes |
|------------------|-------------------------|------|------|------|-------|
| V <sub>DDA</sub> | Supply voltage          | 1.71 | 3.6  | V    |       |
| T <sub>A</sub>   | Temperature             | -40  | 105  | °C   |       |
| CL               | Output load capacitance | 100  |      | nF   | 1, 2  |

1. C<sub>L</sub> must be connected to VREF\_OUT if the VREF\_OUT functionality is being used for either an internal or external reference.

 The load capacitance should not exceed +/-25% of the nominal specified C<sub>L</sub> value over the operating temperature range of the device.

| Symbol           | Description                                                                                | Min.   | Тур.  | Max.   | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------|--------|-------|--------|------|-------|
| V <sub>out</sub> | Voltage reference output with factory trim at nominal $V_{\text{DDA}}$ and temperature=25C | 1.1915 | 1.195 | 1.1977 | V    |       |

Table 27. VREF full-range operating behaviors

Table continues on the next page...

| Num | Description                         | Min.                          | Max. | Unit | Notes |
|-----|-------------------------------------|-------------------------------|------|------|-------|
| DS3 | DSPI_PCSn valid to DSPI_SCK delay   | (t <sub>BUS</sub> x 2) –<br>4 | _    | ns   | 2     |
| DS4 | DSPI_SCK to DSPI_PCSn invalid delay | (t <sub>BUS</sub> x 2) –<br>4 | _    | ns   | 3     |
| DS5 | DSPI_SCK to DSPI_SOUT valid         | —                             | 8.5  | ns   |       |
| DS6 | DSPI_SCK to DSPI_SOUT invalid       | -1.2                          | —    | ns   |       |
| DS7 | DSPI_SIN to DSPI_SCK input setup    | 19.1                          | —    | ns   |       |
| DS8 | DSPI_SCK to DSPI_SIN input hold     | 0                             |      | ns   |       |

Table 32. Master mode DSPI timing (full voltage range) (continued)

1. The DSPI module can operate across the entire operating voltage for the processor, but to run across the full voltage range the maximum frequency of operation is reduced.

2. The delay is programmable in SPIx\_CTARn[PSSCK] and SPIx\_CTARn[CSSCK].

3. The delay is programmable in SPIx\_CTARn[PASC] and SPIx\_CTARn[ASC].



#### Figure 17. DSPI classic SPI timing — master mode

#### Table 33. Slave mode DSPI timing (full voltage range)

| Num  | Description                              | Min.                      | Max.                     | Unit |
|------|------------------------------------------|---------------------------|--------------------------|------|
|      | Operating voltage                        | 1.71                      | 3.6                      | V    |
|      | Frequency of operation                   | —                         | 6.25                     | MHz  |
| DS9  | DSPI_SCK input cycle time                | 8 x t <sub>BUS</sub>      | _                        | ns   |
| DS10 | DSPI_SCK input high/low time             | (t <sub>SCK</sub> /2) - 4 | (t <sub>SCK/2)</sub> + 4 | ns   |
| DS11 | DSPI_SCK to DSPI_SOUT valid              | —                         | 24                       | ns   |
| DS12 | DSPI_SCK to DSPI_SOUT invalid            | 0                         | _                        | ns   |
| DS13 | DSPI_SIN to DSPI_SCK input setup         | 3.2                       | —                        | ns   |
| DS14 | DSPI_SCK to DSPI_SIN input hold          | 7                         | —                        | ns   |
| DS15 | DSPI_SS active to DSPI_SOUT driven       | —                         | 19                       | ns   |
| DS16 | DSPI_SS inactive to DSPI_SOUT not driven | —                         | 19                       | ns   |



Figure 18. DSPI classic SPI timing — slave mode

# 6.8.3 I<sup>2</sup>C switching specifications

See General switching specifications.

### 6.8.4 UART switching specifications

See General switching specifications.

### 6.8.5 I2S/SAI Switching Specifications

This section provides the AC timing for the I2S/SAI module in master mode (clocks are driven) and slave mode (clocks are input). All timing is given for noninverted serial clock polarity (TCR2[BCP] is 0, RCR2[BCP] is 0) and a noninverted frame sync (TCR4[FSP] is 0, RCR4[FSP] is 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the bit clock signal (BCLK) and/or the frame sync (FS) signal shown in the following figures.

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 80   | —    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 10   | -    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 2    | -    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | —    | 29   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | -    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 10   | -    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    | 2    | —    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    | _    | 21   | ns          |

#### Table 35. I2S/SAI slave mode timing

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



Figure 20. I2S/SAI timing — slave modes

# 6.8.5.2 VLPR, VLPW, and VLPS mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in VLPR, VLPW, and VLPS modes.

# 7 Dimensions

# 7.1 Obtaining package dimensions

Package dimensions are provided in package drawings.

To find a package drawing, go to http://www.freescale.com and perform a keyword search for the drawing's document number:

| If you want the drawing for this package | Then use this document number |
|------------------------------------------|-------------------------------|
| 48-pin LQFP                              | 98ASH00962A                   |
| 48-pin QFN                               | 98ARH99048A                   |

# 8 Pinout

# 8.1 K10 Signal Multiplexing and Pin Assignments

The following table shows the signals available on each pin and the locations of these pins on the devices supported by this document. The Port Control Module is responsible for selecting which ALT functionality is available on each pin.

| 48<br>LQFP<br>-QFN | Pin Name                           | Default                            | ALTO                               | ALT1  | ALT2      | ALT3        | ALT4       | ALT5 | ALT6        | ALT7 | EzPort |
|--------------------|------------------------------------|------------------------------------|------------------------------------|-------|-----------|-------------|------------|------|-------------|------|--------|
| 1                  | VDD                                | VDD                                | VDD                                |       |           |             |            |      |             |      |        |
| 2                  | VSS                                | VSS                                | VSS                                |       |           |             |            |      |             |      |        |
| 3                  | PTE16                              | ADC0_SE4a                          | ADC0_SE4a                          | PTE16 | SPI0_PCS0 | UART2_TX    | FTM_CLKIN0 |      | FTM0_FLT3   |      |        |
| 4                  | PTE17                              | ADC0_SE5a                          | ADC0_SE5a                          | PTE17 | SPI0_SCK  | UART2_RX    | FTM_CLKIN1 |      | LPTMR0_ALT3 |      |        |
| 5                  | PTE18                              | ADC0_SE6a                          | ADC0_SE6a                          | PTE18 | SPI0_SOUT | UART2_CTS_b | I2C0_SDA   |      |             |      |        |
| 6                  | PTE19                              | ADC0_SE7a                          | ADC0_SE7a                          | PTE19 | SPI0_SIN  | UART2_RTS_b | I2C0_SCL   |      |             |      |        |
| 7                  | ADC0_DP0                           | ADC0_DP0                           | ADC0_DP0                           |       |           |             |            |      |             |      |        |
| 8                  | ADC0_DM0                           | ADC0_DM0                           | ADC0_DM0                           |       |           |             |            |      |             |      |        |
| 9                  | VDDA                               | VDDA                               | VDDA                               |       |           |             |            |      |             |      |        |
| 10                 | VREFH                              | VREFH                              | VREFH                              |       |           |             |            |      |             |      |        |
| 11                 | VREFL                              | VREFL                              | VREFL                              |       |           |             |            |      |             |      |        |
| 12                 | VSSA                               | VSSA                               | VSSA                               |       |           |             |            |      |             |      |        |
| 13                 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5 |       |           |             |            |      |             |      |        |

| Rev. No. | Date   | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3        | 4/2012 | <ul> <li>Replaced TBDs throughout.</li> <li>Updated "Power mode transition operating behaviors" table.</li> <li>Updated "Power consumption operating behaviors" table.</li> <li>For "Diagram: Typical IDD_RUN operating behavior" section, added "VLPR mode supply current vs. core frequency" figure.</li> <li>Updated "EMC radiated emissions operating behaviors" section.</li> <li>Updated "Thermal operating requirements" section.</li> <li>Updated "MCG specifications" table.</li> <li>Updated "VREF full-range operating behaviors" table.</li> <li>Updated "I2S/SAI Switching Specifications" table.</li> </ul>                                                                                    |
| 4        | 5/2012 | <ul> <li>For the "32kHz oscillator frequency specifications", added specifications for an externally driven clock.</li> <li>Renamed section "Flash current and power specifications" to section "Flash high voltage current behaviors" and improved the specifications.</li> <li>For the "VREF full-range operating behaviors" table, removed the Ac (aging coefficient) specification.</li> <li>Corrected the following DSPI switching specifications: tightened DS5, DS6, and DS7; relaxed DS11 and DS13.</li> <li>Removed references to USB as non-applicable.</li> <li>For the "TSI electrical specifications", changed and clarified the example calculations for the MaxSens specification.</li> </ul> |

### Table 39. Revision History (continued)