# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                               |
|----------------------------|----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                      |
| Core Size                  | 32-Bit Single-Core                                                   |
| Speed                      | 50MHz                                                                |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                              |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                            |
| Number of I/O              | 33                                                                   |
| Program Memory Size        | 64KB (64K x 8)                                                       |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | -                                                                    |
| RAM Size                   | 16К х 8                                                              |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                         |
| Data Converters            | A/D 16x16b                                                           |
| Oscillator Type            | Internal                                                             |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                   |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 48-VFQFN Exposed Pad                                                 |
| Supplier Device Package    | 48-QFN-EP (7x7)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk10dn64vft5 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Terminology and guidelines



# 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

# 3.8 Definition: Typical value

A *typical value* is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

# 3.8.1 Example 1

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                                    | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10   | 70   | 130  | μA   |

# 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:

![](_page_2_Figure_6.jpeg)

# 3.9 Typical value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol          | Description          | Value | Unit |
|-----------------|----------------------|-------|------|
| T <sub>A</sub>  | Ambient temperature  | 25    | ٥°C  |
| V <sub>DD</sub> | 3.3 V supply voltage | 3.3   | V    |

# 4 Ratings

# 4.1 Thermal handling ratings

| Symbol           | Description                   | Min. | Max. | Unit | Notes |
|------------------|-------------------------------|------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55  | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _    | 260  | °C   | 2     |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | —    | 3    | —    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   |       |

1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.

2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

# 4.4 Voltage and current operating ratings

| Symbol          | Description            | Min. | Max. | Unit |
|-----------------|------------------------|------|------|------|
| V <sub>DD</sub> | Digital supply voltage | -0.3 | 3.8  | V    |

Table continues on the next page...

General

| Symbol           | Description                                                 | Min.                  | Max.                  | Unit |
|------------------|-------------------------------------------------------------|-----------------------|-----------------------|------|
| I <sub>DD</sub>  | Digital supply current                                      | —                     | 155                   | mA   |
| V <sub>DIO</sub> | Digital input voltage (except RESET, EXTAL, and XTAL)       | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| V <sub>AIO</sub> | Analog <sup>1</sup> , RESET, EXTAL, and XTAL input voltage  | -0.3                  | V <sub>DD</sub> + 0.3 | V    |
| Ι <sub>D</sub>   | Maximum current single pin limit (applies to all port pins) | -25                   | 25                    | mA   |
| V <sub>DDA</sub> | Analog supply voltage                                       | V <sub>DD</sub> – 0.3 | V <sub>DD</sub> + 0.3 | V    |
| V <sub>BAT</sub> | RTC battery supply voltage                                  | -0.3                  | 3.8                   | V    |

1. Analog pins are defined as pins that do not have an associated general purpose I/O port function.

# 5 General

# 5.1 AC electrical characteristics

Unless otherwise specified, propagation delays are measured from the 50% to the 50% point, and rise and fall times are measured at the 20% and 80% points, as shown in the following figure.

![](_page_4_Figure_6.jpeg)

The midpoint is  $V_{IL} + (V_{IH} - V_{IL})/2$ .

## Figure 1. Input signal measurement reference

All digital I/O switching characteristics assume:

- 1. output pins
  - have C<sub>L</sub>=30pF loads,
  - are configured for fast slew rate (PORTx\_PCRn[SRE]=0), and
  - are configured for high drive strength (PORTx\_PCRn[DSE]=1)
- 2. input pins
  - have their passive filter disabled (PORTx\_PCRn[PFE]=0)

# 5.2 Nonswitching electrical specifications

## 5.2.1 Voltage and current operating requirements Table 1. Voltage and current operating requirements

| Symbol              | Description                                                                                                                                                                                                                                              | Min.                  | Max.                   | Unit | Notes |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------|------|-------|
| V <sub>DD</sub>     | Supply voltage                                                                                                                                                                                                                                           | 1.71                  | 3.6                    | V    |       |
| V <sub>DDA</sub>    | Analog supply voltage                                                                                                                                                                                                                                    | 1.71                  | 3.6                    | V    |       |
| $V_{DD} - V_{DDA}$  | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage                                                                                                                                                                                                | -0.1                  | 0.1                    | V    |       |
| $V_{SS} - V_{SSA}$  | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage                                                                                                                                                                                                | -0.1                  | 0.1                    | V    |       |
| V <sub>BAT</sub>    | RTC battery supply voltage                                                                                                                                                                                                                               | 1.71                  | 3.6                    | V    |       |
| V <sub>IH</sub>     | Input high voltage                                                                                                                                                                                                                                       |                       |                        |      |       |
|                     | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$                                                                                                                                                                                             | $0.7 \times V_{DD}$   | _                      | V    |       |
|                     | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                                                                                                                                                                                             | $0.75 \times V_{DD}$  | _                      | V    |       |
| V <sub>IL</sub>     | Input low voltage<br>• 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                                                                                                                                                                                         |                       | 0.35 × V <sub>DD</sub> | V    |       |
|                     | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$                                                                                                                                                                                             | _                     | $0.3 \times V_{DD}$    | V    |       |
| V <sub>HYS</sub>    | Input hysteresis                                                                                                                                                                                                                                         | $0.06 \times V_{DD}$  | _                      | V    |       |
| I <sub>ICIO</sub>   | <ul> <li>I/O pin DC injection current — single pin</li> <li>V<sub>IN</sub> &lt; V<sub>SS</sub>-0.3V (Negative current injection)</li> <li>V<sub>IN</sub> &gt; V<sub>DD</sub>+0.3V (Positive current injection)</li> </ul>                                | -3                    |                        | mA   | 1     |
| I <sub>ICcont</sub> | <ul> <li>Contiguous pin DC injection current —regional limit, includes sum of negative injection currents or sum of positive injection currents of 16 contiguous pins</li> <li>Negative current injection</li> <li>Positive current injection</li> </ul> | -25<br>—              | <br>+25                | mA   |       |
| V <sub>RAM</sub>    | V <sub>DD</sub> voltage required to retain RAM                                                                                                                                                                                                           | 1.2                   | —                      | V    |       |
| V <sub>RFVBAT</sub> | $V_{\text{BAT}}$ voltage required to retain the VBAT register file                                                                                                                                                                                       | V <sub>POR_VBAT</sub> | —                      | V    |       |

All analog pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub> through ESD protection diodes. If V<sub>IN</sub> is greater than V<sub>AIO\_MIN</sub> (=V<sub>SS</sub>-0.3V) and V<sub>IN</sub> is less than V<sub>AIO\_MAX</sub>(=V<sub>DD</sub>+0.3V) is observed, then there is no need to provide current limiting resistors at the pads. If these limits cannot be observed then a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=(V<sub>AIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>IC</sub>I. The positive injection current limiting resistor is calculated as R=(V<sub>IN</sub>-V<sub>AIO\_MAX</sub>)/II<sub>IC</sub>I. Select the larger of these two calculated resistances.

## 5.2.2 LVD and POR operating requirements Table 2. V<sub>DD</sub> supply LVD and POR operating requirements

| Symbol    | Description                    | Min. | Тур. | Max. | Unit | Notes |
|-----------|--------------------------------|------|------|------|------|-------|
| $V_{POR}$ | Falling VDD POR detect voltage | 0.8  | 1.1  | 1.5  | V    |       |

Table continues on the next page ...

| Symbol           | Description                                                                                                                                                        | Min. | Max. | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.71 V to execution of the first instruction across the operating temperature range of the chip. | _    | 300  | μs   | 1     |
|                  | • VLLS0 $\rightarrow$ RUN                                                                                                                                          | _    | 130  | μs   |       |
|                  | • VLLS1 $\rightarrow$ RUN                                                                                                                                          | _    | 130  | μs   |       |
|                  | • VLLS2 $\rightarrow$ RUN                                                                                                                                          | —    | 70   | μs   |       |
|                  | • VLLS3 $\rightarrow$ RUN                                                                                                                                          | _    | 70   | μs   |       |
|                  | • LLS → RUN                                                                                                                                                        | _    | 6    | μs   |       |
|                  | • VLPS → RUN                                                                                                                                                       | _    | 5.2  | μs   |       |
|                  | • STOP → RUN                                                                                                                                                       | _    | 5.2  | μs   |       |

## Table 5. Power mode transition operating behaviors

1. Normal boot (FTFL\_OPT[LPBOOT]=1)

# 5.2.5 Power consumption operating behaviors

## Table 6. Power consumption operating behaviors

| Symbol               | Description                                                                                             | Min. | Тур.         | Max.         | Unit     | Notes |
|----------------------|---------------------------------------------------------------------------------------------------------|------|--------------|--------------|----------|-------|
| I <sub>DDA</sub>     | Analog supply current                                                                                   | _    | —            | See note     | mA       | 1     |
| I <sub>DD_RUN</sub>  | Run mode current — all peripheral clocks<br>disabled, code executing from flash<br>• @ 1.8V<br>• @ 3.0V |      | 13.7<br>13.9 | 15.1<br>15.3 | mA<br>mA | 2     |
| I <sub>DD_RUN</sub>  | Run mode current — all peripheral clocks<br>enabled, code executing from flash<br>• @ 1.8V              | _    | 16.1         | 18.2         | mA       | 3, 4  |
|                      | • @ 3.0V                                                                                                | _    | 16.3         | 17.7         | mA       |       |
|                      | • @ 25°C<br>• @ 125°C                                                                                   | _    | 16.7         | 18.4         | mA       |       |
| I <sub>DD_WAIT</sub> | Wait mode high frequency current at 3.0 V — all peripheral clocks disabled                              |      | 7.5          | 8.4          | mA       | 2     |
| I <sub>DD_WAIT</sub> | Wait mode reduced frequency current at 3.0 V<br>— all peripheral clocks disabled                        |      | 5.6          | 6.4          | mA       | 5     |

Table continues on the next page ...

| Symbol                | Description                                                                   | Min. | Тур.  | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------|------|-------|------|------|-------|
| I <sub>DD_VLPR</sub>  | Very-low-power run mode current at 3.0 V — all peripheral clocks disabled     | —    | 867   | _    | μA   | 6     |
| I <sub>DD_VLPR</sub>  | Very-low-power run mode current at 3.0 V — all peripheral clocks enabled      | —    | 1.1   | _    | mA   | 7     |
| I <sub>DD_VLPW</sub>  | Very-low-power wait mode current at 3.0 V                                     | _    | 509   | _    | μA   | 8     |
| I <sub>DD_STOP</sub>  | Stop mode current at 3.0 V                                                    |      |       |      |      |       |
|                       | • @ -40 to 25°C                                                               | —    | 310   | 426  | μA   |       |
|                       | • @ 70°C                                                                      | —    | 384   | 458  | μA   |       |
|                       | • @ 105°C                                                                     | —    | 629   | 1100 | μA   |       |
| I <sub>DD_VLPS</sub>  | Very-low-power stop mode current at 3.0 V                                     |      |       |      |      |       |
|                       | ● @ -40 to 25°C                                                               | —    | 3.5   | 22.6 | μA   |       |
|                       | • @ 70°C                                                                      | —    | 20.7  | 52.9 | μA   |       |
|                       | • @ 105°C                                                                     | —    | 85    | 220  | μA   |       |
| I <sub>DD_LLS</sub>   | Low leakage stop mode current at 3.0 V                                        |      |       |      |      |       |
|                       | ● @ -40 to 25°C                                                               | —    | 2.1   | 3.7  | μA   |       |
|                       | • @ 70°C                                                                      | —    | 7.7   | 43.1 | μA   |       |
|                       | • @ 105°C                                                                     | —    | 32.2  | 68   | μA   |       |
| I <sub>DD_VLLS3</sub> | Very low-leakage stop mode 3 current at 3.0 V                                 |      |       |      |      |       |
|                       | ● @ -40 to 25°C                                                               | _    | 1.5   | 2.9  | μA   |       |
|                       | • @ 70°C                                                                      | _    | 4.8   | 22.5 | μA   |       |
|                       | • @ 105°C                                                                     | —    | 20    | 37.8 | μA   |       |
| I <sub>DD_VLLS2</sub> | Very low-leakage stop mode 2 current at 3.0 V                                 |      |       |      |      |       |
|                       | • @ -40 to 25°C                                                               | _    | 1.4   | 2.8  | μA   |       |
|                       | • @ 70°C                                                                      | _    | 4.1   | 19.2 | μA   |       |
|                       | • @ 105°C                                                                     | —    | 17.3  | 32.4 | μA   |       |
| I <sub>DD_VLLS1</sub> | Very low-leakage stop mode 1 current at 3.0 V                                 |      |       |      |      |       |
|                       | • @ -40 to 25°C                                                               | _    | 0.678 | 1.3  | μA   |       |
|                       | • @ 70°C                                                                      | _    | 2.8   | 13.6 | μA   |       |
|                       | • @ 105°C                                                                     | _    | 13.6  | 24.5 | μA   |       |
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POB detect circuit enabled |      |       |      |      |       |
|                       | • @ -40 to 25°C                                                               | _    | 0.367 | 1.0  | μA   |       |
|                       | • @ 70°C                                                                      | _    | 2.4   | 13.3 | μA   |       |
|                       | • @ 105°C                                                                     | _    | 13.2  | 24.1 | μA   |       |
|                       |                                                                               |      |       |      |      |       |

 Table 6. Power consumption operating behaviors (continued)

Table continues on the next page...

| Symbol                | Description                                                                    | Min. | Тур.  | Max.  | Unit | Notes |
|-----------------------|--------------------------------------------------------------------------------|------|-------|-------|------|-------|
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit disabled |      |       |       |      |       |
|                       | • @ –40 to 25°C                                                                | —    | 0.176 | 0.859 | μA   |       |
|                       | • @ 70°C                                                                       | —    | 2.2   | 13.1  | μA   |       |
|                       | • @ 105°C                                                                      | —    | 13    | 23.9  | μA   |       |
| I <sub>DD_VBAT</sub>  | Average current with RTC and 32kHz disabled at 3.0 V                           |      |       |       |      |       |
|                       | • @ –40 to 25°C                                                                |      | 0.19  | 0.22  | μA   |       |
|                       | • @ 70°C                                                                       | _    | 0.49  | 0.64  | uA   |       |
|                       | • @ 105°C                                                                      | _    | 2.2   | 3.2   | μA   |       |
| I <sub>DD_VBAT</sub>  | Average current when CPU is not accessing<br>RTC registers                     |      |       |       |      | 9     |
|                       | • @ 1.8V                                                                       |      |       |       |      |       |
|                       | <ul> <li>@ -40 to 25°C</li> </ul>                                              | _    | 0.57  | 0.67  | uА   |       |
|                       | • @ 70°C                                                                       | _    | 0.90  | 1.2   | μA   |       |
|                       | • @ 105°C                                                                      | _    | 2.4   | 3.5   | μA   |       |
|                       | • @ 3.0V                                                                       |      |       |       | Port |       |
|                       | <ul> <li>@ -40 to 25°C</li> </ul>                                              |      | 0.67  | 0.94  | uА   |       |
|                       | • @ 70°C                                                                       |      | 1.0   | 1.4   | uA   |       |
|                       | • @ 105°C                                                                      | _    | 2.7   | 3.9   | μA   |       |

## Table 6. Power consumption operating behaviors (continued)

- 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.
- 2. 50MHz core and system clock, 25MHz bus clock, and 25MHz flash clock . MCG configured for FEI mode. All peripheral clocks disabled.
- 3. 50MHz core and system clock, 25MHz bus clock, and 25MHz flash clock. MCG configured for FEI mode. All peripheral clocks enabled, and peripherals are in active operation.
- 4. Max values are measured with CPU executing DSP instructions
- 5. 25MHz core and system clock, 25MHz bus clock, and 12.5MHz flash clock. MCG configured for FEI mode.
- 6. 4 MHz core, system, and bus clock and 1MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled. Code executing from flash.
- 7. 4 MHz core, system, and bus clock and 1MHz flash clock. MCG configured for BLPE mode. All peripheral clocks enabled but peripherals are not in active operation. Code executing from flash.
- 8. 4 MHz core, system, and bus clock and 1MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled.
- 9. Includes 32kHz oscillator current and RTC operation.

## 5.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE mode
- No GPIOs toggled
- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFL

![](_page_9_Picture_0.jpeg)

![](_page_9_Figure_1.jpeg)

Figure 3. VLPR mode supply current vs. core frequency

## 5.2.6 EMC radiated emissions operating behaviors Table 7. EMC radiated emissions operating behaviors for 64LQFP

| Symbol              | Description                        | Frequency<br>band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|-------------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                 | 19   | dBµV | 1,2   |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150                  | 21   | dBµV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                 | 19   | dBµV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000                | 11   | dBµV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15–1000               | L    | —    | 2, 3  |

 Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported

| Symbol                   | Description                    | Min. | Max. | Unit | Notes |
|--------------------------|--------------------------------|------|------|------|-------|
| f <sub>LPTMR_pin</sub>   | LPTMR clock                    | _    | 25   | MHz  |       |
| f <sub>LPTMR_ERCLK</sub> | LPTMR external reference clock | _    | 16   | MHz  |       |
| f <sub>I2S_MCLK</sub>    | I2S master clock               | _    | 12.5 | MHz  |       |
| f <sub>I2S_BCLK</sub>    | I2S bit clock                  | _    | 4    | MHz  |       |

Table 9. Device clock specifications (continued)

1. The frequency limitations in VLPR mode here override any frequency specification listed in the timing specification for any other module.

# 5.3.2 General switching specifications

These general purpose specifications apply to all signals configured for GPIO, UART, CMT, and I<sup>2</sup>C signals.

| Symbol | Description                                                                                                 | Min. | Max.     | Unit                | Notes |
|--------|-------------------------------------------------------------------------------------------------------------|------|----------|---------------------|-------|
|        | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path                          | 1.5  | —        | Bus clock<br>cycles | 1, 2  |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled) — Asynchronous path  | 100  | _        | ns                  | 3     |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 50   | _        | ns                  | 3     |
|        | External reset pulse width (digital glitch filter disabled)                                                 | 100  | _        | ns                  | 3     |
|        | Mode select (EZP_CS) hold time after reset deassertion                                                      | 2    | _        | Bus clock<br>cycles |       |
|        | Port rise and fall time (high drive strength)                                                               |      |          |                     | 4     |
|        | Slew disabled                                                                                               |      |          |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 13       | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | _    |          | ns                  |       |
|        | Slew enabled                                                                                                |      | 7        |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    |          | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 36<br>24 | ns                  |       |

Table 10. General switching specifications

Table continues on the next page...

#### Peripheral operating requirements and behaviors

| Board type           | Symbol            | Description                                                                                                          | 48 LQFP | 48 QFN | Unit | Notes |
|----------------------|-------------------|----------------------------------------------------------------------------------------------------------------------|---------|--------|------|-------|
| Single-layer<br>(1s) | R <sub>ejma</sub> | Thermal<br>resistance,<br>junction to<br>ambient (200 ft./<br>min. air speed)                                        | 58      | 66     | °C/W | 1,3   |
| Four-layer<br>(2s2p) | R <sub>ejma</sub> | Thermal<br>resistance,<br>junction to<br>ambient (200 ft./<br>min. air speed)                                        | 40      | 23     | °C/W | ,     |
|                      | R <sub>θJB</sub>  | Thermal<br>resistance,<br>junction to<br>board                                                                       | 24      | 11     | °C/W | 5     |
| _                    | R <sub>θJC</sub>  | Thermal<br>resistance,<br>junction to case                                                                           | 18      | 1.4    | °C/W | 6     |
| _                    | Ψ <sub>JT</sub>   | Thermal<br>characterization<br>parameter,<br>junction to<br>package top<br>outside center<br>(natural<br>convection) | 3       | 4      | °C/W | 7     |

1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.

2. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air) with the single layer board horizontal. For the LQFP, the board meets the JESD51-3 specification. For the MAPBGA, the board meets the JESD51-9 specification.

3. Determined according to JEDEC Standard JESD51-6, *Integrated Circuits Thermal Test Method Environmental Conditions – Forced Convection (Moving Air)* with the board horizontal.

5. Determined according to JEDEC Standard JESD51-8, *Integrated Circuit Thermal Test Method Environmental Conditions—Junction-to-Board*. Board temperature is measured on the top surface of the board near the package.

- 6. Determined according to Method 1012.1 of MIL-STD 883, *Test Method Standard, Microcircuits*, with the cold plate temperature used for the case temperature. The value includes the thermal resistance of the interface material between the top of the package and the cold plate.
- 7. Determined according to JEDEC Standard JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions—Natural Convection (Still Air).

# 6 Peripheral operating requirements and behaviors

## 6.1 Core modules

#### Peripheral operating requirements and behaviors

![](_page_12_Figure_1.jpeg)

![](_page_12_Figure_2.jpeg)

![](_page_12_Figure_3.jpeg)

Figure 6. Test Access Port timing

| Symbol                | Description                           | Min.   | Тур. | Max.                                                        | Unit | Notes |
|-----------------------|---------------------------------------|--------|------|-------------------------------------------------------------|------|-------|
| J <sub>acc_pll</sub>  | PLL accumulated jitter over 1µs (RMS) |        |      |                                                             |      | 8     |
|                       | • f <sub>vco</sub> = 48 MHz           | —      | 1350 | —                                                           | ps   |       |
|                       | • f <sub>vco</sub> = 100 MHz          | —      | 600  | _                                                           | ps   |       |
| D <sub>lock</sub>     | Lock entry frequency tolerance        | ± 1.49 | —    | ± 2.98                                                      | %    |       |
| D <sub>unl</sub>      | Lock exit frequency tolerance         | ± 4.47 |      | ± 5.97                                                      | %    |       |
| t <sub>pll_lock</sub> | Lock detector detection time          |        |      | $150 \times 10^{-6}$<br>+ 1075(1/<br>f <sub>pll_ref</sub> ) | S    | 9     |

Table 13. MCG specifications (continued)

1. This parameter is measured with the internal reference (slow clock) being used as a reference to the FLL (FEI clock mode).

2. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=0.

The resulting system clock frequencies should not exceed their maximum specified values. The DCO frequency deviation
 (Δf<sub>dco\_t</sub>) over voltage and temperature should be considered.

4. These typical values listed are with the slow internal reference clock (FEI) using factory trim and DMX32=1.

5. The resulting clock frequency must not exceed the maximum specified clock frequency of the device.

6. This specification applies to any time the FLL reference source or reference divider is changed, trim value is changed, DMX32 bit is changed, DRS bits are changed, or changing from FLL disabled (BLPE, BLPI) to FLL enabled (FEI, FEE, FBE, FBI). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

7. Excludes any oscillator currents that are also consuming power while PLL is in operation.

8. This specification was obtained using a Freescale developed PCB. PLL jitter is dependent on the noise characteristics of each PCB and results will vary.

 This specification applies to any time the PLL VCO divider or reference divider is changed, or changing from PLL disabled (BLPE, BLPI) to PLL enabled (PBE, PEE). If a crystal/resonator is being used as the reference, this specification assumes it is already running.

## 6.3.2 Oscillator electrical specifications

This section provides the electrical characteristics of the module.

## 6.3.2.1 Oscillator DC electrical specifications Table 14. Oscillator DC electrical specifications

| Symbol             | Description                             | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-----------------------------------------|------|------|------|------|-------|
| V <sub>DD</sub>    | Supply voltage                          | 1.71 | —    | 3.6  | V    |       |
| I <sub>DDOSC</sub> | Supply current — low-power mode (HGO=0) |      |      |      |      | 1     |
|                    | • 32 kHz                                | _    | 500  | _    | nA   |       |
|                    | • 4 MHz                                 | _    | 200  | _    | μA   |       |
|                    | • 8 MHz (RANGE=01)                      | _    | 300  | —    | μA   |       |
|                    | • 16 MHz                                | _    | 950  | _    | μA   |       |
|                    | • 24 MHz                                | _    | 1.2  | _    | mA   |       |
|                    | • 32 MHz                                | _    | 1.5  | —    | mA   |       |
| 1                  |                                         | 1    | 1    |      | 1    | 1     |

Table continues on the next page ...

| Symbol          | Description                    | Conditions <sup>1</sup>              | Min.           | Typ. <sup>2</sup> | Max.            | Unit             | Notes                   |
|-----------------|--------------------------------|--------------------------------------|----------------|-------------------|-----------------|------------------|-------------------------|
|                 | ADC                            | ADLPC=1, ADHSC=0                     | 1.2            | 2.4               | 3.9             | MHz              | t <sub>ADACK</sub> = 1/ |
|                 | asynchronous<br>clock source   | ADLPC=1, ADHSC=1                     | 3.0            | 4.0               | 7.3             | MHz              | f <sub>ADACK</sub>      |
| TADACK          |                                | ADLPC=0, ADHSC=0                     | 2.4            | 5.2               | 6.1             | MHz              |                         |
|                 |                                | ADLPC=0, ADHSC=1                     | 4.4            | 6.2               | 9.5             | MHz              |                         |
|                 | Sample Time                    | See Reference Manual chapte          | r for sample t | times             |                 |                  | I                       |
| TUE             | Total unadjusted               | 12 bit modes                         |                | ±4                | ±6.8            | LSB <sup>4</sup> | 5                       |
|                 | error                          | 12 bit modes                         | —              | ±1.4              | ±2.1            |                  |                         |
| DNL             | Differential non-<br>linearity | 12 bit modes                         | _              | ±0.7              | -1.1 to<br>+1.9 | LSB <sup>4</sup> | 5                       |
|                 |                                | • <12 bit modes                      | _              | ±0.2              | -0.3 to 0.5     |                  |                         |
| INL             | Integral non-<br>linearity     | 12 bit modes                         | _              | ±1.0              | -2.7 to<br>+1.9 | LSB <sup>4</sup> | 5                       |
|                 |                                | <ul> <li>&lt;12 bit modes</li> </ul> | _              | ±0.5              | -0.7 to<br>+0.5 |                  |                         |
| E <sub>FS</sub> | Full-scale error               | 12 bit modes                         | —              | -4                | -5.4            | LSB <sup>4</sup> | V <sub>ADIN</sub> =     |
|                 |                                | • <12 bit modes                      | _              | -1.4              | -1.8            |                  | V <sub>DDA</sub>        |
|                 |                                |                                      |                |                   |                 |                  | 5                       |
| EQ              | Quantization                   | 16 bit modes                         | —              | -1 to 0           | —               | LSB <sup>4</sup> |                         |
|                 |                                | <ul> <li>≤13 bit modes</li> </ul>    | _              | _                 | ±0.5            |                  |                         |
| ENOB            | Effective number               | 16 bit differential mode             |                |                   |                 |                  | 6                       |
|                 | of bits                        | • Avg=32                             | 12.8           | 14.5              | —               | bits             |                         |
|                 |                                | • Avg=4                              | 11.9           | 13.8              | —               | bits             |                         |
|                 |                                | 16 bit single-ended mode             |                |                   |                 |                  |                         |
|                 |                                | • Avg=32                             | 10.0           | 12.0              |                 | hita             |                         |
|                 |                                | • Avg=4                              | 12.2           | 13.9              |                 | bite             |                         |
|                 | Signal to poiso                |                                      | 11.4           | 13.1              |                 | DIIS             |                         |
| SINAD           | plus distortion                |                                      | 6.02           | 2 × ENOB +        | 1.76            | dB               |                         |
| THD             | Total harmonic                 | 16 bit differential mode             |                |                   |                 |                  | 7                       |
|                 |                                | • Avg=32                             | _              | -94               | —               | dB               |                         |
|                 |                                | 16 bit single-ended mode             |                | -85               |                 | dB               |                         |
|                 |                                | • Avg=32                             |                |                   |                 | UD .             |                         |

## Table 24. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued)

Table continues on the next page...

Peripheral operating requirements and behaviors

![](_page_15_Figure_1.jpeg)

Typical ADC 16-bit Differential ENOB vs ADC Clock 100Hz, 90% FS Sine Input

![](_page_15_Figure_3.jpeg)

![](_page_15_Figure_4.jpeg)

Typical ADC 16-bit Single-Ended ENOB vs ADC Clock 100Hz, 90% FS Sine Input

Figure 12. Typical ENOB vs. ADC\_CLK for 16-bit single-ended mode

![](_page_16_Figure_0.jpeg)

Peripheral operating requirements and behaviors

Figure 14. Typical hysteresis vs. Vin level (VDD=3.3V, PMODE=1)

## 6.6.3 Voltage reference electrical specifications

| Table 26. VI | REF full-range | operating | requirements |
|--------------|----------------|-----------|--------------|
|--------------|----------------|-----------|--------------|

| Symbol           | Description             | Min. | Max. | Unit | Notes |
|------------------|-------------------------|------|------|------|-------|
| V <sub>DDA</sub> | Supply voltage          | 1.71 | 3.6  | V    |       |
| T <sub>A</sub>   | Temperature             | -40  | 105  | °C   |       |
| CL               | Output load capacitance | 1(   | 00   | nF   | 1, 2  |

1. C<sub>L</sub> must be connected to VREF\_OUT if the VREF\_OUT functionality is being used for either an internal or external reference.

 The load capacitance should not exceed +/-25% of the nominal specified C<sub>L</sub> value over the operating temperature range of the device.

| Symbol           | Description                                                                                | Min.   | Тур.  | Max.   | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------|--------|-------|--------|------|-------|
| V <sub>out</sub> | Voltage reference output with factory trim at nominal $V_{\text{DDA}}$ and temperature=25C | 1.1915 | 1.195 | 1.1977 | V    |       |

Table 27. VREF full-range operating behaviors

Table continues on the next page...

# 6.8.5.1 Normal Run, Wait and Stop mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in Normal Run, Wait and Stop modes.

| Num. | Characteristic                                                    | Min. | Max. | Unit        |  |
|------|-------------------------------------------------------------------|------|------|-------------|--|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |  |
| S1   | I2S_MCLK cycle time                                               | 40   | —    | ns          |  |
| S2   | I2S_MCLK pulse width high/low                                     | 45%  | 55%  | MCLK period |  |
| S3   | I2S_TX_BCLK/I2S_RX_BCLK cycle time (output)                       | 80   | —    | ns          |  |
| S4   | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low                      | 45%  | 55%  | BCLK period |  |
| S5   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output valid   | _    | 15   | ns          |  |
| S6   | I2S_TX_BCLK/I2S_RX_BCLK to I2S_TX_FS/<br>I2S_RX_FS output invalid | 0    | _    | ns          |  |
| S7   | I2S_TX_BCLK to I2S_TXD valid                                      | _    | 15   | ns          |  |
| S8   | I2S_TX_BCLK to I2S_TXD invalid                                    | 0    | _    | ns          |  |
| S9   | I2S_RXD/I2S_RX_FS input setup before<br>I2S_RX_BCLK               | 25   | _    | ns          |  |
| S10  | I2S_RXD/I2S_RX_FS input hold after I2S_RX_BCLK                    | 0    | _    | ns          |  |

Table 34. I2S/SAI master mode timing

![](_page_17_Figure_5.jpeg)

Figure 19. I2S/SAI timing — master modes

| Symbol               | Description                                                                                              | Min.  | Тур.   | Max.  | Unit     | Notes |
|----------------------|----------------------------------------------------------------------------------------------------------|-------|--------|-------|----------|-------|
| f <sub>REFmax</sub>  | Reference oscillator frequency                                                                           | —     | 8      | 15    | MHz      | 2, 3  |
| f <sub>ELEmax</sub>  | Electrode oscillator frequency                                                                           | _     | 1      | 1.8   | MHz      | 2, 4  |
| C <sub>REF</sub>     | Internal reference capacitor                                                                             | _     | 1      | _     | pF       |       |
| V <sub>DELTA</sub>   | Oscillator delta voltage                                                                                 | _     | 500    | _     | mV       | 2, 5  |
| I <sub>REF</sub>     | Reference oscillator current source base current<br>• 2 μA setting (REFCHRG = 0)                         | _     | 2      | 3     | μΑ       | 2, 6  |
|                      | • 32 µA setting (REFCHRG = 15)                                                                           | —     | 36     | 50    |          |       |
| I <sub>ELE</sub>     | <ul> <li>Electrode oscillator current source base current</li> <li>2 µA setting (EXTCHRG = 0)</li> </ul> | _     | 2      | 3     | μA       | 2, 7  |
|                      | • 32 µA setting (EXTCHRG = 15)                                                                           | —     | 36     | 50    |          |       |
| Pres5                | Electrode capacitance measurement precision                                                              | _     | 8.3333 | 38400 | fF/count | 8     |
| Pres20               | Electrode capacitance measurement precision                                                              | —     | 8.3333 | 38400 | fF/count | 9     |
| Pres100              | Electrode capacitance measurement precision                                                              | _     | 8.3333 | 38400 | fF/count | 10    |
| MaxSens              | Maximum sensitivity                                                                                      | 0.008 | 1.46   |       | fF/count | 11    |
| Res                  | Resolution                                                                                               | _     | _      | 16    | bits     |       |
| T <sub>Con20</sub>   | Response time @ 20 pF                                                                                    | 8     | 15     | 25    | μs       | 12    |
| I <sub>TSI_RUN</sub> | Current added in run mode                                                                                | _     | 55     |       | μA       |       |
| I <sub>TSI_LP</sub>  | Low power mode current adder                                                                             | —     | 1.3    | 2.5   | μA       | 13    |

Table 38. TSI electrical specifications (continued)

1. The TSI module is functional with capacitance values outside this range. However, optimal performance is not guaranteed.

2. Fixed external capacitance of 20 pF.

3. REFCHRG = 2, EXTCHRG=0.

4. REFCHRG = 0, EXTCHRG = 10.

5.  $V_{DD} = 3.0 V.$ 

6. The programmable current source value is generated by multiplying the SCANC[REFCHRG] value and the base current.

7. The programmable current source value is generated by multiplying the SCANC[EXTCHRG] value and the base current.

8. Measured with a 5 pF electrode, reference oscillator frequency of 10 MHz, PS = 128, NSCN = 8; lext = 16.

9. Measured with a 20 pF electrode, reference oscillator frequency of 10 MHz, PS = 128, NSCN = 2; lext = 16.

10. Measured with a 20 pF electrode, reference oscillator frequency of 10 MHz, PS = 16, NSCN = 3; lext = 16.

11. Sensitivity defines the minimum capacitance change when a single count from the TSI module changes. Sensitivity depends on the configuration used. The documented values are provided as examples calculated for a specific configuration of operating conditions using the following equation: (C<sub>ref</sub> \* I<sub>ext</sub>)/(I<sub>ref</sub> \* PS \* NSCN)

The typical value is calculated with the following configuration:

 $I_{ext} = 6 \ \mu A \ (EXTCHRG = 2), PS = 128, NSCN = 2, I_{ref} = 16 \ \mu A \ (REFCHRG = 7), C_{ref} = 1.0 \ pF$ 

The minimum value is calculated with the following configuration:

 $I_{ext} = 2 \ \mu A$  (EXTCHRG = 0), PS = 128, NSCN = 32,  $I_{ref} = 32 \ \mu A$  (REFCHRG = 15),  $C_{ref} = 0.5 \ pF$ 

The highest possible sensitivity is the minimum value because it represents the smallest possible capacitance that can be measured by a single count.

- 12. Time to do one complete measurement of the electrode. Sensitivity resolution of 0.0133 pF, PS = 0, NSCN = 0, 1 electrode, EXTCHRG = 7.
- 13. REFCHRG=0, EXTCHRG=4, PS=7, NSCN=0F, LPSCNITV=F, LPO is selected (1 kHz), and fixed external capacitance of 20 pF. Data is captured with an average of 7 periods window.

| 48<br>LQFP<br>-QFN | Pin Name          | Default   | ALTO      | ALT1              | ALT2      | ALT3                            | ALT4       | ALT5 | ALT6      | ALT7 | EzPort |
|--------------------|-------------------|-----------|-----------|-------------------|-----------|---------------------------------|------------|------|-----------|------|--------|
| 40                 | PTC7              | CMP0_IN1  | CMP0_IN1  | PTC7              | SPI0_SIN  |                                 | I2S0_RX_FS |      |           |      |        |
| 41                 | PTD0/<br>LLWU_P12 | DISABLED  |           | PTD0/<br>LLWU_P12 | SPI0_PCS0 | UART2_RTS_b                     |            |      |           |      |        |
| 42                 | PTD1              | ADC0_SE5b | ADC0_SE5b | PTD1              | SPI0_SCK  | UART2_CTS_b                     |            |      |           |      |        |
| 43                 | PTD2/<br>LLWU_P13 | DISABLED  |           | PTD2/<br>LLWU_P13 | SPI0_SOUT | UART2_RX                        |            |      |           |      |        |
| 44                 | PTD3              | DISABLED  |           | PTD3              | SPI0_SIN  | UART2_TX                        |            |      |           |      |        |
| 45                 | PTD4/<br>LLWU_P14 | DISABLED  |           | PTD4/<br>LLWU_P14 | SPI0_PCS1 | UART0_RTS_b                     | FTM0_CH4   |      | EWM_IN    |      |        |
| 46                 | PTD5              | ADC0_SE6b | ADC0_SE6b | PTD5              | SPI0_PCS2 | UART0_CTS_<br>b/<br>UART0_COL_b | FTM0_CH5   |      | EWM_OUT_b |      |        |
| 47                 | PTD6/<br>LLWU_P15 | ADC0_SE7b | ADC0_SE7b | PTD6/<br>LLWU_P15 | SPI0_PCS3 | UART0_RX                        | FTM0_CH6   |      | FTM0_FLT0 |      |        |
| 48                 | PTD7              | DISABLED  |           | PTD7              | CMT_IRO   | UART0_TX                        | FTM0_CH7   |      | FTM0_FLT1 |      |        |

# 8.2 K10 Pinouts

Pinout

The below figure shows the pinout diagram for the devices supported by this document. Many signals may be multiplexed onto a single pin. To determine what signals can be used on which pin, see the previous section.

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductors products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claims alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-complaint and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

 $\label{eq:FreescaleTM} Freescale TM and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.$ 

© 2011–2012 Freescale Semiconductor, Inc.

![](_page_20_Picture_17.jpeg)

![](_page_20_Picture_18.jpeg)

Document Number: K10P48M50SF0 Rev. 4 5/2012