# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                               |
|----------------------------|----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                      |
| Core Size                  | 32-Bit Single-Core                                                   |
| Speed                      | 50MHz                                                                |
| Connectivity               | I <sup>2</sup> C, IrDA, SPI, UART/USART                              |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                            |
| Number of I/O              | 33                                                                   |
| Program Memory Size        | 32KB (32K x 8)                                                       |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | 2K x 8                                                               |
| RAM Size                   | 8K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                         |
| Data Converters            | A/D 16x16b                                                           |
| Oscillator Type            | Internal                                                             |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                   |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 48-VFQFN Exposed Pad                                                 |
| Supplier Device Package    | 48-QFN-EP (7x7)                                                      |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mk10dx32vft5 |
|                            |                                                                      |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | _    | 7    | pF   |

# 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- *Handling ratings* apply when the chip is not powered.

### 3.4.1 Example

This is an example of an operating rating:

| Symbol          | Description               | Min. | Max. | Unit |
|-----------------|---------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply voltage | -0.3 | 1.2  | V    |

# 3.5 Result of exceeding a rating



Terminology and guidelines



# 3.7 Guidelines for ratings and operating requirements

Follow these guidelines for ratings and operating requirements:

- Never exceed any of the chip's ratings.
- During normal operation, don't exceed any of the chip's operating requirements.
- If you must exceed an operating requirement at times other than during normal operation (for example, during power sequencing), limit the duration as much as possible.

# 3.8 Definition: Typical value

A *typical value* is a specified value for a technical characteristic that:

- Lies within the range of values specified by the operating behavior
- Given the typical manufacturing process, is representative of that characteristic during operation when you meet the typical-value conditions or other specified conditions

Typical values are provided as design guidelines and are neither tested nor guaranteed.

# 3.8.1 Example 1

This is an example of an operating behavior that includes a typical value:

| Symbol          | Description                                    | Min. | Тур. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown<br>current | 10   | 70   | 130  | μΑ   |

### 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:



# 3.9 Typical value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol          | Description          | Value | Unit |
|-----------------|----------------------|-------|------|
| T <sub>A</sub>  | Ambient temperature  | 25    | ٥°C  |
| V <sub>DD</sub> | 3.3 V supply voltage | 3.3   | V    |

# 4 Ratings

# 4.1 Thermal handling ratings

| Symbol           | Description                   | Min. | Max. | Unit | Notes |
|------------------|-------------------------------|------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55  | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | _    | 260  | °C   | 2     |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

## 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | —    | 3    | —    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   |       |

1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.

2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

## 4.4 Voltage and current operating ratings

| Symbol          | Description            | Min. | Max. | Unit |
|-----------------|------------------------|------|------|------|
| V <sub>DD</sub> | Digital supply voltage | -0.3 | 3.8  | V    |

Table continues on the next page ...

### 5.2.3 Voltage and current operating behaviors Table 4. Voltage and current operating behaviors

| Symbol           | Description                                                                                            | Min.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Max. | Unit                                                  | Notes |
|------------------|--------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------------------------------------------------|-------|
| V <sub>OH</sub>  | Output high voltage — high drive strength                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |                                                       |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = - 9 mA                                  | V <sub>DD</sub> – 0.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | —    | V                                                     |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OH}} = -3 \text{ mA}$   | V <sub>DD</sub> – 0.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | —    | V                                                     |       |
|                  | Output high voltage — low drive strength                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |                                                       |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OH</sub> = -2 mA                                   | $V_{DD} - 0.5$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _    | V                                                     |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OH}} = -0.6 \text{ mA}$ | = -9 mA $V_{DD} - 0.5$ V $A_{H} = -3 mA$ $V_{DD} - 0.5$ V         re strength        V         = -2 mA $V_{DD} - 0.5$ V $A_{H} = -0.6 mA$ $V_{DD} - 0.5$ V         ports        100       mA         re strength        0.5       V         = 9 mA        0.5       V         = 3 mA        0.5       V         e strength        0.5       V         = 2 mA        0.5       V          0.5       V          o strength        0.5       V         = 0.6 mA        0.5       V         ports        100       mA         e        0.1 $\mu A$ e        1.0 $\mu A$ |      |                                                       |       |
| I <sub>OHT</sub> | Output high current total for all ports                                                                | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 100  | mA                                                    |       |
| V <sub>OL</sub>  | Output low voltage — high drive strength                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      | ν<br>ν<br>ν<br>ν<br>ΜΑ<br>ν<br>ν<br>ν<br>ν<br>ν<br>μΑ |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 9 mA                                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |                                                       |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OL}} = 3 \text{ mA}$    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0.5  | V<br>mA<br>V<br>V<br>V<br>V<br>V<br>MA<br>μA<br>μA    |       |
|                  | Output low voltage — low drive strength                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |                                                       |       |
|                  | • 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, I <sub>OL</sub> = 2 mA                                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0.5  | V                                                     |       |
|                  | • $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}, \text{ I}_{\text{OL}} = 0.6 \text{ mA}$  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0.5  | V                                                     |       |
| I <sub>OLT</sub> | Output low current total for all ports                                                                 | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 100  | mA                                                    |       |
| I <sub>IN</sub>  | Input leakage current (per pin)                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |                                                       |       |
|                  | @ full temperature range                                                                               | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1.0  | μA                                                    | 1     |
|                  | • @ 25 °C                                                                                              | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0.1  | μA                                                    |       |
| I <sub>OZ</sub>  | Hi-Z (off-state) leakage current (per pin)                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1    | μA                                                    |       |
| I <sub>OZ</sub>  | Total Hi-Z (off-state) leakage current (all input pins)                                                | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 4    | μΑ                                                    |       |
| R <sub>PU</sub>  | Internal pullup resistors                                                                              | 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 50   | kΩ                                                    | 2     |
| R <sub>PD</sub>  | Internal pulldown resistors                                                                            | 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 50   | kΩ                                                    | 3     |

1. Tested by ganged leakage method

2. Measured at Vinput =  $V_{SS}$ 

3. Measured at Vinput =  $V_{DD}$ 

### 5.2.4 Power mode transition operating behaviors

All specifications except  $t_{POR}$ , and VLLSx $\rightarrow$ RUN recovery times in the following table assume this clock configuration:

- CPU and system clocks = 50 MHz
- Bus clock = 50 MHz
- Flash clock = 25 MHz

| Symbol                | Description                                                                    | Min. | Тур.  | Max.  | Unit | Notes |
|-----------------------|--------------------------------------------------------------------------------|------|-------|-------|------|-------|
| I <sub>DD_VLLS0</sub> | Very low-leakage stop mode 0 current at 3.0 V with POR detect circuit disabled |      |       |       |      |       |
|                       | ● @40 to 25°C                                                                  | —    | 0.176 | 0.859 | μA   |       |
|                       | • @ 70°C                                                                       | —    | 2.2   | 13.1  | μA   |       |
|                       | • @ 105°C                                                                      | _    | 13    | 23.9  | μA   |       |
| I <sub>DD_VBAT</sub>  | Average current with RTC and 32kHz disabled at 3.0 V                           |      |       |       |      |       |
|                       | <ul> <li>@ -40 to 25°C</li> </ul>                                              |      | 0.19  | 0.22  | μA   |       |
|                       | • @ 70°C                                                                       |      | 0.49  | 0.64  | μA   |       |
|                       | • @ 105°C                                                                      | _    | 2.2   | 3.2   | μA   |       |
| I <sub>DD_VBAT</sub>  | Average current when CPU is not accessing<br>RTC registers                     |      |       |       |      | 9     |
|                       | • @ 1.8V                                                                       |      |       |       |      |       |
|                       | • @ -40 to 25°C                                                                |      | 0.57  | 0.67  | μA   |       |
|                       | • @ 70°C                                                                       | _    | 0.90  | 1.2   | μA   |       |
|                       | • @ 105°C                                                                      |      | 2.4   | 3.5   | μA   |       |
|                       | • @ 3.0V                                                                       |      |       | 0.0   | priv |       |
|                       | <ul> <li>@ -40 to 25°C</li> </ul>                                              | _    | 0.67  | 0.94  | μA   |       |
|                       | • @ 70°C                                                                       | _    | 1.0   | 1.4   | μA   |       |
|                       | • @ 105°C                                                                      | _    | 2.7   | 3.9   | μA   |       |

### Table 6. Power consumption operating behaviors (continued)

- 1. The analog supply current is the sum of the active or disabled current for each of the analog modules on the device. See each module's specification for its supply current.
- 2. 50MHz core and system clock, 25MHz bus clock, and 25MHz flash clock . MCG configured for FEI mode. All peripheral clocks disabled.
- 3. 50MHz core and system clock, 25MHz bus clock, and 25MHz flash clock. MCG configured for FEI mode. All peripheral clocks enabled, and peripherals are in active operation.
- 4. Max values are measured with CPU executing DSP instructions
- 5. 25MHz core and system clock, 25MHz bus clock, and 12.5MHz flash clock. MCG configured for FEI mode.
- 6. 4 MHz core, system, and bus clock and 1MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled. Code executing from flash.
- 7. 4 MHz core, system, and bus clock and 1MHz flash clock. MCG configured for BLPE mode. All peripheral clocks enabled but peripherals are not in active operation. Code executing from flash.
- 8. 4 MHz core, system, and bus clock and 1MHz flash clock. MCG configured for BLPE mode. All peripheral clocks disabled.
- 9. Includes 32kHz oscillator current and RTC operation.

### 5.2.5.1 Diagram: Typical IDD\_RUN operating behavior

The following data was measured under these conditions:

- MCG in FBE mode
- No GPIOs toggled
- Code execution from flash with cache enabled
- For the ALLOFF curve, all peripheral clocks are disabled except FTFL





Figure 3. VLPR mode supply current vs. core frequency

### 5.2.6 EMC radiated emissions operating behaviors Table 7. EMC radiated emissions operating behaviors for 64LQFP

| Symbol              | Description                        | Frequency<br>band (MHz) | Тур. | Unit | Notes |
|---------------------|------------------------------------|-------------------------|------|------|-------|
| V <sub>RE1</sub>    | Radiated emissions voltage, band 1 | 0.15–50                 | 19   | dBµV | 1,2   |
| V <sub>RE2</sub>    | Radiated emissions voltage, band 2 | 50–150                  | 21   | dBµV |       |
| V <sub>RE3</sub>    | Radiated emissions voltage, band 3 | 150–500                 | 19   | dBµV |       |
| V <sub>RE4</sub>    | Radiated emissions voltage, band 4 | 500–1000                | 11   | dBµV |       |
| V <sub>RE_IEC</sub> | IEC level                          | 0.15–1000               | L    | _    | 2, 3  |

 Determined according to IEC Standard 61967-1, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 1: General Conditions and Definitions and IEC Standard 61967-2, Integrated Circuits - Measurement of Electromagnetic Emissions, 150 kHz to 1 GHz Part 2: Measurement of Radiated Emissions—TEM Cell and Wideband TEM Cell Method. Measurements were made while the microcontroller was running basic application code. The reported

| Symbol                   | Description                    | Min. | Max. | Unit | Notes |
|--------------------------|--------------------------------|------|------|------|-------|
| f <sub>LPTMR_pin</sub>   | LPTMR clock                    | _    | 25   | MHz  |       |
| f <sub>LPTMR_ERCLK</sub> | LPTMR external reference clock | _    | 16   | MHz  |       |
| f <sub>I2S_MCLK</sub>    | I2S master clock               | _    | 12.5 | MHz  |       |
| f <sub>I2S_BCLK</sub>    | I2S bit clock                  |      | 4    | MHz  |       |

Table 9. Device clock specifications (continued)

1. The frequency limitations in VLPR mode here override any frequency specification listed in the timing specification for any other module.

### 5.3.2 General switching specifications

These general purpose specifications apply to all signals configured for GPIO, UART, CMT, and I<sup>2</sup>C signals.

| Symbol | Description                                                                                                 | Min. | Max.     | Unit                | Notes |
|--------|-------------------------------------------------------------------------------------------------------------|------|----------|---------------------|-------|
|        | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path                          | 1.5  | —        | Bus clock<br>cycles | 1, 2  |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled) — Asynchronous path  | 100  | _        | ns                  | 3     |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 50   | _        | ns                  | 3     |
|        | External reset pulse width (digital glitch filter disabled)                                                 | 100  | _        | ns                  | 3     |
|        | Mode select (EZP_CS) hold time after reset deassertion                                                      | 2    | _        | Bus clock<br>cycles |       |
|        | Port rise and fall time (high drive strength)                                                               |      |          |                     | 4     |
|        | Slew disabled                                                                                               |      |          |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 13       | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    |          | ns                  |       |
|        | Slew enabled                                                                                                |      | 7        |                     |       |
|        | • 1.71 ≤ V <sub>DD</sub> ≤ 2.7V                                                                             | —    |          | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | _    | 36<br>24 | ns                  |       |

Table 10. General switching specifications

Table continues on the next page...

# 6.1.1 JTAG electricals

| Symbol | Description                                                       | Min. | Max. | Unit |
|--------|-------------------------------------------------------------------|------|------|------|
|        | Operating voltage                                                 | 2.7  | 5.5  | V    |
| J1     | TCLK frequency of operation                                       |      |      | MHz  |
|        | • JTAG                                                            |      | 10   |      |
|        | • CJTAG                                                           | —    | 5    |      |
| J2     | TCLK cycle period                                                 | 1/J1 | _    | ns   |
| J3     | TCLK clock pulse width                                            |      |      |      |
|        | • JTAG                                                            | 100  | _    | ns   |
|        | • CJTAG                                                           | 200  | —    | ns   |
|        |                                                                   |      |      | ns   |
| J4     | TCLK rise and fall times                                          | —    | 1    | ns   |
| J5     | TMS input data setup time to TCLK rise<br>• JTAG                  | 53   | _    | ns   |
|        | • CJTAG                                                           | 112  | —    |      |
| J6     | TDI input data setup time to TCLK rise                            | 8    | —    | ns   |
| J7     | TMS input data hold time after TCLK rise <ul> <li>JTAG</li> </ul> | 3.4  | _    | ns   |
|        | • CJTAG                                                           | 3.4  | —    |      |
| J8     | TDI input data hold time after TCLK rise                          | 3.4  | _    | ns   |
| J9     | TCLK low to TMS data valid<br>• JTAG                              | _    | 48   | ns   |
|        | • CJTAG                                                           | —    | 85   |      |
| J10    | TCLK low to TDO data valid                                        | —    | 48   | ns   |
| J11    | Output data hold/invalid time after clock edge <sup>1</sup>       |      | 3    | ns   |

Table 12. JTAG voltage range electricals

1. They are common for JTAG and CJTAG. Input transition = 1 ns and Output load = 50pf



Figure 4. Test clock input timing

| Symbol                       | Description                                                                                            | Min. | Тур.            | Max. | Unit | Notes |
|------------------------------|--------------------------------------------------------------------------------------------------------|------|-----------------|------|------|-------|
| I <sub>DDOSC</sub>           | Supply current — high gain mode (HGO=1)                                                                |      |                 |      |      | 1     |
|                              | • 32 kHz                                                                                               | —    | 25              | _    | μA   |       |
|                              | • 4 MHz                                                                                                | —    | 400             | _    | μΑ   |       |
|                              | • 8 MHz (RANGE=01)                                                                                     | —    | 500             | —    | μA   |       |
|                              | • 16 MHz                                                                                               | —    | 2.5             | —    | mA   |       |
|                              | • 24 MHz                                                                                               | —    | 3               | _    | mA   |       |
|                              | • 32 MHz                                                                                               | —    | 4               | _    | mA   |       |
| C <sub>x</sub>               | EXTAL load capacitance                                                                                 | _    |                 | _    |      | 2, 3  |
| Cy                           | XTAL load capacitance                                                                                  |      |                 |      |      | 2, 3  |
| R <sub>F</sub>               | Feedback resistor — low-frequency, low-power mode (HGO=0)                                              | —    | _               | _    | MΩ   | 2, 4  |
|                              | Feedback resistor — low-frequency, high-gain mode (HGO=1)                                              | _    | 10              | _    | MΩ   |       |
|                              | Feedback resistor — high-frequency, low-power mode (HGO=0)                                             | —    | _               | _    | MΩ   |       |
|                              | Feedback resistor — high-frequency, high-gain mode (HGO=1)                                             | —    | 1               |      | MΩ   |       |
| R <sub>S</sub>               | Series resistor — low-frequency, low-power mode (HGO=0)                                                | —    | _               |      | kΩ   |       |
|                              | Series resistor — low-frequency, high-gain mode (HGO=1)                                                | —    | 200             |      | kΩ   |       |
|                              | Series resistor — high-frequency, low-power mode (HGO=0)                                               | —    | _               |      | kΩ   |       |
|                              | Series resistor — high-frequency, high-gain<br>mode (HGO=1)                                            |      |                 |      |      |       |
|                              |                                                                                                        | _    | 0               | _    | kΩ   |       |
| V <sub>pp</sub> <sup>5</sup> | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, low-power mode<br>(HGO=0)  | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — low-frequency, high-gain mode<br>(HGO=1)  | _    | V <sub>DD</sub> | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, low-power mode<br>(HGO=0) | _    | 0.6             | _    | V    |       |
|                              | Peak-to-peak amplitude of oscillation (oscillator<br>mode) — high-frequency, high-gain mode<br>(HGO=1) | —    | V <sub>DD</sub> | _    | V    |       |

### Table 14. Oscillator DC electrical specifications (continued)

1.  $V_{DD}$ =3.3 V, Temperature =25 °C

2. See crystal or resonator manufacturer's recommendation

3.  $C_x, C_y$  can be provided by using either the integrated capacitors or by using external components.

4. When low power mode is selected, R<sub>F</sub> is integrated and must not be attached externally.

#### Peripheral operating requirements and behaviors

5. The EXTAL and XTAL pins should only be connected to required oscillator components and must not be connected to any other devices.

| Symbol                | Description                                                                                           | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_lo</sub>   | Oscillator crystal or resonator frequency — low frequency mode (MCG_C2[RANGE]=00)                     | 32   | _    | 40   | kHz  |       |
| f <sub>osc_hi_1</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (low range)<br>(MCG_C2[RANGE]=01)  | 3    | _    | 8    | MHz  |       |
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (high range)<br>(MCG_C2[RANGE]=1x) | 8    | _    | 32   | MHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                           | _    | _    | 50   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                          | 40   | 50   | 60   | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0)                                   | _    | 750  | -    | ms   | 3, 4  |
|                       | Crystal startup time — 32 kHz low-frequency,<br>high-gain mode (HGO=1)                                | _    | 250  | -    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), low-power mode<br>(HGO=0)          | _    | 0.6  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), high-gain mode<br>(HGO=1)          | _    | 1    | -    | ms   |       |

### 6.3.2.2 Oscillator frequency specifications Table 15. Oscillator frequency specifications

1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL.

2. When transitioning from FBE to FEI mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.

3. Proper PC board layout procedures must be followed to achieve specifications.

4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set.

### 6.3.3 32 kHz Oscillator Electrical Characteristics

This section describes the module electrical characteristics.

### 6.3.3.1 32 kHz oscillator DC electrical specifications Table 16. 32kHz oscillator DC electrical specifications

| Symbol           | Description                | Min. | Тур. | Max. | Unit |
|------------------|----------------------------|------|------|------|------|
| V <sub>BAT</sub> | Supply voltage             | 1.71 | _    | 3.6  | V    |
| R <sub>F</sub>   | Internal feedback resistor |      | 100  | _    | MΩ   |

Table continues on the next page...

### Peripheral operating requirements and behaviors

- EEPROM allocated FlexNVM based on DEPART; entered with the Program Partition command
- EEESIZE allocated FlexRAM based on DEPART; entered with the Program Partition command
- Write\_efficiency
  - 0.25 for 8-bit writes to FlexRAM
  - 0.50 for 16-bit or 32-bit writes to FlexRAM
- n<sub>nvmcycd</sub> data flash cycling endurance (the following graph assumes 10,000 cycles)



Figure 8. EEPROM backup writes to FlexRAM

# 6.4.2 EzPort Switching Specifications

Table 22. EzPort switching specifications

| Num | Description       | Min. | Max. | Unit |
|-----|-------------------|------|------|------|
|     | Operating voltage | 1.71 | 3.6  | V    |

Table continues on the next page ...

### 6.6.1 ADC electrical specifications

The 16-bit accuracy specifications listed in Table 23 and Table 24 are achievable on the differential pins ADCx\_DP0, ADCx\_DM0.

All other ADC channels meet the 13-bit differential/12-bit single-ended accuracy specifications.

| Symbol            | Description                       | Conditions                                                          | Min.              | Typ. <sup>1</sup> | Max.              | Unit | Notes |
|-------------------|-----------------------------------|---------------------------------------------------------------------|-------------------|-------------------|-------------------|------|-------|
| V <sub>DDA</sub>  | Supply voltage                    | Absolute                                                            | 1.71              |                   | 3.6               | V    |       |
| $\Delta V_{DDA}$  | Supply voltage                    | Delta to V <sub>DD</sub> (V <sub>DD</sub> -<br>V <sub>DDA</sub> )   | -100              | 0                 | +100              | mV   | 2     |
| $\Delta V_{SSA}$  | Ground voltage                    | Delta to V <sub>SS</sub> (V <sub>SS</sub> -<br>V <sub>SSA</sub> )   | -100              | 0                 | +100              | mV   | 2     |
| V <sub>REFH</sub> | ADC reference voltage high        |                                                                     | 1.13              | V <sub>DDA</sub>  | V <sub>DDA</sub>  | V    |       |
| V <sub>REFL</sub> | Reference<br>voltage low          |                                                                     | V <sub>SSA</sub>  | V <sub>SSA</sub>  | V <sub>SSA</sub>  | V    |       |
| V <sub>ADIN</sub> | Input voltage                     |                                                                     | V <sub>REFL</sub> | _                 | V <sub>REFH</sub> | V    |       |
| C <sub>ADIN</sub> | Input                             | 16 bit modes                                                        | _                 | 8                 | 10                | pF   |       |
|                   | capacitance                       | 8/10/12 bit<br>modes                                                | _                 | 4                 | 5                 |      |       |
| R <sub>ADIN</sub> | Input resistance                  |                                                                     |                   | 2                 | 5                 | kΩ   |       |
| R <sub>AS</sub>   | Analog source<br>resistance       | 13/12 bit modes<br>f <sub>ADCK</sub> < 4MHz                         |                   | _                 | 5                 | kΩ   | 3     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | ≤ 13 bit modes                                                      | 1.0               |                   | 18.0              | MHz  | 4     |
| f <sub>ADCK</sub> | ADC conversion<br>clock frequency | 16 bit modes                                                        | 2.0               |                   | 12.0              | MHz  | 4     |
| C <sub>rate</sub> | ADC conversion                    | ≤ 13 bit modes                                                      |                   |                   |                   |      | 5     |
|                   | rate                              | No ADC hardware averaging                                           | 20.000            | —                 | 818.330           | Ksps |       |
|                   |                                   | Continuous<br>conversions enabled,<br>subsequent conversion<br>time |                   |                   |                   |      |       |

### 6.6.1.1 16-bit ADC operating conditions Table 23. 16-bit ADC operating conditions

Table continues on the next page...

#### Peripheral operating requirements and behaviors

| Symbol              | Description                                                      | Min.   | Тур. | Max.   | Unit | Notes |
|---------------------|------------------------------------------------------------------|--------|------|--------|------|-------|
| V <sub>out</sub>    | Voltage reference output — factory trim                          | 1.1584 | —    | 1.2376 | V    |       |
| V <sub>out</sub>    | Voltage reference output — user trim                             | 1.193  | _    | 1.197  | V    |       |
| V <sub>step</sub>   | Voltage reference trim step                                      | _      | 0.5  | —      | mV   |       |
| V <sub>tdrift</sub> | Temperature drift (Vmax -Vmin across the full temperature range) | _      | —    | 80     | mV   |       |
| I <sub>bg</sub>     | Bandgap only current                                             | _      | _    | 80     | μA   | 1     |
| I <sub>Ip</sub>     | Low-power buffer current                                         | _      | _    | 360    | uA   | 1     |
| I <sub>hp</sub>     | High-power buffer current                                        | _      | —    | 1      | mA   | 1     |
| $\Delta V_{LOAD}$   | Load regulation                                                  |        |      |        | μV   | 1, 2  |
|                     | • current = ± 1.0 mA                                             |        | 200  | _      |      |       |
| T <sub>stup</sub>   | Buffer startup time                                              | —      |      | 100    | μs   |       |
| V <sub>vdrift</sub> | Voltage drift (Vmax -Vmin across the full voltage range)         | _      | 2    | —      | mV   | 1     |

### Table 27. VREF full-range operating behaviors (continued)

1. See the chip's Reference Manual for the appropriate settings of the VREF Status and Control register.

2. Load regulation voltage is the difference between the VREF\_OUT voltage with no load vs. voltage with defined load

### Table 28. VREF limited-range operating requirements

| Symbo          | Description | Min. | Max. | Unit | Notes |
|----------------|-------------|------|------|------|-------|
| T <sub>A</sub> | Temperature | 0    | 50   | °C   |       |

### Table 29. VREF limited-range operating behaviors

|   | Symbol           | Description                                | Min.  | Max.  | Unit | Notes |
|---|------------------|--------------------------------------------|-------|-------|------|-------|
| ſ | V <sub>out</sub> | Voltage reference output with factory trim | 1.173 | 1.225 | V    |       |

# 6.7 Timers

See General switching specifications.

## 6.8 Communication interfaces



Figure 18. DSPI classic SPI timing — slave mode

# 6.8.3 I<sup>2</sup>C switching specifications

See General switching specifications.

## 6.8.4 UART switching specifications

See General switching specifications.

## 6.8.5 I2S/SAI Switching Specifications

This section provides the AC timing for the I2S/SAI module in master mode (clocks are driven) and slave mode (clocks are input). All timing is given for noninverted serial clock polarity (TCR2[BCP] is 0, RCR2[BCP] is 0) and a noninverted frame sync (TCR4[FSP] is 0, RCR4[FSP] is 0). If the polarity of the clock and/or the frame sync have been inverted, all the timing remains valid by inverting the bit clock signal (BCLK) and/or the frame sync (FS) signal shown in the following figures.

#### Peripheral operating requirements and behaviors

| Num. | Characteristic                                                    | Min. | Max. | Unit        |
|------|-------------------------------------------------------------------|------|------|-------------|
|      | Operating voltage                                                 | 1.71 | 3.6  | V           |
| S11  | I2S_TX_BCLK/I2S_RX_BCLK cycle time (input)                        | 80   | _    | ns          |
| S12  | I2S_TX_BCLK/I2S_RX_BCLK pulse width high/low (input)              | 45%  | 55%  | MCLK period |
| S13  | I2S_TX_FS/I2S_RX_FS input setup before<br>I2S_TX_BCLK/I2S_RX_BCLK | 10   | -    | ns          |
| S14  | I2S_TX_FS/I2S_RX_FS input hold after<br>I2S_TX_BCLK/I2S_RX_BCLK   | 2    | -    | ns          |
| S15  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output valid                     | —    | 29   | ns          |
| S16  | I2S_TX_BCLK to I2S_TXD/I2S_TX_FS output invalid                   | 0    | —    | ns          |
| S17  | I2S_RXD setup before I2S_RX_BCLK                                  | 10   | _    | ns          |
| S18  | I2S_RXD hold after I2S_RX_BCLK                                    | 2    | _    | ns          |
| S19  | I2S_TX_FS input assertion to I2S_TXD output valid <sup>1</sup>    | _    | 21   | ns          |

### Table 35. I2S/SAI slave mode timing

1. Applies to first bit in each frame and only if the TCR4[FSE] bit is clear



Figure 20. I2S/SAI timing — slave modes

# 6.8.5.2 VLPR, VLPW, and VLPS mode performance over the full operating voltage range

This section provides the operating performance over the full operating voltage for the device in VLPR, VLPW, and VLPS modes.

#### Pinout

| 48<br>LQFP<br>-QFN | Pin Name          | Default                              | ALTO                                 | ALT1              | ALT2                            | ALT3                            | ALT4         | ALT5 | ALT6            | ALT7                   | EzPort   |
|--------------------|-------------------|--------------------------------------|--------------------------------------|-------------------|---------------------------------|---------------------------------|--------------|------|-----------------|------------------------|----------|
| 14                 | XTAL32            | XTAL32                               | XTAL32                               |                   |                                 |                                 |              |      |                 |                        |          |
| 15                 | EXTAL32           | EXTAL32                              | EXTAL32                              |                   |                                 |                                 |              |      |                 |                        |          |
| 16                 | VBAT              | VBAT                                 | VBAT                                 |                   |                                 |                                 |              |      |                 |                        |          |
| 17                 | PTA0              | JTAG_TCLK/<br>SWD_CLK/<br>EZP_CLK    | TSI0_CH1                             | PTA0              | UARTO_CTS_<br>b/<br>UARTO_COL_b | FTM0_CH5                        |              |      |                 | JTAG_TCLK/<br>SWD_CLK  | EZP_CLK  |
| 18                 | PTA1              | JTAG_TDI/<br>EZP_DI                  | TSI0_CH2                             | PTA1              | UARTO_RX                        | FTM0_CH6                        |              |      |                 | JTAG_TDI               | EZP_DI   |
| 19                 | PTA2              | JTAG_TDO/<br>TRACE_SWO/<br>EZP_DO    | TSI0_CH3                             | PTA2              | UARTO_TX                        | FTM0_CH7                        |              |      |                 | JTAG_TDO/<br>TRACE_SWO | EZP_DO   |
| 20                 | PTA3              | JTAG_TMS/<br>SWD_DIO                 | TSI0_CH4                             | PTA3              | UART0_RTS_b                     | FTM0_CH0                        |              |      |                 | JTAG_TMS/<br>SWD_DIO   |          |
| 21                 | PTA4/<br>LLWU_P3  | NMI_b/<br>EZP_CS_b                   | TSI0_CH5                             | PTA4/<br>LLWU_P3  |                                 | FTM0_CH1                        |              |      |                 | NMI_b                  | EZP_CS_b |
| 22                 | VDD               | VDD                                  | VDD                                  |                   |                                 |                                 |              |      |                 |                        |          |
| 23                 | VSS               | VSS                                  | VSS                                  |                   |                                 |                                 |              |      |                 |                        |          |
| 24                 | PTA18             | EXTAL0                               | EXTALO                               | PTA18             |                                 | FTM0_FLT2                       | FTM_CLKIN0   |      |                 |                        |          |
| 25                 | PTA19             | XTAL0                                | XTALO                                | PTA19             |                                 | FTM1_FLT0                       | FTM_CLKIN1   |      | LPTMR0_ALT1     |                        |          |
| 26                 | RESET_b           | RESET_b                              | RESET_b                              |                   |                                 |                                 |              |      |                 |                        |          |
| 27                 | PTB0/<br>LLWU_P5  | ADC0_SE8/<br>TSI0_CH0                | ADC0_SE8/<br>TSI0_CH0                | PTB0/<br>LLWU_P5  | I2C0_SCL                        | FTM1_CH0                        |              |      | FTM1_QD_<br>PHA |                        |          |
| 28                 | PTB1              | ADC0_SE9/<br>TSI0_CH6                | ADC0_SE9/<br>TSI0_CH6                | PTB1              | I2C0_SDA                        | FTM1_CH1                        |              |      | FTM1_QD_<br>PHB |                        |          |
| 29                 | PTB2              | ADC0_SE12/<br>TSI0_CH7               | ADC0_SE12/<br>TSI0_CH7               | PTB2              | I2C0_SCL                        | UARTO_RTS_b                     |              |      | FTM0_FLT3       |                        |          |
| 30                 | PTB3              | ADC0_SE13/<br>TSI0_CH8               | ADC0_SE13/<br>TSI0_CH8               | PTB3              | I2C0_SDA                        | UART0_CTS_<br>b/<br>UART0_COL_b |              |      | FTM0_FLT0       |                        |          |
| 31                 | PTB16             | TSI0_CH9                             | TSI0_CH9                             | PTB16             |                                 | UART0_RX                        |              |      | EWM_IN          |                        |          |
| 32                 | PTB17             | TSI0_CH10                            | TSI0_CH10                            | PTB17             |                                 | UART0_TX                        |              |      | EWM_OUT_b       |                        |          |
| 33                 | PTC0              | ADC0_SE14/<br>TSI0_CH13              | ADC0_SE14/<br>TSI0_CH13              | PTC0              | SPI0_PCS4                       | PDB0_EXTRG                      |              |      |                 |                        |          |
| 34                 | PTC1/<br>LLWU_P6  | ADC0_SE15/<br>TSI0_CH14              | ADC0_SE15/<br>TSI0_CH14              | PTC1/<br>LLWU_P6  | SPI0_PCS3                       | UART1_RTS_b                     | FTM0_CH0     |      | I2S0_TXD0       |                        |          |
| 35                 | PTC2              | ADC0_SE4b/<br>CMP1_IN0/<br>TSI0_CH15 | ADC0_SE4b/<br>CMP1_IN0/<br>TSI0_CH15 | PTC2              | SPI0_PCS2                       | UART1_CTS_b                     | FTM0_CH1     |      | I2S0_TX_FS      |                        |          |
| 36                 | PTC3/<br>LLWU_P7  | CMP1_IN1                             | CMP1_IN1                             | PTC3/<br>LLWU_P7  | SPI0_PCS1                       | UART1_RX                        | FTM0_CH2     |      | I2S0_TX_BCLK    |                        |          |
| 37                 | PTC4/<br>LLWU_P8  | DISABLED                             |                                      | PTC4/<br>LLWU_P8  | SPI0_PCS0                       | UART1_TX                        | FTM0_CH3     |      | CMP1_OUT        |                        |          |
| 38                 | PTC5/<br>LLWU_P9  | DISABLED                             |                                      | PTC5/<br>LLWU_P9  | SPI0_SCK                        | LPTMR0_ALT2                     | I2S0_RXD0    |      | CMP0_OUT        |                        |          |
| 39                 | PTC6/<br>LLWU_P10 | CMP0_IN0                             | CMP0_IN0                             | PTC6/<br>LLWU_P10 | SPI0_SOUT                       | PDB0_EXTRG                      | I2S0_RX_BCLK |      | I2S0_MCLK       |                        |          |

K10 Sub-Family Data Sheet, Rev. 4 5/2012.

#### **Revision History**



Figure 23. K10 48 LQFP/QFN Pinout Diagram

# 9 Revision History

The following table provides a revision history for this document.

Table 39. Revision History

| Rev. No. | Date   | Substantial Changes    |
|----------|--------|------------------------|
| 2        | 2/2012 | Initial public release |

Table continues on the next page ...

| Rev. No. Date Substantial Changes |        | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3                                 | 4/2012 | <ul> <li>Replaced TBDs throughout.</li> <li>Updated "Power mode transition operating behaviors" table.</li> <li>Updated "Power consumption operating behaviors" table.</li> <li>For "Diagram: Typical IDD_RUN operating behavior" section, added "VLPR mode supply current vs. core frequency" figure.</li> <li>Updated "EMC radiated emissions operating behaviors" section.</li> <li>Updated "Thermal operating requirements" section.</li> <li>Updated "MCG specifications" table.</li> <li>Updated "VREF full-range operating behaviors" table.</li> <li>Updated "I2S/SAI Switching Specifications" table.</li> </ul>                                                                                    |
| 4                                 | 5/2012 | <ul> <li>For the "32kHz oscillator frequency specifications", added specifications for an externally driven clock.</li> <li>Renamed section "Flash current and power specifications" to section "Flash high voltage current behaviors" and improved the specifications.</li> <li>For the "VREF full-range operating behaviors" table, removed the Ac (aging coefficient) specification.</li> <li>Corrected the following DSPI switching specifications: tightened DS5, DS6, and DS7; relaxed DS11 and DS13.</li> <li>Removed references to USB as non-applicable.</li> <li>For the "TSI electrical specifications", changed and clarified the example calculations for the MaxSens specification.</li> </ul> |

### Table 39. Revision History (continued)

#### How to Reach Us:

Home Page: www.freescale.com

Web Support: http://www.freescale.com/support

#### **USA/Europe or Locations Not Listed:**

Freescale Semiconductor Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support

#### Europe, Middle East, and Africa:

Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductors products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claims alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-complaint and/or non-Pb-free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.

 $\label{eq:FreescaleTM} Freescale TM and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.$ 

© 2011–2012 Freescale Semiconductor, Inc.





Document Number: K10P48M50SF0 Rev. 4 5/2012