

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                          |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 20 MIPS                                                                        |
| Connectivity               | CANbus, I <sup>2</sup> C, SPI, UART/USART                                      |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                     |
| Number of I/O              | 52                                                                             |
| Program Memory Size        | 132KB (44K x 24)                                                               |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | 2K x 8                                                                         |
| RAM Size                   | 6K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                    |
| Data Converters            | A/D 16x12b                                                                     |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                             |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 64-TQFP                                                                        |
| Supplier Device Package    | 64-TQFP (14x14)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic30f6011a-20e-pf |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| TABLE 3-           | .3: C                        | ORE RE        | GISTER       | MAP <sup>()</sup> | ()         |                 |           |            |                |        |       |       |       |         |       |       |       |                     |
|--------------------|------------------------------|---------------|--------------|-------------------|------------|-----------------|-----------|------------|----------------|--------|-------|-------|-------|---------|-------|-------|-------|---------------------|
| SFR Name           | Address<br>(Home)            | Bit 15        | Bit 14       | Bit 13            | Bit 12     | Bit 11          | Bit 10    | Bit 9      | Bit 8          | Bit 7  | Bit 6 | Bit 5 | Bit 4 | Bit 3   | Bit 2 | Bit 1 | Bit 0 | Reset State         |
| 0M                 | 0000                         |               |              |                   |            |                 |           |            | W0 / WR        | EG     |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| W1                 | 0002                         |               |              |                   |            |                 |           |            | W1             |        |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| W2                 | 0004                         |               |              |                   |            |                 |           |            | W2             |        |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| W3                 | 9000                         |               |              |                   |            |                 |           |            | W3             |        |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| W4                 | 0008                         |               |              |                   |            |                 |           |            | W4             |        |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| W5                 | 000A                         |               |              |                   |            |                 |           |            | W5             |        |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| W6                 | 0000                         |               |              |                   |            |                 |           |            | 9W6            |        |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| W7                 | 000E                         |               |              |                   |            |                 |           |            | 7W7            |        |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| W8                 | 0010                         |               |              |                   |            |                 |           |            | W8             |        |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| 6M                 | 0012                         |               |              |                   |            |                 |           |            | 6M)            |        |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| W10                | 0014                         |               |              |                   |            |                 |           |            | W10            |        |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| W11                | 0016                         |               |              |                   |            |                 |           |            | W11            |        |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| W12                | 0018                         |               |              |                   |            |                 |           |            | W12            |        |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| W13                | 001A                         |               |              |                   |            |                 |           |            | W13            |        |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| W14                | 001C                         |               |              |                   |            |                 |           |            | W14            |        |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| W15                | 001E                         |               |              |                   |            |                 |           |            | W15            |        |       |       |       |         |       |       |       | 0000 1000 0000 0000 |
| SPLIM              | 0020                         |               |              |                   |            |                 |           |            | SPLIM          |        |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| ACCAL              | 0022                         |               |              |                   |            |                 |           |            | ACCAL          |        |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| ACCAH              | 0024                         |               |              |                   |            |                 |           |            | ACCAF          | -<br>- |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| ACCAU              | 0026                         |               |              | Sign-E            | xtension ( | ACCA<3          | (<6       |            |                |        |       |       | ACC   | AU      |       |       |       | 0000 0000 0000 0000 |
| ACCBL              | 0028                         |               |              |                   |            |                 |           |            | ACCBL          |        |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| ACCBH              | 002A                         |               |              |                   |            |                 |           |            | ACCBF          | -      |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| ACCBU              | 002C                         |               |              | Sign-E            | xtension ( | ACCB<3          | (<6       |            |                |        |       |       | ACC   | BU      |       |       |       | 0000 0000 0000 0000 |
| PCL                | 002E                         |               |              |                   |            |                 |           |            | PCL            |        |       |       |       |         |       |       |       | 0000 0000 0000 0000 |
| PCH                | 0030                         | Ι             | Ι            |                   | Ι          | Ι               |           | Ι          |                |        |       |       |       | РСН     |       |       |       | 0000 0000 0000 0000 |
| TBLPAG             | 0032                         | Ι             | Ι            | Ι                 | Ι          | Ι               |           | Ι          | Ι              |        |       |       | TBLP  | AG      |       |       |       | 0000 0000 0000 0000 |
| PSVPAG             | 0034                         | Ι             | Ι            |                   | Ι          | Ι               |           | Ι          | Ι              |        |       |       | PSVF  | AG      |       |       |       | 0000 0000 0000 0000 |
| RCOUNT             | 0036                         |               |              |                   |            |                 |           |            | RCOUN          | Т      |       |       |       |         |       |       |       | uuuu uuuu uuuu      |
| DCOUNT             | 0038                         |               |              |                   |            |                 |           |            | DCOUN          | Т      |       |       |       |         |       |       |       | nnnn nnnn nnnn nnnn |
| DOSTARTL           | 003A                         |               |              |                   |            |                 |           | DO         | STARTL         |        |       |       |       |         |       |       | 0     | uuuu uuuu uuu0      |
| DOSTARTH           | 003C                         | Ι             | Ι            |                   | Ι          | Ι               |           | Ι          |                |        |       |       | DQ    | OSTARTH |       |       |       | 0000 0000 0nnn nnnn |
| DOENDL             | 003E                         |               |              |                   |            |                 |           | DC         | JENDL          |        |       |       |       |         |       |       | 0     | uuuu uuuu uuuo      |
| DOENDH             | 0040                         | Ι             | I            |                   | I          |                 |           | Ι          | I              |        |       |       |       | DENDH   |       |       |       | 0000 0000 0nnn nnnn |
| Legend:<br>Noto 1. | u = uninitié<br>Dafar to the | alized bit; — | · = unimplem | nented bit,       | read as '  | 0'<br>ידחחוה fo | r deerint | one of red | iotor hit fiol | 2      |       |       |       |         |       |       |       |                     |

© 2011 Microchip Technology Inc.



### TABLE 4-2: BIT-REVERSED ADDRESS SEQUENCE (16-ENTRY)

|    |    | Norma | al Addre | SS      |    |    | Bit-Rev | ersed Ac | ldress  |
|----|----|-------|----------|---------|----|----|---------|----------|---------|
| A3 | A2 | A1    | A0       | Decimal | A3 | A2 | A1      | A0       | Decimal |
| 0  | 0  | 0     | 0        | 0       | 0  | 0  | 0       | 0        | 0       |
| 0  | 0  | 0     | 1        | 1       | 1  | 0  | 0       | 0        | 8       |
| 0  | 0  | 1     | 0        | 2       | 0  | 1  | 0       | 0        | 4       |
| 0  | 0  | 1     | 1        | 3       | 1  | 1  | 0       | 0        | 12      |
| 0  | 1  | 0     | 0        | 4       | 0  | 0  | 1       | 0        | 2       |
| 0  | 1  | 0     | 1        | 5       | 1  | 0  | 1       | 0        | 10      |
| 0  | 1  | 1     | 0        | 6       | 0  | 1  | 1       | 0        | 6       |
| 0  | 1  | 1     | 1        | 7       | 1  | 1  | 1       | 0        | 14      |
| 1  | 0  | 0     | 0        | 8       | 0  | 0  | 0       | 1        | 1       |
| 1  | 0  | 0     | 1        | 9       | 1  | 0  | 0       | 1        | 9       |
| 1  | 0  | 1     | 0        | 10      | 0  | 1  | 0       | 1        | 5       |
| 1  | 0  | 1     | 1        | 11      | 1  | 1  | 0       | 1        | 13      |
| 1  | 1  | 0     | 0        | 12      | 0  | 0  | 1       | 1        | 3       |
| 1  | 1  | 0     | 1        | 13      | 1  | 0  | 1       | 1        | 11      |
| 1  | 1  | 1     | 0        | 14      | 0  | 1  | 1       | 1        | 7       |
| 1  | 1  | 1     | 1        | 15      | 1  | 1  | 1       | 1        | 15      |

#### TABLE 4-3: BIT-REVERSED ADDRESS MODIFIER VALUES FOR XBREV REGISTER

| Buffer Size (Words) | XB<14:0> Bit-Reversed Address Modifier Value |
|---------------------|----------------------------------------------|
| 4096                | 0x0800                                       |
| 2048                | 0x0400                                       |
| 1024                | 0x0200                                       |
| 512                 | 0x0100                                       |
| 256                 | 0x0080                                       |
| 128                 | 0x0040                                       |
| 64                  | 0x0020                                       |
| 32                  | 0x0010                                       |
| 16                  | 0x0008                                       |
| 8                   | 0x0004                                       |
| 4                   | 0x0002                                       |
| 2                   | 0x0001                                       |

NOTES:

## 5.2 Reset Sequence

A Reset is not a true exception, because the interrupt controller is not involved in the Reset process. The processor initializes its registers in response to a Reset which forces the PC to zero. The processor then begins program execution at location 0x000000. A GOTO instruction is stored in the first program memory location immediately followed by the address target for the GOTO instruction. The processor executes the GOTO to the specified address and then begins operation at the specified target (start) address.

### 5.2.1 RESET SOURCES

In addition to external Reset and Power-on Reset (POR), there are 6 sources of error conditions which 'trap' to the Reset vector.

- Watchdog Time-out: The watchdog has timed out, indicating that the processor is no longer executing the correct flow of code.
- Uninitialized W Register Trap: An attempt to use an uninitialized W register as an address pointer will cause a Reset.
- Illegal Instruction Trap: Attempted execution of any unused opcodes will result in an illegal instruction trap. Note that a fetch of an illegal instruction does not result in an illegal instruction trap if that instruction is flushed prior to execution due to a flow change.
- Brown-out Reset (BOR): A momentary dip in the power supply to the device has been detected which may result in malfunction.
- Trap Lockout: Occurrence of multiple trap conditions simultaneously will cause a Reset.
- Software Reset Instruction

## 5.3 Traps

Traps can be considered as non-maskable interrupts indicating a software or hardware error, which adhere to a predefined priority, as shown in Table 5-1. They are intended to provide the user a means to correct erroneous operation during debug and when operating within the application.

**Note:** If the user does not intend to take corrective action in the event of a trap error condition, these vectors must be loaded with the address of a default handler that simply contains the RESET instruction. If, on the other hand, one of the vectors containing an invalid address is called, an address error trap is generated.

Note that many of these trap conditions can only be detected when they occur. Consequently, the questionable instruction is allowed to complete prior to trap exception processing. If the user chooses to recover from the error, the result of the erroneous action that caused the trap may have to be corrected.

There are 8 fixed priority levels for traps: level 8 through level 15, which implies that the IPL3 is always set during processing of a trap.

If the user is not currently executing a trap, and he sets the IPL<3:0> bits to a value of '0111' (level 7), then all interrupts are disabled but traps can still be processed.

### 5.3.1 TRAP SOURCES

The following traps are provided with increasing priority. However, since all traps can be nested, priority has little effect.

#### Math Error Trap:

The math error trap executes under the following four circumstances:

- Should an attempt be made to divide by zero, the divide operation will be aborted on a cycle boundary and the trap taken.
- If enabled, a math error trap will be taken when an arithmetic operation on either accumulator A or B causes an overflow from bit 31 and the accumulator guard bits are not utilized.
- If enabled, a math error trap will be taken when an arithmetic operation on either accumulator A or B causes a catastrophic overflow from bit 39 and all saturation is disabled.
- If the shift amount specified in a shift instruction is greater than the maximum allowed shift amount, a trap will occur.

### Address Error Trap:

This trap is initiated when any of the following circumstances occurs:

- A misaligned data word access is attempted
- A data fetch from and unimplemented data memory location is attempted
- A data fetch from an unimplemented program memory location is attempted
- An instruction fetch from vector space is attempted

Note: In the MAC class of instructions, wherein the data space is split into X and Y data space, unimplemented X space includes all of Y space, and unimplemented Y space includes all of X space.

### 7.3 Writing to the Data EEPROM

To write an EEPROM data location, the following sequence must be followed:

- 1. Erase data EEPROM word.
  - a) Select word, data EEPROM erase and set WREN bit in NVMCON register.
  - b) Write address of word to be erased into NVMADR.
  - c) Enable NVM interrupt (optional).
  - d) Write 0x55 to NVMKEY.
  - e) Write 0xAA to NVMKEY.
  - f) Set the WR bit. This will begin erase cycle.
  - g) Either poll NVMIF bit or wait for NVMIF interrupt.
  - h) The WR bit is cleared when the erase cycle ends.
- 2. Write data word into data EEPROM write latches.
- 3. Program 1 data word into data EEPROM.
  - a) Select word, data EEPROM program and set WREN bit in NVMCON register.
  - b) Enable NVM write done interrupt (optional).
  - c) Write 0x55 to NVMKEY.
  - d) Write 0xAA to NVMKEY.
  - e) Set the WR bit. This will begin program cycle.
  - f) Either poll NVMIF bit or wait for NVM interrupt.
  - g) The WR bit is cleared when the write cycle ends.

The write will not initiate if the above sequence is not exactly followed (write 0x55 to NVMKEY, write 0xAA to NVMCON, then set WR bit) for each word. It is strongly recommended that interrupts be disabled during this code segment.

Additionally, the WREN bit in NVMCON must be set to enable writes. This mechanism prevents accidental writes to data EEPROM due to unexpected code execution. The WREN bit should be kept clear at all times except when updating the EEPROM. The WREN bit is not cleared by hardware.

After a write sequence has been initiated, clearing the WREN bit will not affect the current write cycle. The WR bit will be inhibited from being set unless the WREN bit is set. The WREN bit must be set on a previous instruction. Both WR and WREN cannot be set with the same instruction.

At the completion of the write cycle, the WR bit is cleared in hardware and the Non-Volatile Memory Write Complete Interrupt Flag bit (NVMIF) is set. The user may either enable this interrupt or poll this bit. NVMIF must be cleared by software.

## 7.3.1 WRITING A WORD OF DATA EEPROM

Once the user has erased the word to be programmed, then a table write instruction is used to write one write latch, as shown in Example 7-4.

### EXAMPLE 7-4: DATA EEPROM WORD WRITE

```
; Point to data memory
                                                  ; Init pointer
   MOV
              #LOW ADDR WORD,W0
               #HIGH ADDR WORD,W1
   MOV
               W1 TBLPAG
   MOV
   MOV
               #LOW(WORD),W2
                                                  ; Get data
               W2 [ W0]
                                                  ; Write data
   TBLWTL
; The NVMADR captures last table access address
; Select data EEPROM for 1 word op
               #0x4004,W0
   MOV
               W0 NVMCON
   MOV
; Operate key to allow write operation
   DISI
               #5
                                                  ; Block all interrupts with priority <7 for
                                                 ; next 5 instructions
   MOV
               #0x55,W0
   MOV
               W0 NVMKEY
                                                  ; Write the 0x55 key
               #0xAA,W1
   MOV
               W1 NVMKEY
                                                 ; Write the OxAA key
   MOV
   BSET
               NVMCON, #WR
                                                 ; Initiate program sequence
   NOP
   NOP
; Write cycle will complete in 2 ms. CPU is not stalled for the Data Write Cycle
; User can poll WR bit, use NVMIF or Timer IRQ to determine write complete
```

### 18.3.7 BIT CLOCK GENERATOR

The DCI module has a dedicated 12-bit time base that produces the bit clock. The bit clock rate (period) is set by writing a non-zero 12-bit value to the BCG<11:0> control bits in the DCICON3 SFR.

When the BCG<11:0> bits are set to zero, the bit clock will be disabled. If the BCG<11:0> bits are set to a nonzero value, the bit clock generator is enabled. These bits should be set to '0' and the CSCKD bit set to '1' if the serial clock for the DCI is received from an external device.

The formula for the bit clock frequency is given in Equation 18-2.

### EQUATION 18-2: BIT CLOCK FREQUENCY

$$FBCK = \frac{FCY}{2 \bullet (BCG + 1)}$$

The required bit clock frequency will be determined by the system sampling rate and frame size. Typical bit clock frequencies range from 16x to 512x the converter sample rate depending on the data converter and the communication protocol that is used.

To achieve bit clock frequencies associated with common audio sampling rates, the user will need to select a crystal frequency that has an 'even' binary value. Examples of such crystal frequencies are listed in Table 18-1.

| Fs (kHz) | Fcsck/Fs | Fcscк (MHz) <sup>(1)</sup> | Fosc (MHz) | PLL | FCY (MIPS) | BCG <sup>(2)</sup> |
|----------|----------|----------------------------|------------|-----|------------|--------------------|
| 8        | 256      | 2.048                      | 8.192      | 4   | 8.192      | 1                  |
| 12       | 256      | 3.072                      | 6.144      | 8   | 12.288     | 1                  |
| 32       | 32       | 1.024                      | 8.192      | 8   | 16.384     | 7                  |
| 44.1     | 32       | 1.4112                     | 5.6448     | 8   | 11.2896    | 3                  |
| 48       | 64       | 3.072                      | 6.144      | 16  | 24.576     | 3                  |

## TABLE 18-1: DEVICE FREQUENCIES FOR COMMON CODEC CSCK FREQUENCIES

**Note 1:** When the CSCK signal is applied externally (CSCKD = 1), the external clock high and low times must meet the device timing requirements.

2: When the CSCK signal is applied externally (CSCKD = 1), the BCG<11:0> bits have no effect on the operation of the DCI module.

### 18.3.8 SAMPLE CLOCK EDGE CONTROL BIT

The sample clock edge (CSCKE) control bit determines the sampling edge for the CSCK signal. If the CSCK bit is cleared (default), data will be sampled on the falling edge of the CSCK signal. The AC-Link protocols and most Multi-Channel formats require that data be sampled on the falling edge of the CSCK signal. If the CSCK bit is set, data will be sampled on the rising edge of CSCK. The I<sup>2</sup>S protocol requires that data be sampled on the rising edge of the CSCK signal.

#### 18.3.9 DATA JUSTIFICATION CONTROL BIT

In most applications, the data transfer begins one CSCK cycle after the COFS signal is sampled active. This is the default configuration of the DCI module. An alternate data alignment can be selected by setting the DJST control bit in the DCICON1 SFR. When DJST = 1, data transfers will begin during the same CSCK cycle when the COFS signal is sampled active.

### 18.3.10 TRANSMIT SLOT ENABLE BITS

The TSCON SFR has control bits that are used to enable up to 16 time slots for transmission. These control bits are the TSE<15:0> bits. The size of each time slot is determined by the WS<3:0> word size selection bits and can vary up to 16 bits.

If a transmit time slot is enabled via one of the TSE bits (TSEx = 1), the contents of the current transmit shadow buffer location will be loaded into the CSDO Shift register and the DCI buffer control unit is incremented to point to the next location.

During an unused transmit time slot, the CSDO pin will drive '0's or will be tri-stated during all disabled time slots depending on the state of the CSDOM bit in the DCICON1 SFR.

The data frame size in bits is determined by the chosen data word size and the number of data word elements in the frame. If the chosen frame size has less than 16 elements, the additional slot enable bits will have no effect.

Each transmit data word is written to the 16-bit transmit buffer as left justified data. If the selected word size is less than 16 bits, then the LSbs of the transmit buffer memory will have no effect on the transmitted data. The user should write '0's to the unused LSbs of each transmit buffer location.

## 18.3.11 RECEIVE SLOT ENABLE BITS

The RSCON SFR contains control bits that are used to enable up to 16 time slots for reception. These control bits are the RSE<15:0> bits. The size of each receive time slot is determined by the WS<3:0> word size selection bits and can vary from 1 to 16 bits.

If a receive time slot is enabled via one of the RSE bits (RSEx = 1), the shift register contents will be written to the current DCI receive shadow buffer location and the buffer control unit will be incremented to point to the next buffer location.

Data is not packed in the receive memory buffer locations if the selected word size is less than 16 bits. Each received slot data word is stored in a separate 16-bit buffer location. Data is always stored in a left justified format in the receive memory buffer.

## 18.3.12 SLOT ENABLE BITS OPERATION WITH FRAME SYNC

The TSE and RSE control bits operate in concert with the DCI frame sync generator. In the Master mode, a COFS signal is generated whenever the frame sync generator is reset. In the Slave mode, the frame sync generator is reset whenever a COFS pulse is received.

The TSE and RSE control bits allow up to 16 consecutive time slots to be enabled for transmit or receive. After the last enabled time slot has been transmitted/ received, the DCI will stop buffering data until the next occurring COFS pulse.

### 18.3.13 SYNCHRONOUS DATA TRANSFERS

The DCI buffer control unit will be incremented by one word location whenever a given time slot has been enabled for transmission or reception. In most cases, data input and output transfers will be synchronized, which means that a data sample is received for a given channel at the same time a data sample is transmitted. Therefore, the transmit and receive buffers will be filled with equal amounts of data when a DCI interrupt is generated.

In some cases, the amount of data transmitted and received during a data frame may not be equal. As an example, assume a two-word data frame is used. Furthermore, assume that data is only received during slot #0 but is transmitted during slot #0 and slot #1. In this case, the buffer control unit counter would be incremented twice during a data frame but only one receive register location would be filled with data.

### 19.1 ADC Result Buffer

The module contains a 16-word dual port read only buffer, called ADCBUF0...ADCBUFF, to buffer the ADC results. The RAM is 12 bits wide but the data obtained is represented in one of four different 16-bit data formats. The contents of the sixteen ADC Result Buffer registers, ADCBUF0 through ADCBUFF, cannot be written by user software.

## 19.2 Conversion Operation

After the ADC module has been configured, the sample acquisition is started by setting the SAMP bit. Various sources, such as a programmable bit, timer time-outs and external events, will terminate acquisition and start a conversion. When the A/D conversion is complete, the result is loaded into ADCBUF0...ADCBUFF, and the DONE bit and the ADC interrupt flag ADIF are set after the number of samples specified by the SMPI bit. The ADC module can be configured for different interrupt rates as described in Section 19.3 "Selecting the Conversion Sequence".

Use the following steps to perform an Analog-to-Digital conversion:

- 1. Configure the ADC module:
  - a) Configure the analog pins, voltage reference and digital I/O.
  - b) Select the ADC input channels.
  - c) Select the ADC conversion clock.
  - d) Select the ADC conversion trigger.
  - e) Turn on the ADC module.
- 2. Configure ADC interrupt (if required):
  - a) Clear the ADIF bit.
  - b) Select the ADC interrupt priority.
- 3. Start sampling.
- 4. Wait the required acquisition time.
- 5. Trigger acquisition end, start conversion:
- 6. Wait for ADC conversion to complete, by either:
  - Waiting for the ADC interrupt, or
  - Waiting for the DONE bit to get set.
- 7. Read ADC result buffer, clear ADIF if required.

## 19.3 Selecting the Conversion Sequence

Several groups of control bits select the sequence in which the ADC connects inputs to the sample/hold channel, converts a channel, writes the buffer memory and generates interrupts.

The sequence is controlled by the sampling clocks.

The SMPI bits select the number of acquisition/ conversion sequences that would be performed before an interrupt occurs. This can vary from 1 sample per interrupt to 16 samples per interrupt.

The BUFM bit will split the 16-word results buffer into two 8-word groups. Writing to the 8-word buffers will be alternated on each interrupt event.

Use of the BUFM bit will depend on how much time is available for the moving of the buffers after the interrupt.

If the processor can quickly unload a full buffer within the time it takes to acquire and convert one channel, the BUFM bit can be '0' and up to 16 conversions (corresponding to the 16 input channels) may be done per interrupt. The processor will have one acquisition and conversion time to move the sixteen conversions.

If the processor cannot unload the buffer within the acquisition and conversion time, the BUFM bit should be '1'. For example, if SMPI<3:0> (ADCON2<5:2>) = 0111, then eight conversions will be loaded into 1/2 of the buffer, following which an interrupt occurs. The next eight conversions will be loaded into the other 1/2 of the buffer. The processor will have the entire time between interrupts to move the eight conversions.

The ALTS bit can be used to alternate the inputs selected during the sampling sequence. The input multiplexer has two sets of sample inputs: MUX A and MUX B. If the ALTS bit is '0', only the MUX A inputs are selected for sampling. If the ALTS bit is '1' and SMPI<3:0> = 0000 on the first sample/convert sequence, the MUX A inputs are selected and, on the next acquire/convert sequence, the MUX B inputs are selected.

The CSCNA bit (ADCON2<10>) will allow the multiplexer input to be alternately scanned across a selected number of analog inputs for the MUX A group. The inputs are selected by the ADCSSL register. If a particular bit in the ADCSSL register is '1', the corresponding input is selected. The inputs are always scanned from lower to higher numbered inputs, starting after each interrupt. If the number of inputs selected is greater than the number of samples taken per interrupt, the higher numbered inputs are unused.

## 19.7 ADC Speeds

The dsPIC30F 12-bit ADC specifications permit a maximum of 200 ksps sampling rate. The table below summarizes the conversion speeds for the dsPIC30F 12-bit ADC and the required operating conditions.

### TABLE 19-1: 12-BIT ADC EXTENDED CONVERSION RATES

|                                  |                |                      | dsPIC30            | F 12-bit           | ADC Conversion  | n Rates                                 |
|----------------------------------|----------------|----------------------|--------------------|--------------------|-----------------|-----------------------------------------|
| Speed                            | TAD<br>Minimum | Sampling<br>Time Min | R <sub>s</sub> Max | VDD                | Temperature     | Channels Configuration                  |
| Up to 200<br>ksps <sup>(1)</sup> | 334 ns         | 1 Tad                | 2.5 kΩ             | 4.5V<br>to<br>5.5V | -40°C to +85°C  | ANX CHX ADC                             |
| Up to 100<br>ksps                | 668 ns         | 1 Tad                | 2.5 kΩ             | 3.0V<br>to<br>5.5V | -40°C to +125°C | ANX CHX<br>ANX OF VREF-<br>ANX OF VREF- |

**Note 1:** External VREF- and VREF+ pins must be used for correct operation. See Figure 19-2 for recommended circuit.

### 20.5 Watchdog Timer (WDT)

### 20.5.1 WATCHDOG TIMER OPERATION

The primary function of the Watchdog Timer (WDT) is to reset the processor in the event of a software malfunction. The WDT is a free running timer, which runs off an on-chip RC oscillator, requiring no external component. Therefore, the WDT timer will continue to operate even if the main processor clock (e.g., the crystal oscillator) fails.

## 20.5.2 ENABLING AND DISABLING THE WDT

The Watchdog Timer can be "Enabled" or "Disabled" only through a Configuration bit (FWDTEN) in the Configuration register FWDT.

Setting FWDTEN = 1 enables the Watchdog Timer. The enabling is done when programming the device. By default, after chip-erase, FWDTEN bit = 1. Any device programmer capable of programming dsPIC30F devices allows programming of this and other Configuration bits.

If enabled, the WDT will increment until it overflows or "times out". A WDT time-out will force a device Reset (except during Sleep). To prevent a WDT time-out, the user must clear the Watchdog Timer using a CLRWDT instruction.

If a WDT times out during Sleep, the device will wakeup. The WDTO bit in the RCON register will be cleared to indicate a wake-up resulting from a WDT time-out.

Setting FWDTEN = 0 allows user software to enable/ disable the Watchdog Timer via the SWDTEN control bit (RCON<5>).

### 20.6 Low-Voltage Detect

The Low-Voltage Detect (LVD) module is used to detect when the VDD of the device drops below a threshold value, VLVD, which is determined by the LVDL<3:0> bits (RCON<11:8>) and is thus user programmable. The internal voltage reference circuitry requires a nominal amount of time to stabilize, and the BGST bit (RCON<13>) indicates when the voltage reference has stabilized.

In some devices, the LVD threshold voltage may be applied externally on the LVDIN pin.

The LVD module is enabled by setting the LVDEN bit (RCON<12>).

## 20.7 Power-Saving Modes

There are two power-saving states that can be entered through the execution of a special instruction,  ${\tt PWRSAV}.$ 

These are: Sleep and Idle.

The format of the PWRSAV instruction is as follows:

PWRSAV <parameter>,

where:

'parameter' defines Idle or Sleep mode.

### 20.7.1 SLEEP MODE

In Sleep mode, the clock to the CPU and peripherals is shutdown. If an on-chip oscillator is being used, it is shutdown.

The Fail-Safe Clock Monitor is not functional during Sleep, since there is no clock to monitor. However, LPRC clock remains active if WDT is operational during Sleep.

The Brown-out protection circuit, if enabled, will remain functional during Sleep.

The processor wakes up from Sleep if at least one of the following conditions has occurred:

- On any interrupt that is individually enabled and meets the required priority level
- On any Reset (POR, BOR and MCLR)
- On WDT time-out

On waking up from Sleep mode, the processor will restart the same clock that was active prior to entry into Sleep mode. When clock switching is enabled, bits COSC<2:0> will determine the oscillator source that will be used on wake-up. If clock switch is disabled, then there is only one system clock.

**Note:** If a POR or BOR occurred, the selection of the oscillator is based on the FOS<2:0> and FPR<4:0> Configuration bits.

If the clock source is an oscillator, the clock to the device is held off until OST times out (indicating a stable oscillator). If PLL is used, the system clock is held off until LOCK = 1 (indicating that the PLL is stable). Either way, TPOR, TLOCK and TPWRT delays are applied.

If EC, FRC, LPRC or EXTRC oscillators are used, then a delay of TPOR (~ 10  $\mu$ s) is applied. This is the smallest delay possible on wake-up from Sleep.

Moreover, if LP oscillator was active during Sleep, and LP is the oscillator used on wake-up, then the start-up delay will be equal to TPOR. PWRT delay and OST timer delay are not applied. In order to have the smallest possible start-up delay when waking up from Sleep, one of these faster wake-up options should be selected before entering Sleep.

| TABLE 23-4: | DC TEMPERATURE AND VOLTAGE SPECIFICATIONS |
|-------------|-------------------------------------------|
|             |                                           |

| DC CHA       | RACTERIS   | STICS                                                            | <b>Standa</b><br>(unless<br>Operation | rd Operat<br>otherwis<br>ng tempe | ting Co<br>se state<br>rature | ndition<br>ed)<br>-40°C<br>-40°C | s: 2.5V to 5.5V<br>≤Ta ≤+85°C for Industrial<br>≤Ta ≤+125°C for Extended |
|--------------|------------|------------------------------------------------------------------|---------------------------------------|-----------------------------------|-------------------------------|----------------------------------|--------------------------------------------------------------------------|
| Param<br>No. | Symbol     | Characteristic                                                   | Min                                   | Typ <sup>(1)</sup>                | Мах                           | Units                            | Conditions                                                               |
| Operatir     | ng Voltage | (2)                                                              |                                       |                                   |                               |                                  |                                                                          |
| DC10         | Vdd        | Supply Voltage                                                   | 2.5                                   | —                                 | 5.5                           | V                                | Industrial temperature                                                   |
| DC11         | Vdd        | Supply Voltage                                                   | 3.0                                   | —                                 | 5.5                           | V                                | Extended temperature                                                     |
| DC12         | Vdr        | RAM Data Retention Voltage <sup>(3)</sup>                        | 1.75                                  | —                                 | —                             | V                                |                                                                          |
| DC16         | VPOR       | VDD Start Voltage<br>to ensure internal<br>Power-on Reset signal | _                                     | Vss                               | —                             | V                                |                                                                          |
| DC17         | SVDD       | VDD Rise Rate<br>to ensure internal<br>Power-on Reset signal     | 0.05                                  | _                                 |                               | V/ms                             | 0-5V in 0.1 sec<br>0-3V in 60 ms                                         |

**Note 1:** Data in "Typ" column is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: These parameters are characterized but not tested in manufacturing.

**3:** This is the limit to which VDD can be lowered without losing RAM data.

| Clock<br>Oscillator<br>Mode | Fosc<br>(MHz) <sup>(1)</sup> | Τ <b>ϲ</b> Υ (μsec) <sup>(2)</sup> | MIPS <sup>(3)</sup><br>w/o PLL | MIPS <sup>(3)</sup><br>w PLL x4 | MIPS <sup>(3)</sup><br>w PLL x8 | MIPS <sup>(3)</sup><br>w PLL x16 |
|-----------------------------|------------------------------|------------------------------------|--------------------------------|---------------------------------|---------------------------------|----------------------------------|
| EC                          | 0.200                        | 20.0                               | 0.05                           | _                               | —                               | —                                |
|                             | 4                            | 1.0                                | 1.0                            | 4.0                             | 8.0                             | 16.0                             |
|                             | 10                           | 0.4                                | 2.5                            | 10.0                            | 20.0                            | —                                |
|                             | 25                           | 0.16                               | 6.25                           | —                               | —                               | —                                |
| XT                          | 4                            | 1.0                                | 1.0                            | 4.0                             | 8.0                             | 16.0                             |
|                             | 10                           | 0.4                                | 2.5                            | 10.0                            | 20.0                            | —                                |

### TABLE 23-17: INTERNAL CLOCK TIMING EXAMPLES

**Note 1:** Assumption: Oscillator Postscaler is divide by 1.

2: Instruction Execution Cycle Time: TcY = 1/MIPS.

**3:** Instruction Execution Frequency: MIPS = (Fosc \* PLLx)/4.

### TABLE 23-18: AC CHARACTERISTICS: INTERNAL FRC ACCURACY

| АС СНА       | RACTERISTICS                                                | <b>Standar</b><br>(unless<br>Operatir | d Operat<br>otherwis | ting Cone<br>se stated<br>rature | ditions: 2<br>)<br>-40°0<br>-40°0 | 2.5V to 5.5V<br>C ≤TA ≤+85°C for Indust<br>C ≤TA ≤+125°C for Exter | rial<br>nded   |  |  |  |
|--------------|-------------------------------------------------------------|---------------------------------------|----------------------|----------------------------------|-----------------------------------|--------------------------------------------------------------------|----------------|--|--|--|
| Param<br>No. | Characteristic                                              | Min                                   | Тур                  | Max                              | Units                             | Condi                                                              | tions          |  |  |  |
|              | Internal FRC Accuracy @ FRC Freq. = 7.37 MHz <sup>(1)</sup> |                                       |                      |                                  |                                   |                                                                    |                |  |  |  |
| OS63         | FRC                                                         | —                                     | —                    | ±2.00                            | %                                 | -40°C ≤TA ≤+85°C                                                   | VDD = 3.0-5.5V |  |  |  |
|              |                                                             | _                                     | _                    | ±5.00                            | %                                 | -40°C ≤TA ≤+125°C                                                  | VDD = 3.0-5.5V |  |  |  |

**Note 1:** Frequency calibrated at 7.372 MHz ±2%, 25°C and 5V. TUN bits (OSCCON<3:0>) can be used to compensate for temperature drift.

#### TABLE 23-19: AC CHARACTERISTICS: INTERNAL LPRC ACCURACY

| АС СНА       | RACTERISTICS                          | Standard<br>(unless<br>Operatin | d Operatir<br>otherwise<br>g tempera | <b>ig Condit</b><br>stated)<br>ture -40<br>-40 | tions: 2.5<br>)°C ≤TA ≤ <del>1</del><br>)°C ≤TA ≤ <del>1</del> | <b>V to 5.5V</b><br>∙85°C for Industrial<br>∙125°C for Extended |
|--------------|---------------------------------------|---------------------------------|--------------------------------------|------------------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------|
| Param<br>No. | Characteristic                        | Min                             | Тур                                  | Max                                            | Units                                                          | Conditions                                                      |
|              | LPRC @ Freq. = 512 kHz <sup>(1)</sup> |                                 |                                      |                                                |                                                                |                                                                 |
| OS65A        |                                       | -50                             | —                                    | +50                                            | %                                                              | VDD = 5.0V, ±10%                                                |
| OS65B        |                                       | -60                             | —                                    | +60                                            | %                                                              | VDD = 3.3V, ±10%                                                |
| OS65C        |                                       | -70                             | —                                    | +70                                            | %                                                              | VDD = 2.5V                                                      |

**Note 1:** Change of LPRC frequency as VDD changes.



## FIGURE 23-6: RESET, WATCHDOG TIMER, OSCILLATOR START-UP TIMER AND POWER-UP TIMER TIMING CHARACTERISTICS





| TABLE 23-31: | SPI MASTER MODE (CKE = 0) TIMING REQUIREMENTS |
|--------------|-----------------------------------------------|
|--------------|-----------------------------------------------|

| AC CHARACTERISTICS |                       |                                              | Standard Operating Conditions: 2.5V to 5.5V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |                    |     |       |                    |
|--------------------|-----------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|--------------------|
| Param<br>No.       | Symbol                | Characteristic <sup>(1)</sup>                | Min                                                                                                                                                                                      | Typ <sup>(2)</sup> | Мах | Units | Conditions         |
| SP10               | TscL                  | SCKx Output Low Time <sup>(3)</sup>          | Tcy / 2                                                                                                                                                                                  | _                  | _   | ns    |                    |
| SP11               | TscH                  | SCKx Output High Time <sup>(3)</sup>         | Tcy/2                                                                                                                                                                                    | _                  | _   | ns    |                    |
| SP20               | TscF                  | SCKx Output Fall Time <sup>(4)</sup>         | —                                                                                                                                                                                        | —                  | —   | ns    | See parameter DO32 |
| SP21               | TscR                  | SCKx Output Rise Time <sup>(4)</sup>         | —                                                                                                                                                                                        | —                  | _   | ns    | See parameter DO31 |
| SP30               | TdoF                  | SDOx Data Output Fall Time <sup>(4)</sup>    | _                                                                                                                                                                                        | _                  | _   | ns    | See parameter DO32 |
| SP31               | TdoR                  | SDOx Data Output Rise<br>Time <sup>(4)</sup> | —                                                                                                                                                                                        | —                  | —   | ns    | See parameter DO31 |
| SP35               | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge    | _                                                                                                                                                                                        | —                  | 30  | ns    |                    |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data Input to SCKx Edge   | 20                                                                                                                                                                                       | —                  | —   | ns    |                    |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SCKx Edge    | 20                                                                                                                                                                                       | —                  | —   | ns    |                    |

**Note 1:** These parameters are characterized but not tested in manufacturing.

2: Data in "Typ" column is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

**3:** The minimum clock period for SCK is 100 ns. Therefore, the clock generated in Master mode must not violate this specification.

4: Assumes 50 pF load on all SPI pins.



### FIGURE 23-17: SPI MODULE SLAVE MODE (CKE = 1) TIMING CHARACTERISTICS

## 64-Lead Plastic Thin Quad Flatpack (PT) – 10x10x1 mm Body, 2.00 mm [TQFP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                          | Units        | MILLIMETERS |      |      |
|--------------------------|--------------|-------------|------|------|
| Dime                     | nsion Limits | MIN         | NOM  | MAX  |
| Number of Leads          | Ν            | 64          |      |      |
| Lead Pitch               | е            | 0.50 BSC    |      |      |
| Overall Height           | А            | -           | -    | 1.20 |
| Molded Package Thickness | A2           | 0.95        | 1.00 | 1.05 |
| Standoff                 | A1           | 0.05        | -    | 0.15 |
| Foot Length              | L            | 0.45        | 0.60 | 0.75 |
| Footprint                | L1           | 1.00 REF    |      |      |
| Foot Angle               | φ            | 0°          | 3.5° | 7°   |
| Overall Width            | E            | 12.00 BSC   |      |      |
| Overall Length           | D            | 12.00 BSC   |      |      |
| Molded Package Width     | E1           | 10.00 BSC   |      |      |
| Molded Package Length    | D1           | 10.00 BSC   |      |      |
| Lead Thickness           | С            | 0.09        | _    | 0.20 |
| Lead Width               | b            | 0.17        | 0.22 | 0.27 |
| Mold Draft Angle Top     | α            | 11°         | 12°  | 13°  |
| Mold Draft Angle Bottom  | β            | 11° 12° 13° |      |      |

Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

2. Chamfers at corners are optional; size may vary.

3. Dimensions D1 and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.25 mm per side.

- 4. Dimensioning and tolerancing per ASME Y14.5M.
  - BSC: Basic Dimension. Theoretically exact value shown without tolerances.

REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-085B

NOTES:

### Т

| Temperature and Voltage Specifications   |
|------------------------------------------|
| AC                                       |
| Timer1 Module67                          |
| 16-bit Asynchronous Counter Mode67       |
| 16-bit Synchronous Counter Mode67        |
| 16-bit Timer Mode67                      |
| Gate Operation68                         |
| Interrupt68                              |
| Operation During Sleep Mode68            |
| Prescaler68                              |
| Real-Time Clock 68                       |
| Interrupts69                             |
| Oscillator Operation69                   |
| Register Map70                           |
| Timer2 and Timer3 Selection Mode         |
| Timer2/3 Module                          |
| 16-bit Timer Mode71                      |
| 32-bit Synchronous Counter Mode71        |
| 32-bit Timer Mode71                      |
| ADC Event Trigger74                      |
| Gate Operation                           |
| Interrupt 74                             |
| Operation During Sleep Mode 74           |
| Register Man 75                          |
| Timer Prescaler 74                       |
| Timer4/5 Module 77                       |
| Register Man 70                          |
| Timing Characteristics                   |
|                                          |
| $L_{OW-speed} (ASAM = 0.SSBC = 000) 200$ |
| Band Gan Start-un Time                   |
|                                          |
|                                          |
| CLKOUT and I/O                           |

| (MCLR Not Tied to VDD), Case 1             | . 154 |
|--------------------------------------------|-------|
| Time-out Sequence on Power-up              |       |
| (MCLR Not Tied to VDD), Case 2             | . 154 |
| Time-out Sequence on Power-up              |       |
| (MCLR Tied to VDD)                         | . 154 |
| Timing Diagrams See Timing Characteristics |       |
| Timing Requirements                        |       |
| Band Gap Start-up Time                     | . 190 |
| Brown-out Reset                            | . 189 |
| CAN Module I/O                             | 207   |
| CLKOUT and I/O                             | . 187 |
| DCI Module                                 |       |
| AC-Link Mode                               | . 197 |
| Multichannel, I <sup>2</sup> S Modes       | . 196 |
| External Clock                             | . 184 |
| I <sup>2</sup> C Bus Data (Master Mode)    | 204   |
| I <sup>2</sup> C Bus Data (Slave Mode)     | 206   |
| Input Capture                              | . 193 |
| Oscillator Start-up Timer                  | . 189 |
| Output Compare Module                      | . 193 |
| Power-up Timer                             | . 189 |
| Reset                                      | . 189 |
| Simple OC/PWM Mode                         | . 194 |
| SPI Module                                 |       |
| Master Mode (CKE = 0)                      | . 198 |
| Master Mode (CKE = 1)                      | . 199 |
| Slave Mode (CKE = 0)                       | 200   |
| Slave Mode (CKE = 1)                       | 202   |
| Type A Timer External Clock                | . 191 |
| Type B Timer External Clock                | 192   |
| Type C Timer External Clock                | . 192 |
| Watchdog Timer (WDT)                       | . 189 |
| Timing Specifications                      |       |
| External Clock Requirements                | . 184 |
| PLL Clock                                  | . 185 |
| PLL Jitter                                 | . 185 |
| Trap Vectors                               | 48    |
| Traps                                      | 47    |
| Hard and Soft                              | 48    |
| Sources                                    | 47    |
| Address Error Trap                         | 47    |
| Math Error Trap                            | 47    |
| Oscillator Fail Trap                       | 48    |
| Stack Error Trap                           | 48    |
|                                            |       |

## U

| UART Module                               |     |
|-------------------------------------------|-----|
| Address Detect Mode                       | 107 |
| Auto Baud Support                         | 108 |
| Baud Rate Generator                       | 107 |
| Enabling and Setting Up                   | 105 |
| Framing Error (FERR)                      | 107 |
| Idle Status                               | 107 |
| Loopback Mode                             | 107 |
| Operation During CPU Sleep and Idle Modes | 108 |
| Overview                                  | 103 |
| Parity Error (PERR)                       | 107 |
| Receive Break                             | 107 |
| Receive Buffer (UxRXB)                    | 106 |
| Receive Buffer Overrun Error (OERR Bit)   | 106 |
| Receive Interrupt                         | 106 |
| Receiving Data                            | 106 |
| Receiving in 8-bit or 9-bit Data Mode     | 106 |
| Reception Error Handling                  | 106 |
| Transmit Break                            | 106 |
| Transmit Buffer (UxTXB)                   | 105 |
|                                           |     |

| Transmit Interrupt                               | 106     |
|--------------------------------------------------|---------|
| Transmitting Data                                | 105     |
| Transmitting in 8-bit Data Mode                  | 105     |
| Transmitting in 9-bit Data Mode                  | 105     |
| UART1 Register Map                               | 109     |
| UART2 Register Map                               | 109     |
| UART Operation                                   |         |
| Idle Mode                                        | 108     |
| Sleep Mode                                       | 108     |
| Unit ID Locations                                | 143     |
| Universal Asynchronous Receiver Transmitter. See | e UART. |

#### W

| Wake-up from Sleep          | 143      |
|-----------------------------|----------|
| Wake-up from Sleep and Idle |          |
| Watchdog Timer (WDT)        | 143, 157 |
| Enabling and Disabling      |          |
| Operation                   |          |
| Timing Characteristics      |          |
| Timing Requirements         |          |
| WWW Address                 |          |
| WWW, On-Line Support        | 9        |