

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                          |
|----------------------------|---------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                           |
| Core Size                  | 16-Bit                                                                          |
| Speed                      | 30 MIPs                                                                         |
| Connectivity               | CANbus, I <sup>2</sup> C, SPI, UART/USART                                       |
| Peripherals                | Brown-out Detect/Reset, LVD, POR, PWM, WDT                                      |
| Number of I/O              | 52                                                                              |
| Program Memory Size        | 132KB (44K x 24)                                                                |
| Program Memory Type        | FLASH                                                                           |
| EEPROM Size                | 2K x 8                                                                          |
| RAM Size                   | 6K x 8                                                                          |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                     |
| Data Converters            | A/D 16x12b                                                                      |
| Oscillator Type            | Internal                                                                        |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                               |
| Mounting Type              | Surface Mount                                                                   |
| Package / Case             | 64-TQFP                                                                         |
| Supplier Device Package    | 64-TQFP (10x10)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic30f6011at-30i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## Table of Contents

| 1.0   | Device Overview                                           | 11  |
|-------|-----------------------------------------------------------|-----|
| 2.0   | CPU Architecture Overview                                 | 17  |
| 3.0   | Memory Organization                                       | 25  |
| 4.0   | Address Generator Units                                   | 39  |
| 5.0   | Interrupts                                                | 45  |
| 6.0   | Flash Program Memory                                      | 51  |
| 7.0   | Data EEPROM Memory                                        | 57  |
| 8.0   | I/O Ports                                                 | 61  |
| 9.0   | Timer1 Module                                             | 67  |
| 10.0  | Timer2/3 Module                                           | 71  |
| 11.0  | Timer4/5 Module                                           |     |
| 12.0  | Input Capture Module                                      | 81  |
| 13.0  | Output Compare Module                                     | 85  |
| 14.0  | SPI™ Module                                               |     |
| 15.0  | I2C <sup>™</sup> Module                                   | 95  |
| 16.0  | Universal Asynchronous Receiver Transmitter (UART) Module | 103 |
| 17.0  | CAN Module                                                | 111 |
| 18.0  | Data Converter Interface (DCI) Module                     | 123 |
| 19.0  | 12-bit Analog-to-Digital Converter (ADC) Module           | 133 |
| 20.0  | System Integration                                        | 143 |
| 21.0  | Instruction Set Summary                                   | 161 |
| 22.0  | Development Support                                       | 169 |
| 23.0  | Electrical Characteristics                                | 173 |
| 24.0  | Packaging Information                                     | 213 |
| Appe  | ndix A: Revision History                                  | 223 |
| Index | (                                                         | 225 |
| The N | Vicrochip Web Site                                        | 231 |
| Custo | omer Change Notification Service                          | 231 |
| Custo | omer Support                                              | 231 |
| Read  | Ier Response                                              | 232 |
| Produ | uct Identification System                                 | 233 |
|       |                                                           |     |

# TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

#### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

#### http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

#### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

Microchip's Worldwide Web site; http://www.microchip.com

Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

## **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

Table 1-1 provides a brief description of device I/O pinouts and the functions that may be multiplexed to a port pin. Multiple functions may exist on one port pin. When multiplexing occurs, the peripheral module's functional requirements may force an override of the data direction of the port pin.

| Pin Name   | Pin<br>Type | Buffer<br>Type | Description                                                                                                                                                                                                                                  |
|------------|-------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AN0-AN15   | I           | Analog         | Analog input channels.<br>AN0 and AN1 are also used for device programming data and clock inputs,<br>respectively.                                                                                                                           |
| AVDD       | Р           | Р              | Positive supply for analog module. This pin must be connected at all times.                                                                                                                                                                  |
| AVss       | Р           | Р              | Ground reference for analog module. This pin must be connected at all times.                                                                                                                                                                 |
|            | <br>0       | ST/CMOS        | External clock source input. Always associated with OSC1 pin function.<br>Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator<br>mode. Optionally functions as CLKO in RC and EC modes. Always associated with |
|            | -           |                | OSC2 pin function.                                                                                                                                                                                                                           |
| CN0-CN23   | I           | ST             | Input change notification inputs.<br>Can be software programmed for internal weak pull-ups on all inputs.                                                                                                                                    |
| COFS       | I/O         | ST             | Data Converter Interface frame synchronization pin.                                                                                                                                                                                          |
| CSCK       | I/O         | ST             | Data Converter Interface serial clock input/output pin.                                                                                                                                                                                      |
| CSDI       | I           | ST             | Data Converter Interface serial data input pin.                                                                                                                                                                                              |
| CSDO       | 0           | _              | Data Converter Interface serial data output pin.                                                                                                                                                                                             |
| C1RX       | I           | ST             | CAN1 bus receive pin.                                                                                                                                                                                                                        |
| C1TX       | 0           | —              | CAN1 bus transmit pin.                                                                                                                                                                                                                       |
| C2RX       |             | ST             | CAN2 bus receive pin.                                                                                                                                                                                                                        |
| C2TX       | 0           |                | CAN2 bus transmit pin                                                                                                                                                                                                                        |
| EMUD       | I/O         | ST             | ICD Primary Communication Channel data input/output pin.                                                                                                                                                                                     |
| EMUC       | I/O         | ST             | ICD Primary Communication Channel clock input/output pin.                                                                                                                                                                                    |
| EMUD1      | I/O         | ST             | ICD Secondary Communication Channel data input/output pin.                                                                                                                                                                                   |
| EMUC1      | I/O         | ST             | ICD Secondary Communication Channel clock input/output pin.                                                                                                                                                                                  |
| EMUD2      | I/O         | ST             | ICD Tertiary Communication Channel data input/output pin.                                                                                                                                                                                    |
| EMUC2      | 1/0         | SI             | ICD Tertiary Communication Channel clock input/output pin.                                                                                                                                                                                   |
| EMUD3      | 1/0         | SI             | ICD Quaternary Communication Channel data input/output pin.                                                                                                                                                                                  |
|            | 1/0         | от             |                                                                                                                                                                                                                                              |
| 101-108    |             | SI             | Capture inputs 1 through 8.                                                                                                                                                                                                                  |
| INT0       |             | ST             | External interrupt 0.                                                                                                                                                                                                                        |
| IN I 1     |             | SI             | External interrupt 1.                                                                                                                                                                                                                        |
|            |             | 51             | External Interrupt 2.                                                                                                                                                                                                                        |
|            |             | 51<br>97       | External interrupt 3.                                                                                                                                                                                                                        |
|            |             | Analog         | Low Voltage Detect Reference Voltage input pin                                                                                                                                                                                               |
|            |             | Analog         |                                                                                                                                                                                                                                              |
| MCLR       | I/P         | 51             | Reset to the device.                                                                                                                                                                                                                         |
| OCFA       | I           | ST             | Compare Fault A input (for Compare channels 1, 2, 3 and 4).                                                                                                                                                                                  |
| OCFB       |             | ST             | Compare Fault B input (for Compare channels 5, 6, 7 and 8).                                                                                                                                                                                  |
| 0C1-0C8    | 0           | —              | Compare outputs 1 through 8.                                                                                                                                                                                                                 |
| OSC1       | I           | ST/CMOS        | Oscillator crystal input. ST buffer when configured in RC mode; CMOS otherwise.                                                                                                                                                              |
| OSC2       | I/O         | -              | Oscillator crystal output. Connects to crystal or resonator in Crystal Oscillator<br>mode. Optionally functions as CLKO in RC and EC modes.                                                                                                  |
| Legend: Cl | MOS =       | CMOS co        | ompatible input or output Analog = Analog input                                                                                                                                                                                              |
| S          | Γ =         | Schmitt T      | rigger input with CMOS levels O = Output                                                                                                                                                                                                     |
| 1          | =           | Input          | P = Power                                                                                                                                                                                                                                    |

## TABLE 1-1:PINOUT I/O DESCRIPTIONS

The core does not support a multi-stage instruction pipeline. However, a single stage instruction prefetch mechanism is used, which accesses and partially decodes instructions a cycle ahead of execution, in order to maximize available execution time. Most instructions execute in a single cycle with certain exceptions.

The core features a vectored exception processing structure for traps and interrupts, with 62 independent vectors. The exceptions consist of up to 8 traps (of which 4 are reserved) and 54 interrupts. Each interrupt is prioritized based on a user-assigned priority between 1 and 7 (1 being the lowest priority and 7 being the highest), in conjunction with a predetermined 'natural order'. Traps have fixed priorities ranging from 8 to 15.

## 2.2 Programmer's Model

The programmer's model is shown in Figure 2-1 and consists of 16 x 16-bit working registers (W0 through W15), 2 x 40-bit accumulators (ACCA and ACCB), STATUS register (SR), Data Table Page register (TBLPAG), Program Space Visibility Page register (PSVPAG), DO and REPEAT registers (DOSTART, DOEND, DCOUNT and RCOUNT) and Program Counter (PC). The working registers can act as data, address or offset registers. All registers are memory mapped. W0 acts as the W register for file register addressing.

Some of these registers have a shadow register associated with each of them, as shown in Figure 2-1. The shadow register is used as a temporary holding register and can transfer its contents to or from its host register upon the occurrence of an event. None of the shadow registers are accessible directly. The following rules apply for transfer of registers into and out of shadows.

- PUSH.S and POP.S W0, W1, W2, W3, SR (DC, N, OV, Z and C bits only) are transferred.
- DO instruction DOSTART, DOEND, DCOUNT shadows are pushed on loop start, and popped on loop end.

When a byte operation is performed on a working register, only the Least Significant Byte (LSB) of the target register is affected. However, a benefit of memory mapped working registers is that both the Least and Most Significant Bytes can be manipulated through byte wide data memory space accesses.

## 2.2.1 SOFTWARE STACK POINTER/ FRAME POINTER

The dsPIC<sup>®</sup> DSC devices contain a software stack. W15 is the dedicated software Stack Pointer (SP), and will be automatically modified by exception processing and subroutine calls and returns. However, W15 can be referenced by any instruction in the same manner as all other W registers. This simplifies the reading, writing and manipulation of the Stack Pointer (e.g., creating stack frames).

| Note: | In order to protect against misaligned  |
|-------|-----------------------------------------|
|       | stack accesses, W15<0> is always clear. |

W15 is initialized to 0x0800 during a Reset. The user may reprogram the SP during initialization to any location within data space.

W14 has been dedicated as a Stack Frame Pointer as defined by the LNK and ULNK instructions. However, W14 can be referenced by any instruction in the same manner as all other W registers.

## 2.2.2 STATUS REGISTER

The dsPIC DSC core has a 16-bit STATUS register (SR), the LSB of which is referred to as the SR Low byte (SRL) and the Most Significant Byte (MSB) as the SR High byte (SRH). See Figure 2-1 for SR layout.

SRL contains all the MCU ALU operation status flags (including the Z bit), as well as the CPU Interrupt Priority Level status bits, IPL<2:0> and the Repeat Active status bit, RA. During exception processing, SRL is concatenated with the MSB of the PC to form a complete word value which is then stacked.

The upper byte of the STATUS register contains the DSP Adder/Subtracter status bits, the DO Loop Active bit (DA) and the Digit Carry (DC) status bit.

## 2.2.3 PROGRAM COUNTER

The Program Counter is 23-bits wide; bit 0 is always clear. Therefore, the PC can address up to 4M instruction words.



#### 3.1.2 DATA ACCESS FROM PROGRAM MEMORY USING PROGRAM SPACE VISIBILITY

The upper 32 Kbytes of data space may optionally be mapped into any 16K word program space page. This provides transparent access of stored constant data from X data space without the need to use special instructions (i.e., TBLRDL/H, TBLWTL/H instructions).

Program space access through the data space occurs if the MSb of the data space EA is set and program space visibility is enabled by setting the PSV bit in the Core Control register (CORCON). The functions of CORCON are discussed in **Section 2.4** "**DSP Engine**".

Data accesses to this area add an additional cycle to the instruction being executed, since two program memory fetches are required.

Note that the upper half of addressable data space is always part of the X data space. Therefore, when a DSP operation uses program space mapping to access this memory region, Y data space should typically contain state (variable) data for DSP operations, whereas X data space should typically contain coefficient (constant) data.

Although each data space address, 0x8000 and higher, maps directly into a corresponding program memory address (see Figure 3-6), only the lower 16 bits of the 24-bit program word are used to contain the data. The upper 8 bits should be programmed to force an illegal instruction to maintain machine robustness. Refer to the *"16-bit MCU and DSC Programmer's Reference Manual"* (DS70157) for details on instruction encoding.

Note that by incrementing the PC by 2 for each program memory word, the Least Significant 15 bits of data space addresses directly map to the Least Significant 15 bits in the corresponding program space addresses. The remaining bits are provided by the Program Space Visibility Page register, PSVPAG<7:0>, as shown in Figure 3-6.

Note: PSV access is temporarily disabled during table reads/writes.

For instructions that use PSV which are executed outside a REPEAT loop:

- The following instructions will require one instruction cycle in addition to the specified execution time:
  - MAC class of instructions with data operand prefetch
  - MOV instructions
  - MOV.D instructions
- All other instructions will require two instruction cycles in addition to the specified execution time of the instruction.

For instructions that use PSV which are executed inside a  $\ensuremath{\mathtt{REPEAT}}$  loop:

- The following instances will require two instruction cycles in addition to the specified execution time of the instruction:
  - Execution in the first iteration
  - Execution in the last iteration
  - Execution prior to exiting the loop due to an interrupt
  - Execution upon re-entering the loop after an interrupt is serviced
- Any other iteration of the REPEAT loop will allow the instruction accessing data, using PSV, to execute in a single cycle.



#### FIGURE 3-6: DATA SPACE WINDOW INTO PROGRAM SPACE OPERATION

**Note 1:** PSVPAG is an 8-bit register, containing bits <22:15> of the program space address (i.e., it defines the page in program space to which the upper half of data space is being mapped).



## TABLE 4-2: BIT-REVERSED ADDRESS SEQUENCE (16-ENTRY)

|    |    | Norma | al Addre | SS      |    |    | Bit-Rev | ersed Ac | ldress  |
|----|----|-------|----------|---------|----|----|---------|----------|---------|
| A3 | A2 | A1    | A0       | Decimal | A3 | A2 | A1      | A0       | Decimal |
| 0  | 0  | 0     | 0        | 0       | 0  | 0  | 0       | 0        | 0       |
| 0  | 0  | 0     | 1        | 1       | 1  | 0  | 0       | 0        | 8       |
| 0  | 0  | 1     | 0        | 2       | 0  | 1  | 0       | 0        | 4       |
| 0  | 0  | 1     | 1        | 3       | 1  | 1  | 0       | 0        | 12      |
| 0  | 1  | 0     | 0        | 4       | 0  | 0  | 1       | 0        | 2       |
| 0  | 1  | 0     | 1        | 5       | 1  | 0  | 1       | 0        | 10      |
| 0  | 1  | 1     | 0        | 6       | 0  | 1  | 1       | 0        | 6       |
| 0  | 1  | 1     | 1        | 7       | 1  | 1  | 1       | 0        | 14      |
| 1  | 0  | 0     | 0        | 8       | 0  | 0  | 0       | 1        | 1       |
| 1  | 0  | 0     | 1        | 9       | 1  | 0  | 0       | 1        | 9       |
| 1  | 0  | 1     | 0        | 10      | 0  | 1  | 0       | 1        | 5       |
| 1  | 0  | 1     | 1        | 11      | 1  | 1  | 0       | 1        | 13      |
| 1  | 1  | 0     | 0        | 12      | 0  | 0  | 1       | 1        | 3       |
| 1  | 1  | 0     | 1        | 13      | 1  | 0  | 1       | 1        | 11      |
| 1  | 1  | 1     | 0        | 14      | 0  | 1  | 1       | 1        | 7       |
| 1  | 1  | 1     | 1        | 15      | 1  | 1  | 1       | 1        | 15      |

#### TABLE 4-3: BIT-REVERSED ADDRESS MODIFIER VALUES FOR XBREV REGISTER

| Buffer Size (Words) | XB<14:0> Bit-Reversed Address Modifier Value |
|---------------------|----------------------------------------------|
| 4096                | 0x0800                                       |
| 2048                | 0x0400                                       |
| 1024                | 0x0200                                       |
| 512                 | 0x0100                                       |
| 256                 | 0x0080                                       |
| 128                 | 0x0040                                       |
| 64                  | 0x0020                                       |
| 32                  | 0x0010                                       |
| 16                  | 0x0008                                       |
| 8                   | 0x0004                                       |
| 4                   | 0x0002                                       |
| 2                   | 0x0001                                       |

| TABLE              | 5-2:       | INT                           | ERRU                   | PT COI                 | NTROL     | LER F                            | REGIST               | ER MA              | (P <sup>(1)</sup> |               |       |          |               |              |               |            |              |        |           |          |
|--------------------|------------|-------------------------------|------------------------|------------------------|-----------|----------------------------------|----------------------|--------------------|-------------------|---------------|-------|----------|---------------|--------------|---------------|------------|--------------|--------|-----------|----------|
| SFR<br>Name        | ADR        | Bit 15                        | Bit 14                 | Bit 13                 | Bit 12    | Bit 11                           | Bit 10               | Bit 9              | Bit 8             | Bit 7         | Bit 6 | Bit 5    | Bit 4         | Bit 3        | Bit 2         | Bit 1      | Bit 0        | ł      | teset Sta | te       |
| INTCON1            | 0080       | NSTDIS                        |                        |                        |           |                                  | OVATE                | OVBTE              | COVTE             |               | 1     |          | MATHERR       | ADDRERR      | STKERR        | OSCFAIL    |              | 0 0000 | 000 000   | 0 0000 0 |
| <b>INTCON2</b>     | 0082       | ALTIVT                        | DISI                   | I                      | I         | I                                | Ι                    | I                  | I                 | I             | I     | I        | INT4EP        | INT3EP       | <b>INT2EP</b> | INT1EP     | INTOEP       | 0 0000 | 000 000   | 000000   |
| IFS0               | 0084       | CNIF                          | MI2CIF                 | SI2CIF                 | NVMIF     | ADIF                             | U1TXIF               | U1RXIF             | SPI1IF            | T3IF          | T2IF  | OC2IF    | IC2IF         | T1IF         | OC1IF         | IC1IF      | INTOIF       | 0 0000 | 000 000   | 000000   |
| IFS1               | 0086       | IC6IF                         | IC5IF                  | IC4IF                  | IC3IF     | C1IF                             | SP12IF               | U2TXIF             | U2RXIF            | INT2IF        | T5IF  | T4IF     | OC4IF         | <b>OC3IF</b> | IC8IF         | IC7IF      | INT11F       | 0 0000 | 000 000   | 0000 00  |
| IFS2               | 0088       |                               |                        |                        |           | Ι                                | LVDIF                | DCIIF <sup>2</sup> |                   |               | C2IF  | INT4IF   | INT3IF        | OC8IF        | OC7IF         | OC6IF      | OC5IF        | 0 0000 | 000 000   | 0000 00  |
| IEC0               | 008C       | CNIE                          | MI2CIE                 | SI2CIE                 | NVMIE     | ADIE                             | U1TXIE               | U1RXIE             | SP11IE            | T3IE          | T2IE  | OC2IE    | IC2IE         | T1IE         | OC1IE         | IC1IE      | INTOIE       | 0 0000 | 000 000   | 0000 00  |
| IEC1               | 008E       | IC6IE                         | IC5IE                  | IC4IE                  | IC3IE     | C1IE                             | <b>SPI2IE</b>        | U2TXIE             | U2RXIE            | INT2IE        | T5IE  | T4IE     | OC4IE         | OC3IE        | IC8IE         | IC7IE      | INT1IE       | 0 0000 | 000 000   | 0000 00  |
| IEC2               | 0600       |                               |                        |                        |           | Ι                                | LVDIE                | DCIIE <sup>2</sup> |                   |               | C2IE  | INT4IE   | <b>INT3IE</b> | OC8IE        | OC7IE         | OCGIE      | <b>OC5IE</b> | 0 0000 | 000 000   | 0000 00  |
| IPC0               | 0094       |                               |                        | T1IP<2:0>              |           |                                  | 0                    | 1011P<2:0          | ٨                 |               |       | IC1IP<2: | <0            | I            | -             | VT0IP<2:0> |              | 0100 0 | 100 010   | 0 0100   |
| IPC1               | 0006       |                               | _                      | F31P<2:0>              |           |                                  |                      | T2IP<2:0>          |                   |               |       | OC2IP<2  | -0            |              | -             | C2IP<2:0>  |              | 0100 0 | 100 010   | 0 0100   |
| IPC2               | 0098       |                               | ,                      | 4DIP<2:0>              |           |                                  | Ū                    | 1TXIP<2:0          | ٨                 |               | L     | 11RXIP<2 | :0>           |              | S             | PI1IP<2:0> |              | 0100 0 | 100 010   | 0 0100   |
| IPC3               | 009A       |                               | )                      | CNIP<2:0>              |           |                                  | Μ                    | I2CIP<2:0.         | ٨                 |               | 0,    | SI2CIP<2 | -0:           |              | Z             | VMIP<2:0>  |              | 0100 0 | 100 010   | 0 0100   |
| IPC4               | 009C       |                               | 0                      | C3IP<2:0               | ۸         |                                  | 1                    | C8IP<2:0>          |                   |               |       | IC7IP<2: | 0>            |              | 1             | VT1IP<2:0> |              | 0100 0 | 100 010   | 0 0100   |
| IPC5               | 009E       |                               | 4                      | VT2IP<2:0              | ^         |                                  |                      | T5IP<2:0>          |                   | I             |       | T4IP<2:( | >             | l            | 0             | 0C4IP<2:0> |              | 0100 0 | 100 010   | 0 0100   |
| IPC6               | 00A0       |                               | ,                      | C11P<2:0>              |           |                                  | S                    | PI2IP<2:0:         | ^                 |               | ſ     | J2TXIP<2 | :0>           | I            | Ū             | 2RXIP<2:0> |              | 0100 0 | 100 010   | 0 0100   |
| IPC7               | 00A2       |                               | _                      | C6IP<2:0>              | ^         |                                  | -                    | C5IP<2:0>          |                   | I             |       | IC4IP<2: | 0>            | l            | -             | C3IP<2:0>  |              | 0100 0 | 100 010   | 0 0100   |
| IPC8               | 00A4       |                               | 0                      | C8IP<2:0.              | Δ         |                                  | 0                    | C7IP<2:0:          |                   | I             | •     | OC6IP<2  | :0>           | I            | 0             | 0C5IP<2:0> |              | 0100 0 | 100 010   | 0 0100   |
| IPC9               | 00A6       | I                             | I                      | I                      | I         |                                  | J                    | C2IP<2:0>          |                   | I             | =     | NT41IP<2 | 2:0>          | I            | =             | VT3IP<2:0> |              | 0 0000 | 100 010   | 00 0100  |
| IPC10              | 00A8       | Ι                             |                        |                        | Ι         | Ι                                |                      | VDIP<2:0>          |                   |               |       | CIIP<2:0 | >(2)          | I            | Ι             |            |              | 0 0000 | 100 010   | 0000 00  |
| INTTREG            | 00B0       |                               |                        |                        | Ι         |                                  |                      | ILR<3:0>           |                   |               | Ι     |          |               | VECNUM       | <5:0>         |            |              | 0 0000 | 000 000   | 000000   |
| Legend:<br>Note 1: | u =<br>Ref | = uninitializ<br>er to the "c | zed bit; —<br>dsPIC30F | = unimple<br>Family Re | emented b | it, read as<br><i>Aanual"</i> (D | \$ '0'<br>SS70046) f | for descript       | tions of reg      | jister bit fi | elds. |          |               |              |               |            |              |        |           |          |

(1) C L

Refer to the "*dsPIC30F Family Reference Manual*" (DS70046) for descriptions of register bit fields. These bits are not available in the dsPIC30F6011A and dsPIC30F6013A devices. ÷ ä

dsPIC30F6011A/6012A/6013A/6014A

#### 7.3.2 WRITING A BLOCK OF DATA EEPROM

To write a block of data EEPROM, write to all sixteen latches first, then set the NVMCON register and program the block.

|        | BRINCEELICOM        | _ |                                                            |
|--------|---------------------|---|------------------------------------------------------------|
| MOV    | #LOW ADDR WORD,W0   | ; | Init pointer                                               |
| MOV    | #HIGH ADDR WORD,W1  | , |                                                            |
| MOV    | W1 TBLPAG           |   |                                                            |
| MOV    | #data1,W2           | ; | Get 1st data                                               |
| TBLWTL | W2 [ W0]++          | ; | write data                                                 |
| MOV    | #data2,W2           | ; | Get 2nd data                                               |
| TBLWTL | W2 [ W0]++          | ; | write data                                                 |
| MOV    | #data3,W2           | ; | Get 3rd data                                               |
| TBLWTL | W2 [ W0]++          | ; | write data                                                 |
| MOV    | #data4,W2           | ; | Get 4th data                                               |
| TBLWTL | W2,[ W0]++          | ; | write data                                                 |
| MOV    | #data5,W2           | ; | Get 5th data                                               |
| TBLWTL | W2,[ W0]++          | ; | write data                                                 |
| MOV    | #data6,W2           | ; | Get 6th data                                               |
| TBLWTL | W2,[ W0]++          | ; | write data                                                 |
| MOV    | #data7,W2           | ; | Get 7th data                                               |
| TBLWTL | W2,[ W0]++          | ; | write data                                                 |
| MOV    | #data8,W2           | ; | Get 8th data                                               |
| TBLWTL | W2,[ W0]++          | ; | write data                                                 |
| MOV    | #data9,W2           | ; | Get 9th data                                               |
| TBLWTL | W2,[ W0]++          | ; | write data                                                 |
| MOV    | #data10,W2          | ; | Get 10th data                                              |
| TBLWTL | W2,[ W0]++          | ; | write data                                                 |
| MOV    | #data11,W2          | ; | Get 11th data                                              |
| TBLWTL | W2,[ W0]++          | ; | write data                                                 |
| MOV    | #data12 <b>,</b> W2 | ; | Get 12th data                                              |
| TBLWTL | W2,[ W0]++          | ; | write data                                                 |
| MOV    | #data13,W2          | ; | Get 13th data                                              |
| TBLWTL | W2,[W0]++           | ; | write data                                                 |
| MOV    | #data14,W2          | ; | Get 14th data                                              |
| TBLWTL | W2,[W0]++           | ; | write data                                                 |
| MOV    | #data15,W2          | ; | Get 15th data                                              |
| TBLWTL | W2,[W0]++           | ; | write data                                                 |
| MOV    | #data16,W2          | ; | Get 16th data                                              |
| TBLWTL | W2,[W0]++           | ; | write data. The NVMADR captures last table access address. |
| MOV    | #0x400A,W0          | ; | Select data EEPROM for multi word op                       |
| MOV    | WU NVMCON           | ; | Operate Key to allow program operation                     |
| DISI   | #5                  | ; | Block all interrupts with priority for</td                 |
|        |                     | ; | next 5 instructions                                        |
| MOV    | #0x55,W0            |   |                                                            |
| MOV    | WU NVMKEY           | ; | Write the 0x55 key                                         |
| MOV    | #UXAA,W1            |   | White the Oran lies                                        |
| MOV    | WI NVMKEY           | ; | Write the UXAA Key                                         |
| BSET   | NVMCON, #WR         | ; | Start write cycle                                          |
| NOP    |                     |   |                                                            |
| NOP    |                     |   |                                                            |

## EXAMPLE 7-5: DATA EEPROM BLOCK WRITE

## 7.4 Write Verify

Depending on the application, good programming practice may dictate that the value written to the memory should be verified against the original value. This should be used in applications where excessive writes can stress bits near the specification limit.

## 7.5 Protection Against Spurious Write

There are conditions when the device may not want to write to the data EEPROM memory. To protect against spurious EEPROM writes, various mechanisms have been built-in. On power-up, the WREN bit is cleared; also, the Power-up Timer prevents EEPROM write.

The write initiate sequence and the WREN bit together help prevent an accidental write during brown-out, power glitch, or software malfunction.

## 8.2 Configuring Analog Port Pins

The use of the ADPCFG and TRIS registers control the operation of the ADC port pins. The port pins that are desired as analog inputs must have their corresponding TRIS bit set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted.

When reading the Port register, all pins configured as analog input channels will read as cleared (a low level).

Pins configured as digital inputs will not convert an analog input. Analog levels on any pin that is defined as a digital input (including the ANx pins) may cause the input buffer to consume current that exceeds the device specifications.





TABLE 10-1: TIMER2/3 REGISTER MAP<sup>(1)</sup>

| SFR Name           | Addr.            | Bit 15       | Bit 14       | Bit 13   | Bit 12       | Bit 11      | Bit 10    | Bit 9     | Bit 8      | Bit 7         | Bit 6        | Bit 5       | Bit 4  | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Reset State         |
|--------------------|------------------|--------------|--------------|----------|--------------|-------------|-----------|-----------|------------|---------------|--------------|-------------|--------|-------|-------|-------|-------|---------------------|
| TMR2               | 0106             |              |              |          |              |             |           |           | Πm         | er2 Regist    | ter          |             |        |       |       |       |       | nnnn nnnn nnnn nnnn |
| TMR3HLD            | 0108             |              |              |          |              |             | Timer     | 3 Holding | Register   | (for 32-bi    | t timer oper | ations only | ()     |       |       |       |       | nnnn nnnn nnnn nnnn |
| TMR3               | 010A             |              |              |          |              |             |           |           | ШШ         | er3 Regist    | ter          |             |        |       |       |       |       | nnnn nnnn nnnn nnnn |
| PR2                | 010C             |              |              |          |              |             |           |           | Peric      | od Regist∈    | ir 2         |             |        |       |       |       |       | IIII IIII IIII IIII |
| PR3                | 010E             |              |              |          |              |             |           |           | Peric      | od Regist∈    | ir 3         |             |        |       |       |       |       | IIII IIII IIII IIII |
| T2CON              | 0110             | TON          | 1            | TSIDL    | Ι            | Ι           |           | 1         |            | Ι             | TGATE        | TCKPS1      | TCKPS0 | T32   |       | TCS   | Ι     | 0000 0000 0000 0000 |
| T3CON              | 0112             | TON          | 1            | TSIDL    | Ι            | Ι           |           | 1         |            | Ι             | TGATE        | TCKPS1      | TCKPS0 | Ι     |       | TCS   | Ι     | 0000 0000 0000 0000 |
| Legend:<br>Note 1· | u = ur<br>Refert | ninitialized | bit; $- = 1$ | unimplem | ented bit, i | read as '0' | J046) for | descripti | ons of rec | iicter hit fi | able         |             |        |       |       |       |       |                     |

I<sup>2</sup>C<sup>™</sup> REGISTER MAP<sup>(1)</sup> **TABLE 15-2**:

| SFR Name      | Addr. | Bit 15      | Bit 14     | Bit 13         | Bit 12 | Bit 11 | Bit 10 | Bit 9  | Bit 8 | Bit 7 | Bit 6 | Bit 5     | Bit 4             | Bit 3   | Bit 2 | Bit 1 | Bit 0 | Reset State         |
|---------------|-------|-------------|------------|----------------|--------|--------|--------|--------|-------|-------|-------|-----------|-------------------|---------|-------|-------|-------|---------------------|
| 12CRCV        | 0200  | I           | Ι          |                | 1      | 1      | I      | 1      | I     |       |       |           | Receive R         | egister |       |       |       | 0000 0000 0000 0000 |
| <b>I2CTRN</b> | 0202  | Ι           |            |                | Ι      | I      |        | Ι      | Ι     |       |       | -         | <b>Fransmit R</b> | egister |       |       |       | 0000 0000 1111 1111 |
| 12CBRG        | 0204  | Ι           |            | Ι              | Ι      | I      |        |        |       |       |       | Baud R    | ate Genera        | ator    |       |       |       | 0000 0000 0000 0000 |
| 12CCON        | 0206  | IZCEN       |            | <b>I2CSIDL</b> | SCLREL | IPMIEN | A10M   | DISSLW | SMEN  | GCEN  | STREN | ACKDT     | ACKEN             | RCEN    | PEN   | RSEN  | SEN   | 0001 0000 0000 0000 |
| 12CSTAT       | 0208  | ACKSTAT     | TRSTAT     |                | Ι      | I      | BCL    | GCSTAT | ADD10 | IWCOL | I2COV | D_A       | ٩                 | S       | R_W   | RBF   | TBF   | 0000 0000 0000 0000 |
| 12CADD        | 020A  | Ι           |            | Ι              | Ι      | Ι      | I      |        |       |       | 1     | Address R | egister           |         |       |       |       | 0000 0000 0000 0000 |
| - huana l     |       | nimnlemente | d hit read | ,∪, se         |        |        |        |        |       |       |       |           |                   |         |       |       |       |                     |

— – unimperimented but, read as ∪ Refer to the "dsPIC30F Family Reference Manual" (DS70046) for descriptions of register bit fields. ÷ Note

## 16.5.2 FRAMING ERROR (FERR)

The FERR bit (UxSTA<2>) is set if a '0' is detected instead of a Stop bit. If two Stop bits are selected, both Stop bits must be '1', otherwise FERR will be set. The read only FERR bit is buffered along with the received data. It is cleared on any Reset.

#### 16.5.3 PARITY ERROR (PERR)

The PERR bit (UxSTA<3>) is set if the parity of the received word is incorrect. This error bit is applicable only if a Parity mode (odd or even) is selected. The read only PERR bit is buffered along with the received data bytes. It is cleared on any Reset.

#### 16.5.4 IDLE STATUS

When the receiver is active (i.e., between the initial detection of the Start bit and the completion of the Stop bit), the RIDLE bit (UxSTA<4>) is '0'. Between the completion of the Stop bit and detection of the next Start bit, the RIDLE bit is '1', indicating that the UART is Idle.

#### 16.5.5 RECEIVE BREAK

The receiver will count and expect a certain number of bit times based on the values programmed in the PDSEL (UxMODE<2:1>) and STSEL (UxMODE<0>) bits.

If the break is longer than 13 bit times, the reception is considered complete after the number of bit times specified by PDSEL and STSEL. The URXDA bit is set, FERR is set, zeros are loaded into the receive FIFO, interrupts are generated if appropriate and the RIDLE bit is set.

When the module receives a long break signal and the receiver has detected the Start bit, the data bits and the invalid Stop bit (which sets the FERR), the receiver must wait for a valid Stop bit before looking for the next Start bit. It cannot assume that the break condition on the line is the next Start bit.

Break is regarded as a character containing all '0's with the FERR bit set. The break character is loaded into the buffer. No further reception can occur until a Stop bit is received. Note that RIDLE goes high when the Stop bit has not yet been received.

## 16.6 Address Detect Mode

Setting the ADDEN bit (UxSTA<5>) enables this special mode in which a 9th bit (URX8) value of '1' identifies the received word as an address, rather than data. This mode is only applicable for 9-bit data communication. The URXISEL control bit does not have any impact on interrupt generation in this mode since an interrupt (if enabled) will be generated every time the received word has the 9th bit set.

## 16.7 Loopback Mode

Setting the LPBACK bit enables this special mode in which the UxTX pin is internally connected to the UxRX pin. When configured for the Loopback mode, the UxRX pin is disconnected from the internal UART receive logic. However, the UxTX pin still functions as in a normal operation.

To select this mode:

- 1. Configure UART for desired mode of operation.
- 2. Set LPBACK = 1 to enable Loopback mode.
- 3. Enable transmission as defined in Section 16.3 "Transmitting Data".

## 16.8 Baud Rate Generator

The UART has a 16-bit Baud Rate Generator to allow maximum flexibility in baud rate generation. The Baud Rate Generator register (UxBRG) is readable and writable. The baud rate is computed as shown in Equation 16-1:

## EQUATION 16-1: BAUD RATE

Baud Rate = FCY/(16 \* (BRG + 1))

Where:

BRG = 16-bit value held in UxBRG register (0 through 65535)

FCY = Instruction Clock Rate (1/Tcy)

Therefore, the maximum baud rate possible is:

FCY/16 (if BRG = 0),

and the minimum baud rate possible is:

Fcy/(16 \* 65536).

With a full 16-bit Baud Rate Generator at 30 MIPS operation, the minimum baud rate achievable is 28.5 bps.

In the  $I^2S$  mode, a frame sync signal having a 50% duty cycle is generated. The period of the  $I^2S$  frame sync signal in CSCK cycles is determined by the word size and frame sync generator control bits. A new  $I^2S$  data transfer boundary is marked by a high-to-low or a low-to-high transition edge on the COFS pin.

## 18.3.6 SLAVE FRAME SYNC OPERATION

When the DCI module is operating as a frame sync slave (COFSD = 1), data transfers are controlled by the Codec device attached to the DCI module. The COFSM control bits control how the DCI module responds to incoming COFS signals.

In the Multi-Channel mode, a new data frame transfer will begin one CSCK cycle after the COFS pin is sampled high (see Figure 18-2). The pulse on the COFS pin resets the frame sync generator logic.

CSDI/CSDO

In the I<sup>2</sup>S mode, a new data word will be transferred one CSCK cycle after a low-to-high or a high-to-low transition is sampled on the COFS pin. A rising or falling edge on the COFS pin resets the frame sync generator logic.

In the AC-Link mode, the tag slot and subsequent data slots for the next frame will be transferred one CSCK cycle after the COFS pin is sampled high.

The COFSG and WS bits must be configured to provide the proper frame length when the module is operating in the Slave mode. Once a valid frame sync pulse has been sampled by the module on the COFS pin, an entire data frame transfer will take place. The module will not respond to further frame sync pulses until the data frame transfer has completed.

LSB



## FIGURE 18-2: FRAME SYNC TIMING, MULTI-CHANNEL MODE

#### FIGURE 18-3: FRAME SYNC TIMING, AC-LINK START OF FRAME

MSF

| BIT_CLK      |  |
|--------------|--|
| CSDO or CSDI |  |
| SYNC         |  |

## FIGURE 18-4: I<sup>2</sup>S INTERFACE FRAME SYNC TIMING



## 18.3.8 SAMPLE CLOCK EDGE CONTROL BIT

The sample clock edge (CSCKE) control bit determines the sampling edge for the CSCK signal. If the CSCK bit is cleared (default), data will be sampled on the falling edge of the CSCK signal. The AC-Link protocols and most Multi-Channel formats require that data be sampled on the falling edge of the CSCK signal. If the CSCK bit is set, data will be sampled on the rising edge of CSCK. The I<sup>2</sup>S protocol requires that data be sampled on the rising edge of the CSCK signal.

#### 18.3.9 DATA JUSTIFICATION CONTROL BIT

In most applications, the data transfer begins one CSCK cycle after the COFS signal is sampled active. This is the default configuration of the DCI module. An alternate data alignment can be selected by setting the DJST control bit in the DCICON1 SFR. When DJST = 1, data transfers will begin during the same CSCK cycle when the COFS signal is sampled active.

## 18.3.10 TRANSMIT SLOT ENABLE BITS

The TSCON SFR has control bits that are used to enable up to 16 time slots for transmission. These control bits are the TSE<15:0> bits. The size of each time slot is determined by the WS<3:0> word size selection bits and can vary up to 16 bits.

If a transmit time slot is enabled via one of the TSE bits (TSEx = 1), the contents of the current transmit shadow buffer location will be loaded into the CSDO Shift register and the DCI buffer control unit is incremented to point to the next location.

During an unused transmit time slot, the CSDO pin will drive '0's or will be tri-stated during all disabled time slots depending on the state of the CSDOM bit in the DCICON1 SFR.

The data frame size in bits is determined by the chosen data word size and the number of data word elements in the frame. If the chosen frame size has less than 16 elements, the additional slot enable bits will have no effect.

Each transmit data word is written to the 16-bit transmit buffer as left justified data. If the selected word size is less than 16 bits, then the LSbs of the transmit buffer memory will have no effect on the transmitted data. The user should write '0's to the unused LSbs of each transmit buffer location.

## 18.3.11 RECEIVE SLOT ENABLE BITS

The RSCON SFR contains control bits that are used to enable up to 16 time slots for reception. These control bits are the RSE<15:0> bits. The size of each receive time slot is determined by the WS<3:0> word size selection bits and can vary from 1 to 16 bits.

If a receive time slot is enabled via one of the RSE bits (RSEx = 1), the shift register contents will be written to the current DCI receive shadow buffer location and the buffer control unit will be incremented to point to the next buffer location.

Data is not packed in the receive memory buffer locations if the selected word size is less than 16 bits. Each received slot data word is stored in a separate 16-bit buffer location. Data is always stored in a left justified format in the receive memory buffer.

# 18.3.12 SLOT ENABLE BITS OPERATION WITH FRAME SYNC

The TSE and RSE control bits operate in concert with the DCI frame sync generator. In the Master mode, a COFS signal is generated whenever the frame sync generator is reset. In the Slave mode, the frame sync generator is reset whenever a COFS pulse is received.

The TSE and RSE control bits allow up to 16 consecutive time slots to be enabled for transmit or receive. After the last enabled time slot has been transmitted/ received, the DCI will stop buffering data until the next occurring COFS pulse.

## 18.3.13 SYNCHRONOUS DATA TRANSFERS

The DCI buffer control unit will be incremented by one word location whenever a given time slot has been enabled for transmission or reception. In most cases, data input and output transfers will be synchronized, which means that a data sample is received for a given channel at the same time a data sample is transmitted. Therefore, the transmit and receive buffers will be filled with equal amounts of data when a DCI interrupt is generated.

In some cases, the amount of data transmitted and received during a data frame may not be equal. As an example, assume a two-word data frame is used. Furthermore, assume that data is only received during slot #0 but is transmitted during slot #0 and slot #1. In this case, the buffer control unit counter would be incremented twice during a data frame but only one receive register location would be filled with data.

## TABLE 20-1: OSCILLATOR OPERATING MODES

| Oscillator Mode | Description                                                                       |
|-----------------|-----------------------------------------------------------------------------------|
| XTL             | 200 kHz-4 MHz crystal on OSC1:OSC2                                                |
| ХТ              | 4 MHz-10 MHz crystal on OSC1:OSC2                                                 |
| XT w/PLL 4x     | 4 MHz-10 MHz crystal on OSC1:OSC2, 4x PLL enabled                                 |
| XT w/PLL 8x     | 4 MHz-10 MHz crystal on OSC1:OSC2, 8x PLL enabled                                 |
| XT w/PLL 16x    | 4 MHz-7.5 MHz crystal on OSC1:OSC2, 16x PLL enabled <sup>(1)</sup>                |
| LP              | 32 kHz crystal on SOSCO:SOSCI <sup>(2)</sup>                                      |
| HS              | 10 MHz-25 MHz crystal.                                                            |
| HS/2 w/PLL 4x   | 10 MHz-20 MHz crystal, divide by 2, 4x PLL enabled <sup>(3)</sup>                 |
| HS/2 w/PLL 8x   | 10 MHz-20 MHz crystal, divide by 2, 8x PLL enabled <sup>(3)</sup>                 |
| HS/2 w/PLL 16x  | 10 MHz-15 MHz crystal, divide by 2, 16x PLL enabled <sup>(1)</sup>                |
| HS/3 w/PLL 4x   | 12 MHz-25 MHz crystal, divide by 3, 4x PLL enabled <sup>(4)</sup>                 |
| HS/3 w/PLL 8x   | 12 MHz-25 MHz crystal, divide by 3, 8x PLL enabled <sup>(4)</sup>                 |
| HS/3 w/PLL 16x  | 12 MHz-22.5 MHz crystal, divide by 3, 16x PLL enabled <sup>(1)(4)</sup>           |
| EC              | External clock input (0-40 MHz)                                                   |
| ECIO            | External clock input (0-40 MHz), OSC2 pin is I/O                                  |
| EC w/PLL 4x     | External clock input (4-10 MHz), OSC2 pin is I/O, 4x PLL enabled                  |
| EC w/PLL 8x     | External clock input (4-10 MHz), OSC2 pin is I/O, 8x PLL enabled                  |
| EC w/PLL 16x    | External clock input (4-7.5 MHz), OSC2 pin is I/O, 16x PLL enabled <sup>(1)</sup> |
| ERC             | External RC oscillator, OSC2 pin is Fosc/4 output <sup>(5)</sup>                  |
| ERCIO           | External RC oscillator, OSC2 pin is I/O <sup>(5)</sup>                            |
| FRC             | 7.37 MHz internal RC oscillator                                                   |
| FRC w/PLL 4x    | 7.37 MHz internal RC oscillator, 4x PLL enabled                                   |
| FRC w/PLL 8x    | 7.37 MHz internal RC oscillator, 8x PLL enabled                                   |
| FRC w/PLL 16x   | 7.37 MHz internal RC oscillator, 16x PLL enabled                                  |
| LPRC            | 512 kHz internal RC oscillator                                                    |

Note 1: Any higher will violate device operating frequency range.

2: LP oscillator can be conveniently shared as system clock, as well as Real-Time Clock for Timer1.

- **3:** Any higher will violate PLL input range.
- 4: Any lower will violate PLL input range.

5: Requires external R and C. Frequency operation up to 4 MHz.

| DC CHARACT       | ERISTICS                     |     | Standard Operating Conditions: 2.5V to 5.5V   (unless otherwise stated)   Operating temperature -40°C ≤TA ≤+85°C for Industrial   -40°C ≤TA ≤+125°C for Extended |            |      |                |  |  |
|------------------|------------------------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|----------------|--|--|
| Parameter<br>No. | Typical <sup>(1)</sup>       | Мах | Units                                                                                                                                                            | Conditions |      |                |  |  |
| Operating Cur    | rrent (IIDLE) <sup>(2)</sup> |     |                                                                                                                                                                  |            |      |                |  |  |
| DC51a            | 2.5                          | 5   | mA                                                                                                                                                               | 25°C       |      |                |  |  |
| DC51b            | 2.6                          | 5   | mA                                                                                                                                                               | 85°C       | 3.3V |                |  |  |
| DC51c            | 2.6                          | 5   | mA                                                                                                                                                               | 125°C      |      | 0.128 MIPS     |  |  |
| DC51e            | 5.5                          | 8   | mA                                                                                                                                                               | 25°C       |      | LPRC (512 kHz) |  |  |
| DC51f            | 5.3                          | 8   | mA                                                                                                                                                               | 85°C       | 5V   |                |  |  |
| DC51g            | 5.2                          | 8   | mA                                                                                                                                                               | 125°C      |      |                |  |  |
| DC50a            | 6.7                          | 13  | mA                                                                                                                                                               | 25°C       |      |                |  |  |
| DC50b            | 6.7                          | 13  | mA                                                                                                                                                               | 85°C       | 3.3V |                |  |  |
| DC50c            | 6.8                          | 13  | mA                                                                                                                                                               | 125°C      |      | (1.8 MIPS)     |  |  |
| DC50e            | 8.5                          | 19  | mA                                                                                                                                                               | 25°C       |      | FRC (7.37 MHz) |  |  |
| DC50f            | 8.5                          | 19  | mA                                                                                                                                                               | 85°C       | 5V   |                |  |  |
| DC50g            | 8.6                          | 19  | mA                                                                                                                                                               | 125°C      |      |                |  |  |
| DC43a            | 8.7                          | 20  | mA                                                                                                                                                               | 25°C       |      |                |  |  |
| DC43b            | 8.7                          | 20  | mA                                                                                                                                                               | 85°C       | 3.3V |                |  |  |
| DC43c            | 8.8                          | 20  | mA                                                                                                                                                               | 125°C      |      |                |  |  |
| DC43e            | 14                           | 31  | mA                                                                                                                                                               | 25°C       |      | 4 MIF 3        |  |  |
| DC43f            | 14                           | 31  | mA                                                                                                                                                               | 85°C       | 5V   |                |  |  |
| DC43g            | 14                           | 31  | mA                                                                                                                                                               | 125°C      |      |                |  |  |
| DC44a            | 16                           | 37  | mA                                                                                                                                                               | 25°C       |      |                |  |  |
| DC44b            | 17                           | 37  | mA                                                                                                                                                               | 85°C       | 3.3V |                |  |  |
| DC44c            | 17                           | 37  | mA                                                                                                                                                               | 125°C      |      | 10 MIDS        |  |  |
| DC44e            | 28                           | 62  | mA                                                                                                                                                               | 25°C       |      |                |  |  |
| DC44f            | 28                           | 62  | mA                                                                                                                                                               | 85°C       | 5V   |                |  |  |
| DC44g            | 28                           | 62  | mA                                                                                                                                                               | 125°C      |      |                |  |  |
| DC47d            | 48                           | 110 | mA                                                                                                                                                               | 25°C       |      |                |  |  |
| DC47e            | 49                           | 110 | mA                                                                                                                                                               | 85°C       | 5V   | 20 MIPS        |  |  |
| DC47f            | 49                           | 110 | mA                                                                                                                                                               | 125°C      |      |                |  |  |
| DC49a            | 69                           | 150 | mA                                                                                                                                                               | 25°C       | 5\/  | 30 MIPS        |  |  |
| DC49b            | 70                           | 150 | mA                                                                                                                                                               | 85°C       | 50   |                |  |  |

## TABLE 23-6: DC CHARACTERISTICS: IDLE CURRENT (IIDLE)

**Note 1:** Data in "Typ" column is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

2: Base IIDLE current is measured with Core off, Clock on and all modules turned off.



| AC CHARACTERISTICS |                       |                                              | Standard Operating Conditions: 2.5V to 5.5V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +125^{\circ}C$ for Extended |                    |     |       |                    |
|--------------------|-----------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|-------|--------------------|
| Param<br>No.       | Symbol                | Characteristic <sup>(1)</sup>                | Min                                                                                                                                                                                                      | Typ <sup>(2)</sup> | Мах | Units | Conditions         |
| SP10               | TscL                  | SCKx Output Low Time <sup>(3)</sup>          | Tcy / 2                                                                                                                                                                                                  | _                  | _   | ns    |                    |
| SP11               | TscH                  | SCKx Output High Time <sup>(3)</sup>         | Tcy/2                                                                                                                                                                                                    | _                  | _   | ns    |                    |
| SP20               | TscF                  | SCKx Output Fall Time <sup>(4)</sup>         | —                                                                                                                                                                                                        | —                  | —   | ns    | See parameter DO32 |
| SP21               | TscR                  | SCKx Output Rise Time <sup>(4)</sup>         | —                                                                                                                                                                                                        | —                  | _   | ns    | See parameter DO31 |
| SP30               | TdoF                  | SDOx Data Output Fall Time <sup>(4)</sup>    | _                                                                                                                                                                                                        | _                  | _   | ns    | See parameter DO32 |
| SP31               | TdoR                  | SDOx Data Output Rise<br>Time <sup>(4)</sup> | —                                                                                                                                                                                                        | —                  | —   | ns    | See parameter DO31 |
| SP35               | TscH2doV,<br>TscL2doV | SDOx Data Output Valid after<br>SCKx Edge    | _                                                                                                                                                                                                        | —                  | 30  | ns    |                    |
| SP40               | TdiV2scH,<br>TdiV2scL | Setup Time of SDIx Data Input to SCKx Edge   | 20                                                                                                                                                                                                       | —                  | —   | ns    |                    |
| SP41               | TscH2diL,<br>TscL2diL | Hold Time of SDIx Data Input to SCKx Edge    | 20                                                                                                                                                                                                       | —                  | —   | ns    |                    |

**Note 1:** These parameters are characterized but not tested in manufacturing.

2: Data in "Typ" column is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.

**3:** The minimum clock period for SCK is 100 ns. Therefore, the clock generated in Master mode must not violate this specification.

4: Assumes 50 pF load on all SPI pins.





#### TABLE 23-37: CAN MODULE I/O TIMING REQUIREMENTS

| AC CHARACTERISTICS |        |                                              | Standard Operating Conditions: 2.5V to 5.5V(unless otherwise stated)Operating temperature $-40^{\circ}C \leq TA \leq +85^{\circ}C$ for Industrial $-40^{\circ}C \leq TA \leq +125^{\circ}C$ for Extended |     |                    |     |       |                    |
|--------------------|--------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|-----|-------|--------------------|
| Param<br>No.       | Symbol | Characteristic <sup>(1)</sup>                |                                                                                                                                                                                                          | Min | Typ <sup>(2)</sup> | Max | Units | Conditions         |
| CA10               | TioF   | Port Output Fall Time                        |                                                                                                                                                                                                          | _   | —                  | _   | ns    | See parameter DO32 |
| CA11               | TioR   | Port Output Rise Time                        |                                                                                                                                                                                                          | _   |                    | _   | ns    | See parameter DO31 |
| CA20               | Tcwf   | Pulse Width to Trigger<br>CAN Wake-up Filter |                                                                                                                                                                                                          | 500 | _                  |     | ns    |                    |

Note 1: These parameters are characterized but not tested in manufacturing.

2: Data in "Typ" column is at 5V, 25°C unless otherwise stated. Parameters are for design guidance only and are not tested.



## 24.0 PACKAGING INFORMATION

## 24.1 Package Marking Information



| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>*                                                                                                                                                                      | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator (e3)<br>can be found on the outer packaging for this package. |  |  |  |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Note:  | In the event the full Microchip part number cannot be marked on one line, it will<br>be carried over to the next line, thus limiting the number of available<br>characters for customer-specific information. |                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |