

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                         |
|----------------------------|--------------------------------------------------------------------------------|
| Core Processor             | dsPIC                                                                          |
| Core Size                  | 16-Bit                                                                         |
| Speed                      | 30 MIPs                                                                        |
| Connectivity               | CANbus, I <sup>2</sup> C, SPI, UART/USART                                      |
| Peripherals                | AC'97, Brown-out Detect/Reset, I <sup>2</sup> S, LVD, POR, PWM, WDT            |
| Number of I/O              | 68                                                                             |
| Program Memory Size        | 144KB (48K x 24)                                                               |
| Program Memory Type        | FLASH                                                                          |
| EEPROM Size                | 4K x 8                                                                         |
| RAM Size                   | 8K x 8                                                                         |
| Voltage - Supply (Vcc/Vdd) | 2.5V ~ 5.5V                                                                    |
| Data Converters            | A/D 16x12b                                                                     |
| Oscillator Type            | Internal                                                                       |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                              |
| Mounting Type              | Surface Mount                                                                  |
| Package / Case             | 80-TQFP                                                                        |
| Supplier Device Package    | 80-TQFP (12x12)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/dspic30f6014a-30i-pt |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



#### TABLE 4-2: BIT-REVERSED ADDRESS SEQUENCE (16-ENTRY)

|    |    | Norma | al Addre | SS      |    |    | Bit-Rev | ersed Ac | ldress  |
|----|----|-------|----------|---------|----|----|---------|----------|---------|
| A3 | A2 | A1    | A0       | Decimal | A3 | A2 | A1      | A0       | Decimal |
| 0  | 0  | 0     | 0        | 0       | 0  | 0  | 0       | 0        | 0       |
| 0  | 0  | 0     | 1        | 1       | 1  | 0  | 0       | 0        | 8       |
| 0  | 0  | 1     | 0        | 2       | 0  | 1  | 0       | 0        | 4       |
| 0  | 0  | 1     | 1        | 3       | 1  | 1  | 0       | 0        | 12      |
| 0  | 1  | 0     | 0        | 4       | 0  | 0  | 1       | 0        | 2       |
| 0  | 1  | 0     | 1        | 5       | 1  | 0  | 1       | 0        | 10      |
| 0  | 1  | 1     | 0        | 6       | 0  | 1  | 1       | 0        | 6       |
| 0  | 1  | 1     | 1        | 7       | 1  | 1  | 1       | 0        | 14      |
| 1  | 0  | 0     | 0        | 8       | 0  | 0  | 0       | 1        | 1       |
| 1  | 0  | 0     | 1        | 9       | 1  | 0  | 0       | 1        | 9       |
| 1  | 0  | 1     | 0        | 10      | 0  | 1  | 0       | 1        | 5       |
| 1  | 0  | 1     | 1        | 11      | 1  | 1  | 0       | 1        | 13      |
| 1  | 1  | 0     | 0        | 12      | 0  | 0  | 1       | 1        | 3       |
| 1  | 1  | 0     | 1        | 13      | 1  | 0  | 1       | 1        | 11      |
| 1  | 1  | 1     | 0        | 14      | 0  | 1  | 1       | 1        | 7       |
| 1  | 1  | 1     | 1        | 15      | 1  | 1  | 1       | 1        | 15      |

#### TABLE 4-3: BIT-REVERSED ADDRESS MODIFIER VALUES FOR XBREV REGISTER

| Buffer Size (Words) | XB<14:0> Bit-Reversed Address Modifier Value |
|---------------------|----------------------------------------------|
| 4096                | 0x0800                                       |
| 2048                | 0x0400                                       |
| 1024                | 0x0200                                       |
| 512                 | 0x0100                                       |
| 256                 | 0x0080                                       |
| 128                 | 0x0040                                       |
| 64                  | 0x0020                                       |
| 32                  | 0x0010                                       |
| 16                  | 0x0008                                       |
| 8                   | 0x0004                                       |
| 4                   | 0x0002                                       |
| 2                   | 0x0001                                       |

## 5.0 INTERRUPTS

Note: This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the "dsPIC30F Family Reference Manual" (DS70046). For more information on the device instruction set and programming, refer to the "16-bit MCU and DSC Programmer's Reference Manual" (DS70157).

The dsPIC30F Sensor and General Purpose Family has up to 41 interrupt sources and 4 processor exceptions (traps) which must be arbitrated based on a priority scheme.

The CPU is responsible for reading the Interrupt Vector Table (IVT) and transferring the address contained in the interrupt vector to the Program Counter. The interrupt vector is transferred from the program data bus into the Program Counter via a 24-bit wide multiplexer on the input of the Program Counter.

The Interrupt Vector Table (IVT) and Alternate Interrupt Vector Table (AIVT) are placed near the beginning of program memory (0x000004). The IVT and AIVT are shown in Table 5-1.

The interrupt controller is responsible for pre-processing the interrupts and processor exceptions prior to them being presented to the processor core. The peripheral interrupts and traps are enabled, prioritized and controlled using centralized Special Function Registers:

- IFS0<15:0>, IFS1<15:0>, IFS2<15:0> All interrupt request flags are maintained in these three registers. The flags are set by their respective peripherals or external signals, and they are cleared via software.
- IEC0<15:0>, IEC1<15:0>, IEC2<15:0>
   All interrupt enable control bits are maintained in these three registers. These control bits are used to individually enable interrupts from the peripherals or external signals.
- IPC0<15:0>... IPC10<7:0> The user assignable priority level associated with each of these 41 interrupts is held centrally in these twelve registers.
- IPL<3:0>

The current CPU priority level is explicitly stored in the IPL bits. IPL<3> is present in the CORCON register, whereas IPL<2:0> are present in the STATUS register (SR) in the processor core.

INTTREG<15:0>

The associated interrupt vector number and the new CPU interrupt priority level are latched into vector number (VECNUM<5:0>) and Interrupt level (ILR<3:0>) bit fields in the INTTREG register. The new interrupt priority level is the priority of the pending interrupt.

- INTCON1<15:0>, INTCON2<15:0> Global interrupt control functions are derived from these two registers. INTCON1 contains the control and status flags for the processor exceptions. The INTCON2 register controls the external interrupt request signal behavior and the use of the alternate vector table.
- Note: Interrupt flag bits get set when an interrupt condition occurs, regardless of the state of its corresponding enable bit. User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

All interrupt sources can be user assigned to one of 7 priority levels, 1 through 7, via the IPCx registers. Each interrupt source is associated with an interrupt vector, as shown in Table 5-1. Levels 7 and 1 represent the highest and lowest maskable priorities, respectively.

**Note:** Assigning a priority level of '0' to an interrupt source is equivalent to disabling that interrupt.

If the NSTDIS bit (INTCON1<15>) is set, nesting of interrupts is prevented. Thus, if an interrupt is currently being serviced, processing of a new interrupt is prevented even if the new interrupt is of higher priority than the one currently being serviced.

| Note: | The IPL bits become read only whenever |
|-------|----------------------------------------|
|       | the NSTDIS bit has been set to '1'.    |

Certain interrupts have specialized control bits for features like edge or level triggered interrupts, interrupton-change, etc. Control of these features remains within the peripheral module which generates the interrupt.

The DISI instruction can be used to disable the processing of interrupts of priorities 6 and lower for a certain number of instructions, during which the DISI bit (INTCON2<14>) remains set.

When an interrupt is serviced, the PC is loaded with the address stored in the vector location in program memory that corresponds to the interrupt. There are 63 different vectors within the IVT (refer to Table 5-1). These vectors are contained in locations 0x000004 through 0x0000FE of program memory (refer to Table 5-1). These locations contain 24-bit addresses and in order to preserve robustness, an address error trap will take place should the PC attempt to fetch any of these words during normal execution. This prevents execution of random data as a result of accidentally decrementing a PC into vector space, accidentally mapping a data space address into vector space, or the PC rolling over to 0x000000 after reaching the end of implemented program memory space. Execution of a GOTO instruction to this vector space will also generate an address error trap.

## 6.0 FLASH PROGRAM MEMORY

Note: This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the "dsPIC30F Family Reference Manual" (DS70046). For more information on the device instruction set and programming, refer to the "16-bit MCU and DSC Programmer's Reference Manual" (DS70157).

The dsPIC30F family of devices contains internal program Flash memory for executing user code. There are two methods by which the user can program this memory:

- Run-Time Self-Programming (RTSP)
- In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>)

# 6.1 In-Circuit Serial Programming (ICSP)

dsPIC30F devices can be serially programmed while in the end application circuit. This is simply done with two lines for Programming Clock and Programming Data (which are named PGC and PGD respectively), and three other lines for Power (VDD), Ground (VSS) and Master Clear (MCLR). this allows customers to manufacture boards with unprogrammed devices, and then program the microcontroller just before shipping the product. This also allows the most recent firmware or a custom firmware to be programmed.

#### 6.2 Run-Time Self-Programming (RTSP)

RTSP is accomplished using TBLRD (table read) and TBLWT (table write) instructions.

With RTSP, the user may erase program memory, 32 instructions (96 bytes) at a time and can write program memory data, 32 instructions (96 bytes) at a time.

# 6.3 Table Instruction Operation Summary

The TBLRDL and the TBLWTL instructions are used to read or write to bits<15:0> of program memory. TBLRDL and TBLWTL can access program memory in Word or Byte mode.

The TBLRDH and TBLWTH instructions are used to read or write to bits<23:16> of program memory. TBLRDH and TBLWTH can access program memory in Word or Byte mode.

A 24-bit program memory address is formed using bits<7:0> of the TBLPAG register and the Effective Address (EA) from a W register specified in the table instruction, as shown in Figure 6-1.

# FIGURE 6-1: ADDRESSING FOR TABLE AND NVM REGISTERS



0000 0000 1111 1100 **Reset State** 0000 0011 0000 1111 **TRISG0** Bit 0 RG0 TRISG1 Bit 1 RG1 TRISG2 Bit 2 RG2 TRISG3 Bit 3 RG3 Bit 4 I I Bit 5 I PORTG REGISTER MAP FOR dsPIC30F6011A/6012A/6013A/6014A<sup>(1)</sup> **TRISG6** Bit 6 RG6 TRISG7 Bit 7 RG7 TRISG8 Bit 8 RG8 **FRISG9** Bit 9 RG9 Bit 10 Bit 11 TRISG12 Bit 12 RG12 TRISG13 Bit 13 RG13 TRISG14 Bit 14 RG14 **FRISG15** Bit 15 RG15 Addr. 02E4 02E6 PORTG SFR Name **FRISG** 

0000 0000 0000

0000

LATG0

LATG1

LATG2

LATG3

I

I

LATG6

LATG7

LATG8

LATG9 LATG12 LATG13 LATG14 LATG15 02E8 LATG

÷

u = uninitialized bit; — = unimplemented bit, read as '0' Refer to the "*dsPIC30F Family Reference Manual*" (DS70046) for descriptions of register bit fields. Note

**FABLE 8-9:** 

## 9.0 TIMER1 MODULE

Note: This data sheet summarizes features of this group of dsPIC30F devices and is not intended to be a complete reference source. For more information on the CPU, peripherals, register descriptions and general device functionality, refer to the "dsPIC30F Family Reference Manual" (DS70046).

This section describes the 16-bit General Purpose Timer1 module and associated operational modes. Figure 9-1 depicts the simplified block diagram of the 16-bit Timer1 module.

The following sections provide a detailed description including setup and control registers, along with associated block diagrams for the operational modes of the timers.

The Timer1 module is a 16-bit timer which can serve as the time counter for the real-time clock, or operate as a free-running interval timer/counter. The 16-bit timer has the following modes:

- 16-bit Timer
- 16-bit Synchronous Counter
- 16-bit Asynchronous Counter

Further, the following operational characteristics are supported:

- Timer gate operation
- Selectable prescaler settings
- Timer operation during CPU Idle and Sleep modes
- Interrupt on 16-bit Period register match or falling edge of external gate signal

These Operating modes are determined by setting the appropriate bit(s) in the 16-bit SFR, T1CON.

Figure 9-1 presents a block diagram of the 16-bit Timer1 module.

**16-bit Timer Mode:** In the 16-bit Timer mode, the timer increments on every instruction cycle up to a match value preloaded into the Period register PR1, then resets to '0' and continues to count.

When the CPU goes into the Idle mode, the timer will stop incrementing unless the TSIDL (T1CON<13>) bit = 0. If TSIDL = 1, the timer module logic will resume the incrementing sequence upon termination of the CPU Idle mode.

**16-bit Synchronous Counter Mode:** In the 16-bit Synchronous Counter mode, the timer increments on the rising edge of the applied external clock signal which is synchronized with the internal phase clocks. The timer counts up to a match value preloaded in PR1, then resets to '0' and continues.

When the CPU goes into the Idle mode, the timer will stop incrementing unless the respective TSIDL bit = 0. If TSIDL = 1, the timer module logic will resume the incrementing sequence upon termination of the CPU Idle mode.

**16-bit Asynchronous Counter Mode:** In the 16-bit Asynchronous Counter mode, the timer increments on every rising edge of the applied external clock signal. The timer counts up to a match value preloaded in PR1, then resets to '0' and continues.

When the timer is configured for the Asynchronous mode of operation and the CPU goes into the Idle mode, the timer will stop incrementing if TSIDL = 1.

#### FIGURE 9-1: 16-BIT TIMER1 MODULE BLOCK DIAGRAM



NOTES:

|                    | 14-1:           | SP11                   | REGIS                       | STER MA                                         | AP <sup>(1)</sup> |              |              |            |            |              |        |       |       |       |       |        |              |      |          |        |     |
|--------------------|-----------------|------------------------|-----------------------------|-------------------------------------------------|-------------------|--------------|--------------|------------|------------|--------------|--------|-------|-------|-------|-------|--------|--------------|------|----------|--------|-----|
| SFR<br>Name        | Addr.           | Bit 15                 | Bit 14                      | Bit 13                                          | Bit 12            | Bit 11       | Bit 10       | Bit 9      | Bit 8      | Bit 7        | Bit 6  | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1  | Bit 0        |      | Reset St | tate   |     |
| SPI1STAT           | 0220            | SPIEN                  |                             | SPISIDL                                         | Ι                 |              | I            |            | I          |              | SPIROV | I     |       |       |       | SPITBF | SPIRBF       | 0000 | 00 000   | 00 000 | × × |
| SPI1CON            | 0222            |                        | FRMEN                       | SPIFSD                                          |                   | DISSDO       | MODE16       | SMP        | CKE        | SSEN         | СКР    | MSTEN | SPRE2 | SPRE1 | SPRE0 | PPRE1  | <b>PPRE0</b> | 0000 | 00 000   | 00 000 | 8   |
| SP11BUF            | 0224            |                        |                             |                                                 |                   |              |              | Tra        | insmit and | d Receive    | Buffer |       |       |       |       |        |              | 0000 | 00 000   | 00 000 | 8   |
| Legend:<br>Note 1: | —= t<br>Refer t | unimplem<br>to the "ds | iented bit, i<br>sPIC30F Fé | read as ' <sub>0'</sub><br>a <i>mily Refere</i> | ince Mari         | DS7C) מוושוי | )046) for de | scriptions | of regist  | er bit field | ů.     |       |       |       |       |        |              |      |          |        |     |
|                    |                 |                        |                             |                                                 | :                 |              |              |            |            |              |        |       |       |       |       |        |              |      |          |        |     |

# SPI2 REGISTER MAP<sup>(1)</sup> TABLE 14-2:

| SFR Name        | Addr. | Bit 15 | Bit 14 | Bit 13  | Bit 12 | Bit 11 | Bit 10 | Bit 9 | Bit 8      | Bit 7     | Bit 6  | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1  | Bit 0  |      | Reset Sta | te      |
|-----------------|-------|--------|--------|---------|--------|--------|--------|-------|------------|-----------|--------|-------|-------|-------|-------|--------|--------|------|-----------|---------|
| <b>SPI2STAT</b> | 0226  | SPIEN  |        | SPISIDL | Ι      | I      | I      | I     | Ι          |           | SPIROV | 1     |       | I     |       | SPITBF | SPIRBF | 0000 | 00 000    | 0000 00 |
| <b>SPI2CON</b>  | 0228  |        | FRMEN  | SPIFSD  |        | DISSDO | MODE16 | SMP   | CKE        | SSEN      | CKP    | MSTEN | SPRE2 | SPRE1 | SPRE0 | PPRE1  | PPRE0  | 0000 | 00 0000   | 0000 00 |
| <b>SPI2BUF</b>  | 022A  |        |        |         |        |        |        | Tra   | insmit and | 1 Receive | Buffer |       |       |       |       |        |        | 0000 | 00 000    | 0000 00 |

 — = unimplemented bit, read as '0'
 Refer to the "dsPIC30F Family Reference Manual" (DS70046) for descriptions of register bit fields. Legend: Note 1:

# dsPIC30F6011A/6012A/6013A/6014A



### FIGURE 17-1: CAN BUFFERS AND PROTOCOL ENGINE BLOCK DIAGRAM

In the  $I^2S$  mode, a frame sync signal having a 50% duty cycle is generated. The period of the  $I^2S$  frame sync signal in CSCK cycles is determined by the word size and frame sync generator control bits. A new  $I^2S$  data transfer boundary is marked by a high-to-low or a low-to-high transition edge on the COFS pin.

#### 18.3.6 SLAVE FRAME SYNC OPERATION

When the DCI module is operating as a frame sync slave (COFSD = 1), data transfers are controlled by the Codec device attached to the DCI module. The COFSM control bits control how the DCI module responds to incoming COFS signals.

In the Multi-Channel mode, a new data frame transfer will begin one CSCK cycle after the COFS pin is sampled high (see Figure 18-2). The pulse on the COFS pin resets the frame sync generator logic.

CSDI/CSDO

In the I<sup>2</sup>S mode, a new data word will be transferred one CSCK cycle after a low-to-high or a high-to-low transition is sampled on the COFS pin. A rising or falling edge on the COFS pin resets the frame sync generator logic.

In the AC-Link mode, the tag slot and subsequent data slots for the next frame will be transferred one CSCK cycle after the COFS pin is sampled high.

The COFSG and WS bits must be configured to provide the proper frame length when the module is operating in the Slave mode. Once a valid frame sync pulse has been sampled by the module on the COFS pin, an entire data frame transfer will take place. The module will not respond to further frame sync pulses until the data frame transfer has completed.

LSB



#### FIGURE 18-2: FRAME SYNC TIMING, MULTI-CHANNEL MODE

#### FIGURE 18-3: FRAME SYNC TIMING, AC-LINK START OF FRAME

MSF

| BIT_CLK      |                                                               |
|--------------|---------------------------------------------------------------|
| CSDO or CSDI | S12 S12 S12 Tag Tag Tag Tag bit 2 bit 1 LSb MSb bit 14 bit 13 |
| SYNC         |                                                               |

#### FIGURE 18-4: I<sup>2</sup>S INTERFACE FRAME SYNC TIMING



| TABLE 1       | 8-2:  | DCI R     | EGIST         | ER MAP    | 1)     |        |        |            |             |            |        |       |       |       |       |         |        |          |          |     |
|---------------|-------|-----------|---------------|-----------|--------|--------|--------|------------|-------------|------------|--------|-------|-------|-------|-------|---------|--------|----------|----------|-----|
| SFR Name      | Addr. | Bit 15    | Bit 14        | Bit 13    | Bit 12 | Bit 11 | Bit 10 | Bit 9      | Bit 8       | Bit 7      | Bit 6  | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1   | Bit 0  | Res      | et State |     |
| DCICON1       | 0240  | DCIEN     | I             | DCISIDL   | 1      | DLOOP  | CSCKD  | CSCKE      | COFSD       | UNFM       | CSDOM  | DJST  | Ι     | I     | Ι     | COFSM1  | COFSM0 | 0000 000 | 0 0000 0 | 000 |
| DCICON2       | 0242  | Ι         |               | Ι         | Ι      | BLEN1  | BLENO  | Ι          |             | COFSG      | <3:0>  |       | Ι     |       | M     | 'S<3:0> |        | 0000 000 | 0 0000 0 | 000 |
| DCICON3       | 0244  | Ι         |               | Ι         | Ι      |        |        |            |             |            | BCG<11 | 6     |       |       |       |         |        | 0000 000 | 0 0000 0 | 000 |
| DCISTAT       | 0246  | Ι         |               | Ι         | Ι      | SLOT3  | SLOT2  | SLOT1      | SLOT0       |            | I      | Ι     | Ι     | ROV   | RFUL  | TUNF    | тмртү  | 0000 000 | 0 0000 0 | 000 |
| TSCON         | 0248  | TSE15     | TSE14         | TSE13     | TSE12  | TSE11  | TSE10  | TSE9       | TSE8        | TSE7       | TSE6   | TSE5  | TSE4  | TSE3  | TSE2  | TSE1    | TSE0   | 0000 000 | 0 0000 0 | 000 |
| RSCON         | 024C  | RSE15     | RSE14         | RSE13     | RSE12  | RSE11  | RSE10  | RSE9       | RSE8        | RSE7       | RSE6   | RSE5  | RSE4  | RSE3  | RSE2  | RSE1    | RSE0   | 0000 000 | 0 0000 0 | 000 |
| <b>RXBUF0</b> | 0250  |           |               |           |        |        |        | Receive B  | uffer 0 Dai | ta Registe | er     |       |       |       |       |         |        | 0000 000 | 0 0000 0 | 000 |
| RXBUF1        | 0252  |           |               |           |        |        |        | Receive B  | uffer 1 Dai | ta Registe | er     |       |       |       |       |         |        | 0000 000 | 0 0000 0 | 000 |
| <b>RXBUF2</b> | 0254  |           |               |           |        |        |        | Receive B  | uffer 2 Dai | ta Registe | er     |       |       |       |       |         |        | 0000 000 | 0 0000 0 | 000 |
| <b>RXBUF3</b> | 0256  |           |               |           |        |        |        | Receive B  | uffer 3 Dai | ta Registe | er     |       |       |       |       |         |        | 0000 000 | 0 0000 0 | 000 |
| <b>TXBUF0</b> | 0258  |           |               |           |        |        |        | Transmit B | uffer 0 Da  | ta Regist  | er     |       |       |       |       |         |        | 0000 000 | 0 0000 0 | 000 |
| TXBUF1        | 025A  |           |               |           |        |        |        | Transmit B | uffer 1 Da  | ta Regist  | er     |       |       |       |       |         |        | 0000 000 | 0 0000 0 | 000 |
| TXBUF2        | 025C  |           |               |           |        |        |        | Transmit B | uffer 2 Da  | ta Regist  | er     |       |       |       |       |         |        | 0000 000 | 0 0000 0 | 000 |
| TXBUF3        | 025E  |           |               |           |        |        |        | Transmit B | uffer 3 Da  | ta Regist  | er     |       |       |       |       |         |        | 0000 000 | 0 0000 0 | 000 |
| Legend:       | n =   | nimplemer | nted bit, re; | ad as '0' |        |        |        |            |             |            |        |       |       |       |       |         |        |          |          |     |

Refer to the "dsPIC30F Family Reference Manual" (DS70046) for descriptions of register bit fields. ÷ Note

# dsPIC30F6011A/6012A/6013A/6014A

#### 19.4 Programming the Start of Conversion Trigger

The conversion trigger will terminate acquisition and start the requested conversions.

The SSRC<2:0> bits select the source of the conversion trigger. The SSRC bits provide for up to four alternate sources of conversion trigger.

When SSRC<2:0> = 000, the conversion trigger is under software control. Clearing the SAMP bit will cause the conversion trigger event after  $\sim$ 11 TAD.

When SSRC<2:0> = 111 (Auto-Start mode), the conversion trigger is under ADC clock control. The SAMC bits select the number of ADC clocks between the start of acquisition and the start of conversion. This provides the fastest conversion rates on multiple channels. SAMC must always be at least one clock cycle.

Other trigger sources can come from timer modules or external interrupts.

## 19.5 Aborting a Conversion

Clearing the ADON bit during a conversion will abort the current conversion and stop the sampling sequencing until the next sampling trigger. The ADCBUF will not be updated with the partially completed ADC conversion sample. That is, the ADCBUF will continue to contain the value of the last completed conversion (or the last value written to the ADCBUF register).

If the clearing of the ADON bit coincides with an autostart, the clearing has a higher priority and a new conversion will not start.

#### 19.6 Selecting the ADC Conversion Clock

The ADC conversion requires 14 TAD. The source of the ADC conversion clock is software selected, using a 6-bit counter. There are 64 possible options for TAD.

#### EQUATION 19-1: ADC CONVERSION CLOCK

 $T_{AD} = T_{CY} * (0.5 * (ADCS < 5:0 > + 1))$ 

The internal RC oscillator is selected by setting the ADRC bit.

For correct ADC conversions, the ADC conversion clock (TAD) must be selected to ensure a minimum TAD time of 334 nsec (for VDD = 5V). Refer to **Section 23.0 "Electrical Characteristics"** for minimum TAD under other operating conditions.

Example 19-1 shows a sample calculation for the ADCS<5:0> bits, assuming a device operating speed of 30 MIPS.

#### EXAMPLE 19-1: ADC CONVERSION CLOCK AND SAMPLING RATE CALCULATION

Minimum TAD = 334 nsec  $T_{CY} = 33.33$  nsec (30 MIPS)  $ADCS < 5:0 > = 2 \frac{TAD}{TCY} - 1$  $= 2 \cdot \frac{334 \text{ nsec}}{33.33 \text{ nsec}} - 1$ = 19.04Therefore. Set ADCS<5:0> = 19 Actual TAD =  $\frac{TCY}{2}$  (ADCS<5:0>+1)  $=\frac{33.33 \text{ nsec}}{2}$  (19+1) = 334 nsec If SSRC<2:0> = '111' and SAMC<4:0> = '00001' Since. Sampling Time = Acquisition Time + Conversion Time = 1 TAD + 14 TAD= 15 x 334 nsec Therefore, Sampling Rate = (15 x 334 nsec)  $= \sim 200 \text{ kHz}$ 

### 19.13 Configuring Analog Port Pins

The use of the ADPCFG and TRIS registers control the operation of the ADC port pins. The port pins that are desired as analog inputs must have their corresponding TRIS bit set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted.

The ADC operation is independent of the state of the CH0SA<3:0>/CH0SB<3:0> bits and the TRIS bits.

When reading the Port register, all pins configured as analog input channels will read as cleared.

Pins configured as digital inputs will not convert an analog input. Analog levels on any pin that is defined as a digital input (including the ANx pins) may cause the input buffer to consume current that exceeds the device specifications.

#### 19.14 Connection Considerations

The analog inputs have diodes to VDD and VSS as ESD protection. This requires that the analog input be between VDD and VSS. If the input voltage exceeds this range by greater than 0.3V (either direction), one of the diodes becomes forward biased and it may damage the device if the input current specification is exceeded.

An external RC filter is sometimes added for antialiasing of the input signal. The R component should be selected to ensure that the sampling time requirements are satisfied. Any external components connected (via high-impedance) to an analog input pin (capacitor, zener diode, etc.) should have very little leakage current at the pin.

NOTES:

Table 20-5 shows the Reset conditions for the RCON register. Since the control bits within the RCON register are R/W, the information in the table implies that all the bits are negated prior to the action specified in the condition column.

| Condition                              | Program<br>Counter    | TRAPR | IOPUWR | EXTR | SWR | WDTO | IDLE | SLEEP | POR | BOR |
|----------------------------------------|-----------------------|-------|--------|------|-----|------|------|-------|-----|-----|
| Power-on Reset                         | 0x000000              | 0     | 0      | 0    | 0   | 0    | 0    | 0     | 1   | 1   |
| Brown-out Reset                        | 0x000000              | 0     | 0      | 0    | 0   | 0    | 0    | 0     | 0   | 1   |
| MCLR Reset during normal operation     | 0x000000              | 0     | 0      | 1    | 0   | 0    | 0    | 0     | 0   | 0   |
| Software Reset during normal operation | 0x000000              | 0     | 0      | 0    | 1   | 0    | 0    | 0     | 0   | 0   |
| MCLR Reset during Sleep                | 0x000000              | 0     | 0      | 1    | 0   | 0    | 0    | 1     | 0   | 0   |
| MCLR Reset during Idle                 | 0x000000              | 0     | 0      | 1    | 0   | 0    | 1    | 0     | 0   | 0   |
| WDT Time-out Reset                     | 0x000000              | 0     | 0      | 0    | 0   | 1    | 0    | 0     | 0   | 0   |
| WDT Wake-up                            | PC + 2                | 0     | 0      | 0    | 0   | 1    | 0    | 1     | 0   | 0   |
| Interrupt Wake-up from Sleep           | PC + 2 <sup>(1)</sup> | 0     | 0      | 0    | 0   | 0    | 0    | 1     | 0   | 0   |
| Clock Failure Trap                     | 0x000004              | 0     | 0      | 0    | 0   | 0    | 0    | 0     | 0   | 0   |
| Trap Reset                             | 0x000000              | 1     | 0      | 0    | 0   | 0    | 0    | 0     | 0   | 0   |
| Illegal Operation Trap                 | 0x000000              | 0     | 1      | 0    | 0   | 0    | 0    | 0     | 0   | 0   |

#### TABLE 20-5: INITIALIZATION CONDITION FOR RCON REGISTER CASE 1

**Note 1:** When the wake-up is due to an enabled interrupt, the PC is loaded with the corresponding interrupt vector.

Table 20-6 shows a second example of the bit conditions for the RCON register. In this case, it is not assumed the user has set/cleared specific bits prior to action specified in the condition column.

#### TABLE 20-6: INITIALIZATION CONDITION FOR RCON REGISTER CASE 2

| Condition                                 | Program<br>Counter    | TRAPR | IOPUWR | EXTR | SWR | WDTO | IDLE | SLEEP | POR | BOR |
|-------------------------------------------|-----------------------|-------|--------|------|-----|------|------|-------|-----|-----|
| Power-on Reset                            | 0x000000              | 0     | 0      | 0    | 0   | 0    | 0    | 0     | 1   | 1   |
| Brown-out Reset                           | 0x000000              | u     | u      | u    | u   | u    | u    | u     | 0   | 1   |
| MCLR Reset during normal operation        | 0x000000              | u     | u      | 1    | 0   | 0    | 0    | 0     | u   | u   |
| Software Reset during<br>normal operation | 0x000000              | u     | u      | 0    | 1   | 0    | 0    | 0     | u   | u   |
| MCLR Reset during Sleep                   | 0x000000              | u     | u      | 1    | u   | 0    | 0    | 1     | u   | u   |
| MCLR Reset during Idle                    | 0x000000              | u     | u      | 1    | u   | 0    | 1    | 0     | u   | u   |
| WDT Time-out Reset                        | 0x000000              | u     | u      | 0    | 0   | 1    | 0    | 0     | u   | u   |
| WDT Wake-up                               | PC + 2                | u     | u      | u    | u   | 1    | u    | 1     | u   | u   |
| Interrupt Wake-up from Sleep              | PC + 2 <sup>(1)</sup> | u     | u      | u    | u   | u    | u    | 1     | u   | u   |
| Clock Failure Trap                        | 0x000004              | u     | u      | u    | u   | u    | u    | u     | u   | u   |
| Trap Reset                                | 0x000000              | 1     | u      | u    | u   | u    | u    | u     | u   | u   |
| Illegal Operation Reset                   | 0x000000              | u     | 1      | u    | u   | u    | u    | u     | u   | u   |

Legend: u = unchanged

Note 1: When the wake-up is due to an enabled interrupt, the PC is loaded with the corresponding interrupt vector.

| Base<br>Instr # | Assembly<br>Mnemonic |         | Assembly Syntax       | Description                                 | # of<br>Words | # of<br>Cycles | Status Flags<br>Affected |
|-----------------|----------------------|---------|-----------------------|---------------------------------------------|---------------|----------------|--------------------------|
| 9               | BTG                  | BTG     | f,#bit4               | Bit Toggle f                                | 1             | 1              | None                     |
|                 |                      | BTG     | Ws,#bit4              | Bit Toggle Ws                               | 1             | 1              | None                     |
| 10              | BTSC                 | BTSC    | f,#bit4               | Bit Test f, Skip if Clear                   | 1             | 1<br>(2 or 3)  | None                     |
|                 |                      | BTSC    | Ws,#bit4              | Bit Test Ws, Skip if Clear                  | 1             | 1<br>(2 or 3)  | None                     |
| 11              | BTSS                 | BTSS    | f,#bit4               | Bit Test f, Skip if Set                     | 1             | 1<br>(2 or 3)  | None                     |
|                 |                      | BTSS    | Ws,#bit4              | Bit Test Ws, Skip if Set                    | 1             | 1<br>(2 or 3)  | None                     |
| 12              | BTST                 | BTST    | f,#bit4               | Bit Test f                                  | 1             | 1              | Z                        |
|                 |                      | BTST.C  | Ws,#bit4              | Bit Test Ws to C                            | 1             | 1              | С                        |
|                 |                      | BTST.Z  | Ws,#bit4              | Bit Test Ws to Z                            | 1             | 1              | Z                        |
|                 |                      | BTST.C  | Ws,Wb                 | Bit Test Ws <wb> to C</wb>                  | 1             | 1              | С                        |
|                 |                      | BTST.Z  | Ws,Wb                 | Bit Test Ws <wb> to Z</wb>                  | 1             | 1              | Z                        |
| 13              | BTSTS                | BTSTS   | f,#bit4               | Bit Test then Set f                         | 1             | 1              | Z                        |
|                 |                      | BTSTS.C | Ws,#bit4              | Bit Test Ws to C, then Set                  | 1             | 1              | С                        |
|                 |                      | BTSTS.Z | Ws,#bit4              | Bit Test Ws to Z, then Set                  | 1             | 1              | Z                        |
| 14              | CALL                 | CALL    | lit23                 | Call subroutine                             | 2             | 2              | None                     |
|                 |                      | CALL    | Wn                    | Call indirect subroutine                    | 1             | 2              | None                     |
| 15              | CLR                  | CLR     | f                     | f = 0x0000                                  | 1             | 1              | None                     |
|                 |                      | CLR     | WREG                  | WREG = 0x0000                               | 1             | 1              | None                     |
|                 |                      | CLR     | Ws                    | Ws = 0x0000                                 | 1             | 1              | None                     |
|                 |                      | CLR     | Acc,Wx,Wxd,Wv,Wvd,AWB | Clear Accumulator                           | 1             | 1              | OA.OB.SA.SB              |
| 16              | CLRWDT               | CLRWDT  |                       | Clear Watchdog Timer                        | 1             | 1              | WDTO,Sleep               |
| 17              | СОМ                  | СОМ     | f                     | f = f                                       | 1             | 1              | N.Z                      |
|                 |                      | СОМ     | f,WREG                | WREG = f                                    | 1             | 1              | N.Z                      |
|                 |                      | СОМ     | Ws,Wd                 | $Wd = \overline{Ws}$                        | 1             | 1              | N.Z                      |
| 18              | CP                   | CP      | f                     | Compare f with WREG                         | 1             | 1              | C.DC.N.OV.Z              |
|                 |                      | CP      | Wb,#lit5              | Compare Wb with lit5                        | 1             | 1              | C.DC.N.OV.Z              |
|                 |                      | CP      | Wb.Ws                 | Compare Wb with Ws (Wb - Ws)                | 1             | 1              | C.DC.N.OV.Z              |
| 19              | CP0                  | CP0     | f                     | Compare f with 0x0000                       | 1             | 1              | C.DC.N.OV.Z              |
|                 |                      | CPO     | Ws                    | Compare Ws with 0x0000                      | 1             | 1              | C.DC.N.OV.Z              |
| 20              | СРВ                  | CPB     | f                     | Compare f with WREG, with Borrow            | 1             | 1              | C.DC.N.OV.Z              |
|                 |                      | CPB     | Wb.#lit.5             | Compare Wb with lit5, with Borrow           | 1             | 1              | C.DC.N.OV.Z              |
|                 |                      | CPB     | Wb.Ws                 | Compare Wb with Ws with Borrow              | 1             | 1              |                          |
| 21              | CREEO                | CDSEO   | Mb Ma                 | $(Wb - Ws - \overline{C})$                  | 1             | 1              | None                     |
| 21              | CFSEQ                | CrSEQ   |                       | Compare Wb with Wn, skip if -               |               | (2 or 3)       | None                     |
| 22              | CPSGT                | CPSGT   | WD, Wn                |                                             | 1             | (2 or 3)       | None                     |
| 23              | CPSLT                | CPSLT   | Wb, Wn                | Compare Wb with Wn, skip if <               | 1             | 1<br>(2 or 3)  | None                     |
| 24              | CPSNE                | CPSNE   | Wb, Wn                | Compare Wb with Wn, skip if ≠               | 1             | 1<br>(2 or 3)  | None                     |
| 25              | DAW                  | DAW     | Wn                    | Wn = decimal adjust Wn                      | 1             | 1              | С                        |
| 26              | DEC                  | DEC     | f                     | f = f -1                                    | 1             | 1              | C,DC,N,OV,Z              |
|                 |                      | DEC     | f,WREG                | WREG = f -1                                 | 1             | 1              | C,DC,N,OV,Z              |
|                 |                      | DEC     | Ws,Wd                 | Wd = Ws - 1                                 | 1             | 1              | C,DC,N,OV,Z              |
| 27              | DEC2                 | DEC2    | f                     | f = f -2                                    | 1             | 1              | C,DC,N,OV,Z              |
|                 |                      | DEC2    | f,WREG                | WREG = f -2                                 | 1             | 1              | C,DC,N,OV,Z              |
|                 |                      | DEC2    | Ws,Wd                 | Wd = Ws - 2                                 | 1             | 1              | C,DC,N,OV,Z              |
| 28              | DISI                 | DISI    | #lit14                | Disable Interrupts for k instruction cycles | 1             | 1              | None                     |

#### TABLE 21-2: INSTRUCTION SET OVERVIEW (CONTINUED)

## 23.0 ELECTRICAL CHARACTERISTICS

This section provides an overview of dsPIC30F electrical characteristics. Additional information will be provided in future revisions of this document as it becomes available.

For detailed information about the dsPIC30F architecture and core, refer to "dsPIC30F Family Reference Manual" (DS70046).

Absolute maximum ratings for the dsPIC30F family are listed below. Exposure to these maximum rating conditions for extended periods may affect device reliability. Functional operation of the device at these or any other conditions above the parameters indicated in the operation listings of this specification is not implied.

## Absolute Maximum Ratings<sup>(†)</sup>

| Ambient temperature under bias                                                                                                                                                                                                                      | 40°C to +125°C                                               |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| Storage temperature                                                                                                                                                                                                                                 | 65°C to +150°C                                               |
| Voltage on any pin with respect to Vss (except VDD and MCLR) <sup>(1)</sup>                                                                                                                                                                         | 0.3V to (VDD + 0.3V)                                         |
| Voltage on VDD with respect to Vss                                                                                                                                                                                                                  | 0.3V to +5.5V                                                |
| Voltage on MCLR with respect to Vss                                                                                                                                                                                                                 | 0V to +13.25V                                                |
| Maximum current out of Vss pin                                                                                                                                                                                                                      |                                                              |
| Maximum current into VDD pin <sup>(2)</sup>                                                                                                                                                                                                         | 250 mA                                                       |
| Input clamp current, IIK (VI < 0 or VI > VDD)                                                                                                                                                                                                       | ±20 mA                                                       |
| Output clamp current, IOK (VO < 0 or VO > VDD)                                                                                                                                                                                                      | ±20 mA                                                       |
| Maximum output current sunk by any I/O pin                                                                                                                                                                                                          | 25 mA                                                        |
| Maximum output current sourced by any I/O pin                                                                                                                                                                                                       | 25 mA                                                        |
| Maximum current sunk by all ports                                                                                                                                                                                                                   | 200 mA                                                       |
| Maximum current sourced by all ports <sup>(2)</sup>                                                                                                                                                                                                 | 200 mA                                                       |
| <b>Note 1:</b> Voltage spikes below Vss at the $\overline{\text{MCLR}}$ /VPP pin, inducing currents greater than 80 Thus, a series resistor of 50-100 $\Omega$ should be used when applying a "low" level to than pulling this pin directly to Vss. | 0 mA <u>, may</u> cause latchup.<br>the MCLR/VPP pin, rather |

2: Maximum allowable current is a function of device maximum power dissipation. See Table 23-2 for PDMAX.

**†NOTICE:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### TABLE 23-10: ELECTRICAL CHARACTERISTICS: LVDL

| DC CHARACTERISTICS |        |                                            | Standard Operating Conditions: 2.5V to 5.5V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |      |     |      |       |            |  |
|--------------------|--------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|------------|--|
| Param<br>No.       | Symbol | Characteristic <sup>(</sup>                | 1)                                                                                                                                                                                       | Min  | Тур | Max  | Units | Conditions |  |
| LV10               | VPLVD  | LVDL Voltage on VDD transition high to low | LVDL = 0000 <sup>(2)</sup>                                                                                                                                                               | —    | —   | _    | V     |            |  |
|                    |        |                                            | LVDL = 0001 <sup>(2)</sup>                                                                                                                                                               | _    | _   | _    | V     |            |  |
|                    |        |                                            | LVDL = 0010 <sup>(2)</sup>                                                                                                                                                               | —    | —   | —    | V     |            |  |
|                    |        |                                            | LVDL = 0011(2)                                                                                                                                                                           | _    | _   | -    | V     |            |  |
|                    |        |                                            | LVDL = 0100                                                                                                                                                                              | 2.50 | _   | 2.65 | V     |            |  |
|                    |        |                                            | LVDL = 0101                                                                                                                                                                              | 2.70 | —   | 2.86 | V     |            |  |
|                    |        |                                            | LVDL = 0110                                                                                                                                                                              | 2.80 | _   | 2.97 | V     |            |  |
|                    |        |                                            | LVDL = 0111                                                                                                                                                                              | 3.00 | _   | 3.18 | V     |            |  |
|                    |        |                                            | LVDL = 1000                                                                                                                                                                              | 3.30 | —   | 3.50 | V     |            |  |
|                    |        |                                            | LVDL = 1001                                                                                                                                                                              | 3.50 | _   | 3.71 | V     |            |  |
|                    |        |                                            | LVDL = 1010                                                                                                                                                                              | 3.60 | _   | 3.82 | V     |            |  |
|                    |        |                                            | LVDL = 1011                                                                                                                                                                              | 3.80 | —   | 4.03 | V     |            |  |
|                    |        |                                            | LVDL = 1100                                                                                                                                                                              | 4.00 | _   | 4.24 | V     |            |  |
|                    |        |                                            | LVDL = 1101                                                                                                                                                                              | 4.20 | _   | 4.45 | V     |            |  |
|                    |        |                                            | LVDL = 1110                                                                                                                                                                              | 4.50 | _   | 4.77 | V     |            |  |
| LV15               | VLVDIN | External LVD input pin threshold voltage   | LVDL = 1111                                                                                                                                                                              | _    | _   | _    | V     |            |  |

Note 1: These parameters are characterized but not tested in manufacturing.2: These values not in usable operating range.

# FIGURE 23-2: BROWN-OUT RESET CHARACTERISTICS



|              |        |                                | Standard Operating Conditions: 2.7V to 5.5V         (unless otherwise stated)         Operating temperature       -40°C ≤TA ≤+85°C for Industrial         -40°C ≤TA ≤+125°C for Extended |         |       |       |                                                |  |
|--------------|--------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------|-------|------------------------------------------------|--|
| Param<br>No. | Symbol | Characteristic                 | Min.                                                                                                                                                                                     | Тур     | Max.  | Units | Conditions                                     |  |
| AD23A        | Gerr   | Gain Error <sup>(3)</sup>      | +1.25                                                                                                                                                                                    | +1.5    | +3    | LSb   | VINL = AVSS = VREFL =<br>0V, AVDD = VREFH = 3V |  |
| AD24         | EOFF   | Offset Error                   | -2                                                                                                                                                                                       | -1.5    | -1.25 | LSb   | VINL = AVSS = VREFL =<br>0V, AVDD = VREFH = 5V |  |
| AD24A        | EOFF   | Offset Error                   | -2                                                                                                                                                                                       | -1.5    | -1.25 | LSb   | VINL = AVSS = VREFL =<br>0V, AVDD = VREFH = 3V |  |
| AD25         | —      | Monotonicity <sup>(1)</sup>    | —                                                                                                                                                                                        | —       |       | —     | Guaranteed                                     |  |
|              |        | D                              | ynamic Perl                                                                                                                                                                              | formanc | e     |       |                                                |  |
| AD30         | THD    | Total Harmonic Distortion      | _                                                                                                                                                                                        | -71     |       | dB    | See Note 2                                     |  |
| AD31         | SINAD  | Signal to Noise and Distortion | _                                                                                                                                                                                        | 68      |       | dB    | See Note 2                                     |  |
| AD32         | SFDR   | Spurious Free Dynamic<br>Range |                                                                                                                                                                                          | 83      | _     | dB    | See Note 2                                     |  |
| AD33         | FNYQ   | Input Signal Bandwidth         | _                                                                                                                                                                                        |         | 100   | kHz   |                                                |  |
| AD34         | ENOB   | Effective Number of Bits       | 10.95                                                                                                                                                                                    | 11.1    | _     | bits  |                                                |  |

#### TABLE 23-38: 12-BIT ADC MODULE SPECIFICATIONS (CONTINUED)

**Note 1:** The ADC conversion result never decreases with an increase in the input voltage, and has no missing codes.

2: Parameters are characterized but not tested. Use as design guidance only.

3: Measurements taken with external VREF+ and VREF- used as the ADC voltage references.

## APPENDIX A: REVISION HISTORY

## **Revision A (January 2005)**

Original data sheet for dsPIC30F6011A, 6012A, 6013A and 6014A devices.

## **Revision B (September 2005)**

Revision B of this data sheet reflects these changes:

- 12-Bit ADC allows up to 200 ksps sampling rate (see Section 19.6 "Selecting the ADC Conversion Clock" and Section 19.7 "ADC Speeds"),
- FRC Oscillator revised to allow tuning in ±0.75% increments (see Section 20.2.5 "Fast RC Oscillator (FRC)" and Table 20-4).
- Revised electrical characteristics:
  - Operating Current (IDD) (see Table 23-5)
  - Idle Current (IIDLE) (see Table 23-6)
  - Power-Down Current (IPD) (seeTable 23-7)
  - Brown-Out Reset (BOR) (see Table 23-11)
  - External Clock Timing Requirements (see Table 23-14)
  - PLL Clock Timing Specification (VDD = 2.5-5.5 V) (see Table 23-15)
  - PLL Jitter (seeTable 23-16)
  - Internal FRC Jitter Accuracy and Drift (see Table 23-18)
  - 12-Bit ADC Module Specifications (see Table 23-38)
  - 12-Bit ADC Conversion Timing Requirements (see Table 23-39)

## **Revision C (October 2006)**

Revision C of this data sheet reflects these changes:

- BSRAM and SSRAM SFRs added for Data RAM protection (see Section 3.2.7 "Data Ram Protection Feature")
- Added INTTREG register (see Section 5.0 "Interrupts")
- Revised I<sup>2</sup>C Slave Addresses (see Table 15-1)
- Base Instruction CP1 removed from instruction set (see Table 21-2)
- Revised electrical characteristics:
  - Operating Current (IDD) (see Table 23-5)
  - Idle Current (IIDLE) (see Table 23-6)
  - Power-Down Current (IPD) (seeTable 23-7)
  - I/O Pin Input Specifications (see Table 23-8)
  - Brown-Out Reset (BOR) (see Table 23-11)
  - Watchdog Timer (see Table 23-21)

#### **Revision D (March 2008)**

This revision reflects these updates:

- Added FUSE Configuration Register (FICD) details (see Section 20.8 "Device Configuration Registers" and Table 20-8)
- Removed erroneous statement regarding generation of CAN receive errors (see Section 17.4.5 "Receive Errors")
- · Electrical Specifications:
  - Resolved TBD values for parameters DO10, DO16, DO20, and DO26 (see Table 23-9)
  - 10-bit High-Speed ADC tPDU timing parameter (time to stabilize) has been updated from 20 µs typical to 20 µs maximum (see Table 23-39)
  - Parameter OS65 (Internal RC Accuracy) has been expanded to reflect multiple Min and Max values for different temperatures (see Table 23-19)
  - Parameter DC12 (RAM Data Retention Voltage) has been updated to include a Min value (see Table 23-4)
  - Parameter D134 (Erase/Write Cycle Time) has been updated to include Min and Max values and the Typ value has been removed (see Table 23-12)
  - Removed parameters OS62 (Internal FRC Jitter) and OS64 (Internal FRC Drift) and Note 2 from AC Characteristics (see Table 23-18)
  - Parameter OS63 (Internal FRC Accuracy) has been expanded to reflect multiple Min and Max values for different temperatures (see Table 23-18)
  - Updated I/O Pin characteristics parameters DI19 and DI29 (see Table 23-8)
  - Removed parameters DC27a, DC27b, DC47a, and DC47b (references to IDD, 20 MIPs @ 3.3V) in Table 23-5 and Table 23-6
  - Removed parameters CS77 and CS78 (references to TFACL and TRACL @ 3.3V) in Table 23-30
  - Updated Min and Max values and Conditions for parameter SY11 and updated Min, Typ, and Max values and Conditions for parameter SY20 (see Table 23-21)
- Preliminary marking removed from document footer
- Additional minor corrections throughout the document

## THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- **Product Support** Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

# CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com. Under "Support", click on "Customer Change Notification" and follow the registration instructions.

## **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support
- Development Systems Information Line

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://support.microchip.com