

Welcome to E-XFL.COM

#### Understanding <u>Embedded - CPLDs (Complex</u> <u>Programmable Logic Devices)</u>

Embedded - CPLDs, or Complex Programmable Logic Devices, are highly versatile digital logic devices used in electronic systems. These programmable components are designed to perform complex logical operations and can be customized for specific applications. Unlike fixedfunction ICs, CPLDs offer the flexibility to reprogram their configuration, making them an ideal choice for various embedded systems. They consist of a set of logic gates and programmable interconnects, allowing designers to implement complex logic circuits without needing custom hardware.

#### **Applications of Embedded - CPLDs**

#### Details

| Product Status                  | Active                                                                    |
|---------------------------------|---------------------------------------------------------------------------|
| Programmable Type               | In System Programmable (min 10K program/erase cycles)                     |
| Delay Time tpd(1) Max           | 7.5 ns                                                                    |
| Voltage Supply - Internal       | 1.7V ~ 1.9V                                                               |
| Number of Logic Elements/Blocks | -                                                                         |
| Number of Macrocells            | 32                                                                        |
| Number of Gates                 | -                                                                         |
| Number of I/O                   | 32                                                                        |
| Operating Temperature           | -40°C ~ 85°C (TA)                                                         |
| Mounting Type                   | Surface Mount                                                             |
| Package / Case                  | 44-TQFP                                                                   |
| Supplier Device Package         | 44-TQFP (10x10)                                                           |
| Purchase URL                    | https://www.e-xfl.com/product-detail/microchip-technology/atf1502be-7au44 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# **Enhanced Features**

- Improved Connectivity (Additional Feedback Routing, Alternate Input Routing)
- Output Enable Product Terms
- Outputs Can Be Configured for High or Low Drive
- Combinatorial Output with Registered Feedback and Vice Versa within each Macrocell
- Three Global Clock Pins
- Fast Registered Input from Product Term
- Pull-up Option on TMS and TDI JTAG Pins
- OTF (On-the-Fly) Mode
- DRA (Direct Reconfiguration Access)

## 1. Description

The ATF1502BE is a high-performance, high-density complex programmable logic device (CPLD) that utilizes Atmel's proven electrically-erasable technology. With 32 logic macrocells and up to 36 inputs, it easily integrates logic from several TTL, SSI, MSI, LSI and classic PLDs. The ATF1502BE's enhanced routing switch matrices increase usable gate count and the odds of successful pin-locked design modifications.

The ATF1502BE has up to 32 bi-directional I/O pins and four dedicated input pins, depending on the type of device package selected. Each dedicated pin can also serve as a global control signal, register clock, register reset or output enable. Each of these control signals can be selected for use individually within each macrocell. Figure 1-1 shows the pin assignments for 44-lead TQFP Package.



#### Figure 1-1. 44-lead TQFP Top View

# <sup>2</sup> **ATF1502BE**



Figure 1-2. Block Diagram

Each of the 32 macrocells generates a buried feedback signal that goes to the global bus (see Figure 1-2). Each input and I/O pin also feeds into the global bus. The switch matrix in each logic block then selects 40 individual signals from the global bus. Each macrocell also generates a foldback logic term that goes to a regional bus. Cascade logic between macrocells in the ATF1502BE allows fast, efficient generation of complex logic functions. The ATF1502BE contains four such logic chains, each capable of creating sum term logic with a fan-in of up to 40 product terms.

The ATF1502BE macrocell, shown in Figure 1-3, is flexible enough to support highly complex logic functions operating at high speed. The macrocell consists of five sections: product terms and product term select multiplexer, OR/XOR/CASCADE logic, a flip-flop, output select and enable, and logic array inputs.

A security fuse, when programmed, protects the contents of the ATF1502BE. Two bytes (16 bits) of User Signature are accessible to the user for purposes such as storing project name, part number, revision or date. The User Signature is accessible regardless of the state of the security fuse.

The ATF1502BE device is an In-System Programming (ISP) device. It uses the industry-standard 4-pin JTAG interface (IEEE Std. 1149.1), and is fully compliant with JTAG's Boundary-scan Description Language (BSDL). ISP allows the device to be programmed without removing it from the printed circuit board. In addition to simplifying the manufacturing flow, ISP also allows design modifications to be made in the field via software.





#### Figure 1-3. ATF1502BE Macrocell



#### 1.1 Product Terms and Select Mux

Each ATF1502BE macrocell has five product terms. Each product term receives as its inputs all signals from both the global bus and regional bus.

The product term select multiplexer (PTMUX) allocates the five product terms as needed to the macrocell logic gates and control signals. The PTMUX programming is determined by the design compiler, which selects the optimum macrocell configuration.

## 1.2 OR/XOR/CASCADE Logic

The ATF1502BE's logic structure is designed to efficiently support all types of logic. Within a single macrocell, all the product terms can be routed to the OR gate, creating a 5-input AND/OR sum term. With the addition of the CASIN from neighboring macrocells, this can be expanded to as many as 40 product terms with minimal additional delay.

The macrocell's XOR gate allows efficient implementation of compare and arithmetic functions. One input to the XOR comes from the OR sum term. The other XOR input can be a product term or a fixed high or low level. For combinatorial outputs, the fixed level input allows polarity selection. For registered functions, the fixed levels allow DeMorgan minimization of product terms. The XOR gate is also used to emulate T- and JK-type flip-flops.

# ATF1502BE

4

## 1.3 Flip-flop

The ATF1502BE's flip-flop has very flexible data and control functions. The data input can come from either the XOR gate, from a separate product term or directly from the I/O pin. Selecting the separate product term allows creation of a buried registered feedback within a combinatorial output macrocell. (This feature is automatically implemented by the fitter software). In addition to D, T, JK and SR operation, the flip-flop can also be configured as a flow-through latch. In this mode, data passes through when the clock is high and is latched when the clock is low.

The clock itself can be any one of the Global CLK signals (GCK[0:2]) or an individual product term. The flip-flop changes state on the clock's rising edge. When the GCK signal is used as the clock, one of the macrocell product terms can be selected as a clock enable. When the clock enable function is active and the enable signal (product term) is low, all clock edges are ignored. The flip-flop's asynchronous reset signal (AR) can be either the Global Clear (GCLEAR), a product term, or always off. AR can also be a logic OR of GCLEAR with a product term. The asynchronous preset (AP) can be a product term or always off.

## 1.4 Extra Feedback

The ATF1502BE macrocell output can be selected as registered or combinatorial. The extra buried feedback signal can be either combinatorial or a registered signal regardless of whether the output is combinatorial or registered. (This enhancement function is automatically implemented by the fitter software.) Feedback of a buried combinatorial output allows the creation of a second latch within a macrocell.

## 1.5 I/O Control

The output enable multiplexer (MOE) controls the output enable signal. Each I/O can be individually configured as an input, output or bi-directional pin. The output enable for each macrocell can be selected from the true or complement of the two output enable pins, a subset of the I/O pins, or a subset of the I/O macrocells. This selection is automatically done by the fitter software when the I/O is configured as an input or bi-directional pin.

## 1.6 Global Bus/Switch Matrix

The global bus contains all input and I/O pin signals as well as the buried feedback signal from all 32 macrocells. The switch matrix in each logic block receives as its inputs all signals from the global bus. Under software control, up to 40 of these signals can be selected as inputs to the logic block.

## 1.7 Foldback Bus

Each macrocell also generates a foldback product term. This signal goes to the regional bus and is available to all 16 macrocells within the logic block. The foldback is an inverse polarity of one of the macrocell's product terms. The 16 foldback terms in each logic block allow generation of high fan-in sum terms or other complex logic functions with little additional delay.





# 2. Programmable Pin-keeper Option for Inputs and I/Os

The ATF1502BE offers the option of programming each of its input or I/O pin so that pin-keeper circuit can be utilized. When any pin is driven high or low and then subsequently left floating, it will stay at that previous high or low level. This circuitry prevents unused input and I/O lines from floating to intermediate voltage levels, which causes unnecessary power consumption and system noise. The keeper circuits eliminate the need for external pull-up resistors and eliminate their DC power consumption.

Figure 2-1 shows the pin-keeper circuit for an Input Pin and Figure 2-2 shows the same for an I/O pin. The pin-keeper circuit is a weak feedback latch and has an effective resistance that is approximately 50 k $\Omega$ .









#### 2.1 Schmitt Trigger

The Input Buffer of each input and I/O pin has an optional schmitt trigger setting. The schmitt trigger option can be used to buffer inputs with slow rise times.

## 3. Speed/Power Management

Unlike conventional CPLDs with sense amplifiers, the ATF1502BE is designed using low-power full CMOS design techniques. This enables the ATF1502BE to achieve extremely low power consumption over the full operating frequency spectrum.

The ATF1502BE also has an optional power-down mode. In this mode, current drops to below 100  $\mu$ A. When the power-down option is selected, either PD1 or PD2 pins (or both) can be used to power down the part. When enabled, the device goes into power-down when either PD1 or PD2 is high. In the power-down mode, all internal logic signals are latched and held, as are any enabled outputs.

All pin transitions are ignored until the PD pin is brought low. When the power-down feature is enabled, the PD1 or PD2 pin cannot be used as a logic input or output. However, the pin's macrocell may still be used to generate buried foldback and cascade logic signals.

All power-down AC characteristic parameters are computed from external input or I/O pins.

#### 3.1 Output Drive Capability

Each output has a high/low drive option. The low drive option (slow slew rate) can be used to reduce system noise by slowing down outputs that do not need to operate at maximum speed or drive strength. Outputs default to high drive strength by Atmel software and can be set to low drive strength through the slew rate option.

#### 4. Security Feature

A fuse is provided to prevent unauthorized copying of the ATF1502BE fuse patterns. Once programmed, fuse verify is inhibited. However, the 16-bit User Signature remains accessible. To reset this feature, the entire memory array in the device must be erased.



## 5.2 On-the-Fly – OTF

In this mode, the CPLD design pattern stored in the internal configuration memory can be modified while the previous design pattern is operating with minimal disturbance to the operation of the current design. The new configuration will take affect after the OTF programming process is completed and the OTF mode is exited.

The configuration data for any design is stored in the internal configuration memory. Once the configuration data is transferred to the internal static registers of the CPLD, the CPLD operates with the design pattern and the configuration memory is free to be re-loaded with a new set of configuration data. The design pattern due to the new configuration content is activated through an initialization cycle that occurs on exiting the OTF mode or after the next power up sequence.

Figure 5-2 shows the electrical interface for configuration of the ATF1502BE device in the OTF mode. The processor is the controlling device that communicates with the CPLD and uses configuration data stored in the external memory to configure the CPLD.





## 5.3 Direct Reconfiguration Access – DRA

This reconfiguration mode allows the user to directly modify the internal static registers of the CPLD without affecting the configuration data stored in the embedded memory. It is more useful in cases where immediate and temporary context change in the function of the hardware is desired.

The CPLD embedded configuration memory does not change when a new set of configuration data is passed to the chip using the DRA mode. Instead, the internal static registers of the CPLD are directly written with the data entering the chip via the JTAG port. In other words, it's a temporary change in the function performed by the CPLD since a power sequence results in the device being configured again by the data stored in the embedded memory.

## 5.4 ISP Programming Protection

The ATF1502BE has a special feature that locks the device and prevents the inputs and I/O from driving if the programming process is interrupted for any reason. The inputs and I/O default to high-Z state during such a condition.





All ATF1502BE devices are initially shipped in the erased state, thereby making them ready to use for ISP.

Note: For more information refer to the "Designing for In-System Programmability with Atmel CPLDs" application note.

## 6. JTAG-BST/ISP Overview

The JTAG boundary-scan testing is controlled by the Test Access Port (TAP) controller in the ATF1502BE. The boundary-scan technique involves the inclusion of a shift-register stage (contained in a boundary-scan cell) adjacent to each component so that signals at component boundaries can be controlled and observed using scan testing methods. Each input pin and I/O pin has its own boundary-scan cell (BSC) to support boundary-scan testing. The TAP controller is automatically reset at power-up. The five JTAG modes supported include: SAMPLE/PRELOAD, EXTEST, BYPASS, IDCODE and HIGHZ. The ATF1502BE's ISP can be fully described using JTAG's BSDL as described in IEEE Standard 1149.1. This allows ATF1502BE programming to be described and implemented using any one of the third-party development tools supporting this standard.

The ATF1502BE has the option of using four JTAG-standard I/O pins for boundary-scan testing (BST) and ISP purposes. The ATF1502BE is programmable through the four JTAG pins using the IEEE standard JTAG programming protocol established by IEEE Standard 1532 using 1.8V LVCMOS level programming signals from the ISP interface for in-system programming. The JTAG feature is a programmable option. If JTAG (BST or ISP) is not needed, then the four JTAG control pins are available as I/O pins.

### 6.1 JTAG Boundary-scan Cell (BSC) Testing

The ATF1502BE contains 32 I/O pins and four input pins. Each input pin and I/O pin has its own boundary-scan cell (BSC) in order to support boundary-scan testing as described in detail by IEEE Standard 1149.1. A typical BSC consists of three capture registers or scan registers and up to two update registers. There are two types of BSCs, one for input or I/O pin, and one for the macrocells. The BSCs in the device are chained together through the capture registers. Input to the capture register chain is fed in from the TDI pin while the output is directed to the TDO pin. Capture registers are used to capture active device data signals, to shift data in and out of the device and to load data into the update registers. Control signals are generated internally by the JTAG TAP controller. The BSC configuration for the input and I/O pins and macrocells is shown below.



Figure 6-1. BSC Configuration for Input and I/O Pins (Except JTAG TAP Pins)

Note: The ATF1502BE has a pull-up option on TMS and TDI pins. This feature is selected as a design option.





# 7. Design Software Support

ATF1502BE designs are supported by several third-party tools. Automated fitters allow logic synthesis using a variety of high-level description languages such as VHDL<sup>®</sup> and Verilog<sup>®</sup>. Third party synthesis and simulation tools from Mentor Graphics<sup>®</sup> are integrated into Atmel's software tools.





# 8. Electrical Specifications

#### Table 8-1. Absolute Maximum Ratings\*

| Operating Temperature40°C to +85°C                                   |
|----------------------------------------------------------------------|
| Storage Temperature65°C to +150°C                                    |
| Supply Voltage (V <sub>CCINT</sub> )0.5V to +2.5V                    |
| Supply Voltage for Output Drivers (V <sub>CCIO</sub> )–0.5V to +4.5V |
| Junction Temperature55°C to +155°C                                   |

\*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### Table 8-2.Operating Temperature Range

|                                 | Commercial | Industrial   |
|---------------------------------|------------|--------------|
| Operating Temperature (Ambient) | 0°C - 70°C | -40°C - 85°C |

#### **Table 8-3.**Pin Capacitance<sup>(1)</sup>

|                  | Тур | Мах | Units | Conditions                         |
|------------------|-----|-----|-------|------------------------------------|
| C <sub>IN</sub>  | 8   | 10  | pF    | V <sub>IN</sub> = 0V; f = 1.0 MHz  |
| C <sub>I/O</sub> | 8   | 10  | pF    | V <sub>OUT</sub> = 0V; f = 1.0 MHz |

Note: 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested.

# 12 ATF1502BE



# 9. Timing Model



# 10. Output AC Test Loads



|          | R1      | R2      | CL    |
|----------|---------|---------|-------|
| LVTTL    | 350 Ohm | 350 Ohm | 35 pF |
| LVCMOS33 | 300 Ohm | 300 Ohm | 35 pF |
| LVCMOS25 | 200 Ohm | 200 Ohm | 35 pF |
| LVCMOS18 | 150 Ohm | 150 Ohm | 35 pF |

Note:  $C_L$  includes test fixtures and probe capacitance.

# **11. AC Characteristics**

## Table 11-1. AC Characteristics <sup>(1)</sup>

|                      |                                                                                        |                   | -4   | 5   | -7   |      |       |
|----------------------|----------------------------------------------------------------------------------------|-------------------|------|-----|------|------|-------|
| Symbol               | Parameter                                                                              |                   | Min  | Мах | Min  | Мах  | Units |
| t <sub>PD1_INP</sub> | Switching Delay for Single Input                                                       |                   |      | 5.0 |      | 5.75 | ns    |
| t <sub>PD1</sub>     | Input or Feedback to Non-registered Output                                             |                   |      | 7   |      | 7.5  | ns    |
| t <sub>PD2</sub>     | I/O Input or Feedback to Non-registered Fee                                            | dback             |      | 4.5 |      | 6    | ns    |
| t <sub>su</sub>      | Global Clock Setup Time                                                                |                   | 2.5  |     | 3.0  |      | ns    |
| t <sub>H</sub>       | Global Clock Hold Time                                                                 |                   | 0    |     | 0    |      | ns    |
| t <sub>FSU</sub>     | Global Clock Setup Time of Fast Input                                                  |                   | 1    |     | 2    |      | ns    |
| t <sub>FH</sub>      | Global Clock Hold Time of Fast Input                                                   |                   | 0.5  |     | 0.75 |      | ns    |
| t <sub>COP</sub>     | Global Clock to Output Delay                                                           |                   |      | 6   |      | 7    | ns    |
| t <sub>CH</sub>      | Global Clock High Time                                                                 |                   | 1.25 |     | 2.15 |      | ns    |
| t <sub>CL</sub>      | Global Clock Low Time                                                                  |                   | 1.25 |     | 2.15 |      | ns    |
| t <sub>ASU</sub>     | Array Clock Setup Time                                                                 |                   | 1.5  |     | 2.0  |      | ns    |
| t <sub>AH</sub>      | Array Clock Hold Time                                                                  |                   | 0.50 |     | 0.50 |      | ns    |
| t <sub>ACOP</sub>    | Array Clock to Output Delay                                                            |                   |      | 6   |      | 7.5  | ns    |
| t <sub>ACH</sub>     | Array Clock High Time                                                                  |                   | 1.75 |     | 2.5  |      | ns    |
| t <sub>ACL</sub>     | Array Clock Low Time                                                                   |                   | 1.75 |     | 2.5  |      | ns    |
| t <sub>CNT</sub>     | Minimum Clock Global Period                                                            |                   | 3    |     | 4.75 |      | ns    |
| f <sub>CNT</sub>     | Maximum Internal Global Clock Frequency                                                |                   | 333  |     | 210  |      | MHz   |
| t <sub>ACNT</sub>    | Minimum Array Clock Period                                                             |                   |      | 4   |      | 5.5  | ns    |
| f <sub>ACNT</sub>    | Maximum Internal Array Clock Frequency                                                 |                   | 250  |     | 181  |      | MHz   |
| t <sub>IN</sub>      | Input Pad and Buffer Delay                                                             |                   | 0.5  |     | 0.7  |      | ns    |
| t <sub>IO</sub>      | I/O Input Pad and Buffer Delay                                                         |                   | 0.5  |     |      | 0.5  | ns    |
| t <sub>FIN</sub>     | Fast Input Delay                                                                       |                   |      | 1   |      | 1    | ns    |
| t <sub>SEXP</sub>    | Foldback Term Delay                                                                    |                   |      | 2   |      | 3    | ns    |
| t <sub>PEXP</sub>    | Cascade Logic Delay                                                                    |                   |      | 0.5 |      | 1.0  | ns    |
| t <sub>LAD</sub>     | Logic Array Delay                                                                      |                   |      | 1.2 |      | 1.5  | ns    |
| t <sub>LAC</sub>     | Logic Control Delay                                                                    |                   |      | 1.5 |      | 2    | ns    |
| t <sub>IOE</sub>     | Internal Output Enable Delay                                                           |                   |      | 2   |      | 2    | ns    |
|                      | Output Buffer and Pad Delay                                                            | $V_{CCIO} = 1.8V$ |      | 2   |      | 2.5  | ns    |
| t <sub>OD1</sub>     | (High Drive; $C_L = 35 \text{ pF}$ )                                                   | $V_{CCIO} = 3.3V$ |      |     |      |      |       |
| t <sub>ZX1</sub>     | Output Buffer Enable Delay<br>(High Drive; $V_{CCIO} = 1.8V$ ; $C_L = 35 \text{ pF}$ ) |                   |      | 3   |      | 4.0  | ns    |
| t <sub>ZX2</sub>     | Output Buffer Enable Delay<br>(High Drive; $V_{CCIO} = 3.3V$ ; $C_L = 35 \text{ pF}$ ) |                   |      | 2   |      | 3    | ns    |





## Table 11-1. AC Characteristics (Continued)<sup>(1)</sup>

|                   |                                                                           |                        | -5  |      | -7  |     |       |
|-------------------|---------------------------------------------------------------------------|------------------------|-----|------|-----|-----|-------|
| Symbol            | Parameter                                                                 |                        | Min | Max  | Min | Мах | Units |
|                   | Output Buffer Enable Delay                                                | $V_{CCIO} = 1.8V$      |     | 5    |     | 6   | ns    |
| t <sub>ZX3</sub>  | (Low Drive; $C_L = 35 \text{ pF}$ )                                       | $V_{\rm CCIO} = 3.3 V$ |     | 4    |     | 5   |       |
| t <sub>xz</sub>   | Output Buffer Disable Delay ( $C_L = 5 \text{ pF}$ )                      |                        |     | 4    |     | 4   | ns    |
| t <sub>SUI</sub>  | Register Setup Time                                                       |                        |     | 1.0  |     | 1.5 | ns    |
| t <sub>HI</sub>   | Register Hold Time                                                        |                        |     | 0.5  |     | 0.5 | ns    |
| t <sub>FSUI</sub> | Register Setup Time of Fast Input                                         |                        |     | 0.5  |     | 1   | ns    |
| t <sub>FHI</sub>  | Register Hold Time of Fast Input                                          |                        |     | 0.5  |     | 0.5 | ns    |
| t <sub>RD</sub>   | Register Delay                                                            |                        |     | 0.8  |     | 1.2 | ns    |
| t <sub>COMB</sub> | Combinatorial Delay                                                       |                        |     | 0.8  |     | 1.2 | ns    |
| t <sub>IC</sub>   | Array Clock Delay                                                         |                        |     | 2.5  |     | 3   | ns    |
| t <sub>EN</sub>   | Register Enable Time                                                      |                        |     | 2.5  |     | 3   | ns    |
| t <sub>GLOB</sub> | Global Control Delay                                                      |                        |     | 0.75 |     | 1   | ns    |
| t <sub>PRE</sub>  | Register Preset Time                                                      |                        |     | 1.75 |     | 2   | ns    |
| t <sub>CLR</sub>  | Register Clear Time                                                       |                        |     | 1.75 |     | 2   | ns    |
| t <sub>UIM</sub>  | Switch Matrix Delay                                                       |                        |     | 0.75 |     | 1   | ns    |
|                   | Output Buffer and Pad Delay                                               | $V_{CCIO} = 1.8V$      |     | 2.5  |     | 3.5 | ns    |
| t <sub>OD3</sub>  | (Slow slew rate = ON)                                                     | $V_{CCIO} = 3.3V$      |     | 1.5  |     | 2.5 | ns    |
| t <sub>SCH</sub>  | Schmitt Added Delay                                                       |                        |     | 1.5  |     | 2.0 | ns    |
| t <sub>sso</sub>  | Output Buffer Pad Added Delay for $V_{CCIO} = 1.8V$ with output Low Drive |                        |     | 5    |     | 7   | ns    |

Note: 1. See ordering information for valid part numbers.



# 13. ATF1502BE Dedicated Pinouts

| Table 13-1. | ATF1502BE Dedicated Pinouts |
|-------------|-----------------------------|
|             |                             |

| Dedicated Pin    | 44-lead<br>TQFP  |
|------------------|------------------|
| INPUT/OE2/GCLK2  | 40               |
| INPUT/GCLR       | 39               |
| INPUT/OE1        | 38               |
| INPUT/GCLK1      | 37               |
| I/O / GCLK3      | 35               |
| I/O / PD (1,2)   | 5, 19            |
| I/O / TDI (JTAG) | 1                |
| I/O / TMS (JTAG) | 7                |
| I/O / TCK (JTAG) | 26               |
| I/O / TDO (JTAG) | 32               |
| GND              | 4, 16, 24, 36    |
| VCCINT           | 17, 41           |
| VCCIOA           | 9                |
| VCCIOB           | 29               |
| # of Signal Pins | 36               |
| # User I/O Pins  | 32               |
| E (1, 2)         | Global OE pins   |
| GCLR             | Global Clear pin |

|                    | -                                                                 |
|--------------------|-------------------------------------------------------------------|
| GCLR               | Global Clear pin                                                  |
| GCLK (1, 2, 3)     | Global Clock pins                                                 |
| PD (1, 2)          | Power-down pins                                                   |
| TDI, TMS, TCK, TDO | JTAG pins used for boundary-scan testing or in-system programming |
| GND                | Ground pins                                                       |
| VCCINT             | VCC pins for the device (+1.8V)                                   |
| VCCIOA             | LAB A - $V_{CC}$ supply pins for I/Os (1.8V, 2.5V, or 3.3V)       |
| VCCIOB             | LAB B - $V_{CC}$ supply pins for I/Os (1.8V, 2.5V, or 3.3V)       |

# ATF1502BE

| MC             | Logic Block | 44-lead TQFP |
|----------------|-------------|--------------|
| 1              | A           | 42           |
| 2              | Α           | 43           |
| 3              | А           | 44           |
| 4/TDI          | Α           | 1            |
| 5              | А           | 2            |
| 6              | A           | 3            |
| 7 (PD1)        | Α           | 5            |
| 8              | Α           | 6            |
| 9/ <b>TMS</b>  | А           | 7            |
| 10             | A           | 8            |
| 11             | Α           | 10           |
| 12             | Α           | 11           |
| 13             | Α           | 12           |
| 14             | Α           | 13           |
| 15             | Α           | 14           |
| 16             | Α           | 15           |
| 17             | В           | 35           |
| 18             | В           | 34           |
| 19             | В           | 33           |
| 20/ <b>TDO</b> | В           | 32           |
| 21             | В           | 31           |
| 22             | В           | 30           |
| 23             | В           | 28           |
| 24             | В           | 27           |
| 25/ <b>TCK</b> | В           | 26           |
| 26             | В           | 25           |
| 27             | В           | 23           |
| 28             | В           | 22           |
| 29             | В           | 21           |
| 30             | В           | 20           |
| 31 (PD2)       | В           | 19           |
| 32             | В           | 18           |

Table 13-2. ATF1502BE I/O Pinouts





# 14. Typical DC and AC Characteristic Graphs



SUPPLY CURRENT ( $I_{CC_IO}$ ) VS. FREQUENCY V<sub>CCINT</sub> = 1.8V, V<sub>CCIO</sub> = 3.3V ( $T_A$  = 25°C)



OUTPUT SINK CURRENT (I<sub>OL</sub>) VS. OUTPUT VOLTAGE (HIGH DRIVE)  $V_{CCINT}$  = 1.8V,  $V_{CCIO}$  = 3.3V (T<sub>A</sub> = 25°C)



OUTPUT SINK CURRENT (I<sub>OL</sub>) VS. OUTPUT VOLTAGE (HIGH DRIVE)  $V_{CCINT}$  = 1.8V,  $V_{CCIO}$  = 1.8V (T<sub>A</sub> = 25°C)



OUTPUT SOURCE CURRENT (I<sub>OH</sub>) VS. OUTPUT VOLTAGE (HIGH DRIVE)  $V_{CCINT}$  = 1.8V,  $V_{CCIO}$  = 3.3V (T<sub>A</sub> = 25°C)



OUTPUT SOURCE CURRENT (I<sub>OH</sub>) VS. OUTPUT VOLTAGE (HIGH DRIVE)  $V_{CCINT}$  = 1.8V,  $V_{CCIO}$  = 1.8V (T<sub>A</sub> = 25°C)



# ATF1502BE







# **15. Ordering Information**

# 15.1 Lead-free Package Options (RoHS Compliant)

| t <sub>PD</sub><br>(ns) | t <sub>co</sub><br>(ns) | Ordering Code   | Package | Operation Range                |
|-------------------------|-------------------------|-----------------|---------|--------------------------------|
| 5                       | 6                       | ATF1502BE-5AX44 | 44A     | Commercial<br>(0°C to +70°C)   |
| 7                       | 7                       | ATF1502BE-7AU44 | 44A     | Industrial<br>(-40°C to +85°C) |

| Package Type |                                                      |
|--------------|------------------------------------------------------|
| 44 <b>A</b>  | 44-lead, Thin Plastic Gull Wing Quad Flatpack (TQFP) |

# 22 ATF1502BE

# 16. Packaging Information

## 16.1 44A – TQFP







#### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### **Regional Headquarters**

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Atmel Operations**

*Memory* 2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00 Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### **RF**/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

#### Biometrics/Imaging/Hi-Rel MPU/

High Speed Converters/RF Datacom Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-30-00 Fax: (33) 4-76-58-34-80

*Literature Requests* www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNTIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, or warranted for use as components in applications intended to support or sustain life

© Atmel Corporation 2005. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, Everywhere You Are<sup>®</sup> and others, are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Mentor Graphics<sup>®</sup> is the registered trademark of Mentor Graphics Corporation. Verilog<sup>®</sup> is the registered trademarks of Cadence Design Systems, Inc. VHDL<sup>®</sup> is the trademark of Synopsys, Inc. Other terms and product names may be trademarks of others.

