

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFl

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                            |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 48MHz                                                                      |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, IrDA, SmartCard, SPI, UART/USART                |
| Peripherals                | Brown-out Detect/Reset, DMA, LCD, POR, PWM, WDT                            |
| Number of I/O              | 86                                                                         |
| Program Memory Size        | 512KB (512K x 8)                                                           |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 128K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.98V ~ 3.8V                                                               |
| Data Converters            | A/D 8x12b; D/A 2x12b                                                       |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 100-LQFP                                                                   |
| Supplier Device Package    | 100-LQFP (14x14)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm32gg880f512g-e-qfp100 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 2.1.3 Memory System Controller (MSC)

The Memory System Controller (MSC) is the program memory unit of the EFM32GG microcontroller. The flash memory is readable and writable from both the Cortex-M3 and DMA. The flash memory is divided into two blocks; the main block and the information block. Program code is normally written to the main block. Additionally, the information block is available for special user data and flash lock bits. There is also a read-only page in the information block containing system and device calibration data. Read and write operations are supported in the energy modes EM0 and EM1.

### 2.1.4 Direct Memory Access Controller (DMA)

The Direct Memory Access (DMA) controller performs memory operations independently of the CPU. This has the benefit of reducing the energy consumption and the workload of the CPU, and enables the system to stay in low energy modes when moving for instance data from the USART to RAM or from the External Bus Interface to a PWM-generating timer. The DMA controller uses the PL230 µDMA controller licensed from ARM.

### 2.1.5 Reset Management Unit (RMU)

The RMU is responsible for handling the reset functionality of the EFM32GG.

### 2.1.6 Energy Management Unit (EMU)

The Energy Management Unit (EMU) manage all the low energy modes (EM) in EFM32GG microcontrollers. Each energy mode manages if the CPU and the various peripherals are available. The EMU can also be used to turn off the power to unused SRAM blocks.

### 2.1.7 Clock Management Unit (CMU)

The Clock Management Unit (CMU) is responsible for controlling the oscillators and clocks on-board the EFM32GG. The CMU provides the capability to turn on and off the clock on an individual basis to all peripheral modules in addition to enable/disable and configure the available oscillators. The high degree of flexibility enables software to minimize energy consumption in any specific application by not wasting power on peripherals and oscillators that are inactive.

### 2.1.8 Watchdog (WDOG)

The purpose of the watchdog timer is to generate a reset in case of a system failure, to increase application reliability. The failure may e.g. be caused by an external event, such as an ESD pulse, or by a software failure.

### 2.1.9 Peripheral Reflex System (PRS)

The Peripheral Reflex System (PRS) system is a network which lets the different peripheral module communicate directly with each other without involving the CPU. Peripheral modules which send out Reflex signals are called producers. The PRS routes these reflex signals to consumer peripherals which apply actions depending on the data received. The format for the Reflex signals is not given, but edge triggers and other functionality can be applied by the PRS.

### 2.1.10 External Bus Interface (EBI)

The External Bus Interface provides access to external parallel interface devices such as SRAM, FLASH, ADCs and LCDs. The interface is memory mapped into the address bus of the Cortex-M3. This enables seamless access from software without manually manipulating the IO settings each time a read or write is performed. The data and address lines are multiplexed in order to reduce the number of pins required to interface the external devices. The timing is adjustable to meet specifications of the external devices. The interface is limited to asynchronous devices.

# **3 Electrical Characteristics**

## **3.1 Test Conditions**

### **3.1.1 Typical Values**

The typical data are based on  $T_{AMB}$ =25°C and  $V_{DD}$ =3.0 V, as defined in Table 3.2 (p. 10), unless otherwise specified.

### 3.1.2 Minimum and Maximum Values

The minimum and maximum values represent the worst conditions of ambient temperature, supply voltage and frequencies, as defined in Table 3.2 (p. 10), unless otherwise specified.

### **3.2 Absolute Maximum Ratings**

The absolute maximum ratings are stress ratings, and functional operation under such conditions are not guaranteed. Stress beyond the limits specified in Table 3.1 (p. 10) may affect the device reliability or cause permanent damage to the device. Functional operating conditions are given in Table 3.2 (p. 10).

#### Table 3.1. Absolute Maximum Ratings

| Symbol             | Parameter                         | Condition                              | Min  | Тур | Max                  | Unit |
|--------------------|-----------------------------------|----------------------------------------|------|-----|----------------------|------|
| T <sub>STG</sub>   | Storage tempera-<br>ture range    |                                        | -40  |     | 150                  | °C   |
| Τ <sub>S</sub>     | Maximum soldering temperature     | Latest IPC/JEDEC J-STD-020<br>Standard |      |     | 260                  | °C   |
| V <sub>DDMAX</sub> | External main sup-<br>ply voltage |                                        | 0    |     | 3.8                  | V    |
| V <sub>IOPIN</sub> | Voltage on any I/O<br>pin         |                                        | -0.3 |     | V <sub>DD</sub> +0.3 | V    |
|                    | Current per I/O pin<br>(sink)     |                                        |      |     | 100                  | mA   |
|                    | Current per I/O pin<br>(source)   |                                        |      |     | -100                 | mA   |

## **3.3 General Operating Conditions**

### 3.3.1 General Operating Conditions

#### Table 3.2. General Operating Conditions

| Symbol            | Parameter                    | Min  | Тур | Мах | Unit |
|-------------------|------------------------------|------|-----|-----|------|
| T <sub>AMB</sub>  | Ambient temperature range    | -40  |     | 85  | °C   |
| V <sub>DDOP</sub> | Operating supply voltage     | 1.98 |     | 3.8 | V    |
| f <sub>APB</sub>  | Internal APB clock frequency |      |     | 48  | MHz  |
| f <sub>AHB</sub>  | Internal AHB clock frequency |      |     | 48  | MHz  |



| Symbol                | Parameter                                                                         | Condition                                                                      | Min                  | Тур  | Max                 | Unit |
|-----------------------|-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------|----------------------|------|---------------------|------|
|                       |                                                                                   | Sinking 20 mA, V <sub>DD</sub> =3.0 V,<br>GPIO_Px_CTRL DRIVEMODE<br>= HIGH     |                      |      | 0.20V <sub>DD</sub> | V    |
| I <sub>IOLEAK</sub>   | Input leakage cur-<br>rent                                                        | High Impedance IO connected to GROUND or $V_{DD}$                              |                      | ±0.1 | ±40                 | nA   |
| R <sub>PU</sub>       | I/O pin pull-up resis-<br>tor                                                     |                                                                                |                      | 40   |                     | kOhm |
| R <sub>PD</sub>       | I/O pin pull-down re-<br>sistor                                                   |                                                                                |                      | 40   |                     | kOhm |
| R <sub>IOESD</sub>    | Internal ESD series resistor                                                      |                                                                                |                      | 200  |                     | Ohm  |
| t <sub>IOGLITCH</sub> | Pulse width of puls-<br>es to be removed<br>by the glitch sup-<br>pression filter |                                                                                | 10                   |      | 50                  | ns   |
| • • •                 | Output fall time                                                                  | GPIO_Px_CTRL DRIVEMODE<br>= LOWEST and load capaci-<br>tance $C_L$ =12.5-25pF. | 20+0.1C <sub>L</sub> |      | 250                 | ns   |
| t <sub>ioof</sub>     |                                                                                   |                                                                                | 20+0.1C <sub>L</sub> |      | 250                 | ns   |
| V <sub>IOHYST</sub>   | I/O pin hysteresis<br>(V <sub>IOTHR+</sub> - V <sub>IOTHR-</sub> )                | V <sub>DD</sub> = 1.98 - 3.8 V                                                 | 0.10V <sub>DD</sub>  |      |                     | V    |



### Figure 3.5. Typical High-Level Output Current, 2V Supply Voltage



GPIO\_Px\_CTRL DRIVEMODE = STANDARD





### Figure 3.9. Typical High-Level Output Current, 3.8V Supply Voltage



GPIO\_Px\_CTRL DRIVEMODE = STANDARD

GPIO\_Px\_CTRL DRIVEMODE = HIGH

Figure 3.13. Calibrated HFRCO 11 MHz Band Frequency vs Supply Voltage and Temperature



Figure 3.14. Calibrated HFRCO 14 MHz Band Frequency vs Supply Voltage and Temperature



Figure 3.15. Calibrated HFRCO 21 MHz Band Frequency vs Supply Voltage and Temperature





### **EFM<sup>®</sup>32**

| Symbol                  | Parameter                                                                          | Condition                                                            | Min | Тур | Max | Unit                  |
|-------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------|-----|-----|-----|-----------------------|
| C <sub>ADCIN</sub>      | Input capacitance                                                                  |                                                                      |     | 2   |     | pF                    |
| R <sub>ADCIN</sub>      | Input ON resistance                                                                |                                                                      | 1   |     |     | MOhm                  |
| R <sub>ADCFILT</sub>    | Input RC filter resis-<br>tance                                                    |                                                                      |     | 10  |     | kOhm                  |
| C <sub>ADCFILT</sub>    | Input RC filter/de-<br>coupling capaci-<br>tance                                   |                                                                      |     | 250 |     | fF                    |
| f <sub>ADCCLK</sub>     | ADC Clock Fre-<br>quency                                                           |                                                                      |     |     | 13  | MHz                   |
|                         |                                                                                    | 6 bit                                                                | 7   |     |     | ADC-<br>CLK<br>Cycles |
| t <sub>ADCCONV</sub>    | Conversion time                                                                    | 8 bit                                                                | 11  |     |     | ADC-<br>CLK<br>Cycles |
|                         |                                                                                    | 12 bit                                                               | 13  |     |     | ADC-<br>CLK<br>Cycles |
| t <sub>ADCACQ</sub>     | Acquisition time                                                                   | Programmable                                                         | 1   |     | 256 | ADC-<br>CLK<br>Cycles |
| t <sub>ADCACQVDD3</sub> | Required acquisi-<br>tion time for VDD/3<br>reference                              |                                                                      | 2   |     |     | μs                    |
|                         | Startup time of ref-<br>erence generator<br>and ADC core in<br>NORMAL mode         |                                                                      |     | 5   |     | μs                    |
| tadcstart               | Startup time of ref-<br>erence generator<br>and ADC core in<br>KEEPADCWARM<br>mode |                                                                      |     | 1   |     | μs                    |
|                         |                                                                                    | 1 MSamples/s, 12 bit, single<br>ended, internal 1.25V refer-<br>ence |     | 59  |     | dB                    |
|                         |                                                                                    | 1 MSamples/s, 12 bit, single<br>ended, internal 2.5V reference       |     | 63  |     | dB                    |
|                         |                                                                                    | 1 MSamples/s, 12 bit, single<br>ended, V <sub>DD</sub> reference     |     | 65  |     | dB                    |
| SNRADC                  | Signal to Noise Ra-                                                                | 1 MSamples/s, 12 bit, differen-<br>tial, internal 1.25V reference    |     | 60  |     | dB                    |
|                         | 10 (JNK)                                                                           | 1 MSamples/s, 12 bit, differen-<br>tial, internal 2.5V reference     |     | 65  |     | dB                    |
|                         |                                                                                    | 1 MSamples/s, 12 bit, differen-<br>tial, 5V reference                |     | 54  |     | dB                    |
|                         |                                                                                    | 1 MSamples/s, 12 bit, differential, $V_{DD}$ reference               |     | 67  |     | dB                    |
|                         |                                                                                    | 1 MSamples/s, 12 bit, differential, $2xV_{DD}$ reference             |     | 69  |     | dB                    |

### 3.10.1 Typical performance

### Figure 3.19. ADC Frequency Spectrum, Vdd = 3V, Temp = 25°C





Figure 3.22. ADC Absolute Offset, Common Mode = Vdd /2



Figure 3.23. ADC Dynamic Performance vs Temperature for all ADC References, Vdd = 3V





| Symbol              | Parameter                          | Condition                                                                | Min | Тур | Max | Unit |
|---------------------|------------------------------------|--------------------------------------------------------------------------|-----|-----|-----|------|
|                     |                                    | 500 kSamples/s, 12 bit, differ-<br>ential, internal 2.5V reference       |     | 58  |     | dB   |
|                     |                                    | 500 kSamples/s, 12 bit, differential, $V_{DD}$ reference                 |     | 59  |     | dB   |
|                     |                                    | 500 kSamples/s, 12 bit, sin-<br>gle ended, internal 1.25V refer-<br>ence |     | 57  |     | dB   |
|                     | Signal to Noise-                   | 500 kSamples/s, 12 bit, single ended, internal 2.5V reference            |     | 54  |     | dB   |
| SNDR <sub>DAC</sub> | pulse Distortion Ra-<br>tio (SNDR) | 500 kSamples/s, 12 bit, differ-<br>ential, internal 1.25V reference      |     | 56  |     | dB   |
|                     |                                    | 500 kSamples/s, 12 bit, differ-<br>ential, internal 2.5V reference       |     | 53  |     | dB   |
|                     |                                    | 500 kSamples/s, 12 bit, differential, $V_{DD}$ reference                 |     | 55  |     | dB   |
|                     | Courieue Free                      | 500 kSamples/s, 12 bit, sin-<br>gle ended, internal 1.25V refer-<br>ence |     | 62  |     | dBc  |
|                     |                                    | 500 kSamples/s, 12 bit, single ended, internal 2.5V reference            |     | 56  |     | dBc  |
| SFDR <sub>DAC</sub> | Dynamic<br>Range(SFDR)             | 500 kSamples/s, 12 bit, differ-<br>ential, internal 1.25V reference      |     | 61  |     | dBc  |
|                     |                                    | 500 kSamples/s, 12 bit, differ-<br>ential, internal 2.5V reference       |     | 55  |     | dBc  |
|                     |                                    | 500 kSamples/s, 12 bit, differential, $V_{\text{DD}}$ reference          |     | 60  |     | dBc  |
| V=                  | Offset voltage                     | After calibration, single ended                                          |     | 2   | 12  | mV   |
| V DACOFFSET         | Onset voltage                      | After calibration, differential                                          |     | 2   |     | mV   |
| DNL <sub>DAC</sub>  | Differential non-lin-<br>earity    |                                                                          |     | ±1  |     | LSB  |
| INL <sub>DAC</sub>  | Integral non-lineari-<br>ty        |                                                                          |     | ±5  |     | LSB  |
| MC <sub>DAC</sub>   | No missing codes                   |                                                                          |     | 12  |     | bits |

<sup>1</sup>Measured with a static input code and no loading on the output.

# 3.12 Operational Amplifier (OPAMP)

The electrical characteristics for the Operational Amplifiers are based on simulations.

#### Table 3.16. OPAMP

| Symbol | Parameter      | Condition                                                | Min | Тур | Мах | Unit |
|--------|----------------|----------------------------------------------------------|-----|-----|-----|------|
|        |                | (OPA2)BIASPROG=0xF,<br>(OPA2)HALFBIAS=0x0, Unity<br>Gain |     | 350 | 405 | μA   |
|        | Active Current | (OPA2)BIASPROG=0x7,<br>(OPA2)HALFBIAS=0x1, Unity<br>Gain |     | 95  | 115 | μA   |

## 3.13 Analog Comparator (ACMP)

### Table 3.17. ACMP

| Symbol                 | Parameter                                  | Condition                                                                  | Min | Тур  | Max             | Unit |
|------------------------|--------------------------------------------|----------------------------------------------------------------------------|-----|------|-----------------|------|
| V <sub>ACMPIN</sub>    | Input voltage range                        |                                                                            | 0   |      | V <sub>DD</sub> | V    |
| V <sub>ACMPCM</sub>    | ACMP Common<br>Mode voltage range          |                                                                            | 0   |      | V <sub>DD</sub> | V    |
|                        |                                            | BIASPROG=0b0000, FULL-<br>BIAS=0 and HALFBIAS=1 in<br>ACMPn_CTRL register  |     | 0.1  | 0.6             | μA   |
| I <sub>ACMP</sub>      | Active current                             | BIASPROG=0b1111, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register  |     | 2.87 | 12              | μA   |
|                        |                                            | BIASPROG=0b1111, FULL-<br>BIAS=1 and HALFBIAS=0 in<br>ACMPn_CTRL register  |     | 250  | 520             | μA   |
| IACMPREF               | Current consump-<br>tion of internal volt- | Internal voltage reference off.<br>Using external voltage refer-<br>ence   |     | 0    |                 | μA   |
|                        | agenerence                                 | Internal voltage reference                                                 |     | 5    |                 | μA   |
| VACMPOFFSET            | Offset voltage                             | BIASPROG= 0b1010, FULL-<br>BIAS=0 and HALFBIAS=0 in<br>ACMPn_CTRL register | -12 | 0    | 12              | mV   |
| V <sub>ACMPHYST</sub>  | ACMP hysteresis                            | Programmable                                                               |     | 17   |                 | mV   |
|                        |                                            | CSRESSEL=0b00 in<br>ACMPn_INPUTSEL                                         |     | 43   |                 | kOhm |
| Deces                  | Capacitive Sense                           | CSRESSEL=0b01 in<br>ACMPn_INPUTSEL                                         |     | 78   |                 | kOhm |
| R <sub>CSRES</sub>     | Internal Resistance                        | CSRESSEL=0b10 in<br>ACMPn_INPUTSEL                                         |     | 111  |                 | kOhm |
|                        |                                            | CSRESSEL=0b11 in<br>ACMPn_INPUTSEL                                         |     | 145  |                 | kOhm |
| t <sub>ACMPSTART</sub> | Startup time                               |                                                                            |     |      | 10              | μs   |

The total ACMP current is the sum of the contributions from the ACMP and its internal voltage reference as given in Equation 3.1 (p. 43).  $I_{ACMPREF}$  is zero if an external voltage reference is used.

#### Total ACMP Active Current

 $I_{ACMPTOTAL} = I_{ACMP} + I_{ACMPREF}$ 

(3.1)

Figure 3.30. ACMP Characteristics, Vdd = 3V, Temp = 25°C, FULLBIAS = 0, HALFBIAS = 1





Response time



### 3.17 I2C

#### Table 3.25. I2C Standard-mode (Sm)

| Symbol              | Parameter                                        | Min | Тур | Max                 | Unit |
|---------------------|--------------------------------------------------|-----|-----|---------------------|------|
| f <sub>SCL</sub>    | SCL clock frequency                              | 0   |     | 100 <sup>1</sup>    | kHz  |
| t <sub>LOW</sub>    | SCL clock low time                               | 4.7 |     |                     | μs   |
| t <sub>HIGH</sub>   | SCL clock high time                              | 4.0 |     |                     | μs   |
| t <sub>SU,DAT</sub> | SDA set-up time                                  | 250 |     |                     | ns   |
| t <sub>HD,DAT</sub> | SDA hold time                                    | 8   |     | 3450 <sup>2,3</sup> | ns   |
| t <sub>SU,STA</sub> | Repeated START condition set-up time             | 4.7 |     |                     | μs   |
| t <sub>HD,STA</sub> | (Repeated) START condition hold time             | 4.0 |     |                     | μs   |
| t <sub>SU,STO</sub> | STOP condition set-up time                       | 4.0 |     |                     | μs   |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition | 4.7 |     |                     | μs   |

<sup>1</sup>For the minimum HFPERCLK frequency required in Standard-mode, see the I2C chapter in the EFM32GG Reference Manual. <sup>2</sup>The maximum SDA hold time ( $t_{HD,DAT}$ ) needs to be met only when the device does not stretch the low time of SCL ( $t_{LOW}$ ). <sup>3</sup>When transmitting data, this number is guaranteed only when I2Cn\_CLKDIV < ((3450\*10<sup>-9</sup> [s] \* f<sub>HFPERCLK</sub> [Hz]) - 4).

#### Table 3.26. I2C Fast-mode (Fm)

| Symbol              | Parameter                                        | Min | Тур | Max                | Unit |
|---------------------|--------------------------------------------------|-----|-----|--------------------|------|
| f <sub>SCL</sub>    | SCL clock frequency                              | 0   |     | 400 <sup>1</sup>   | kHz  |
| t <sub>LOW</sub>    | SCL clock low time                               | 1.3 |     |                    | μs   |
| t <sub>ніGH</sub>   | SCL clock high time                              | 0.6 |     |                    | μs   |
| t <sub>SU,DAT</sub> | SDA set-up time                                  | 100 |     |                    | ns   |
| t <sub>HD,DAT</sub> | SDA hold time                                    | 8   |     | 900 <sup>2,3</sup> | ns   |
| t <sub>SU,STA</sub> | Repeated START condition set-up time             | 0.6 |     |                    | μs   |
| t <sub>HD,STA</sub> | (Repeated) START condition hold time             | 0.6 |     |                    | μs   |
| t <sub>SU,STO</sub> | STOP condition set-up time                       | 0.6 |     |                    | μs   |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition | 1.3 |     |                    | μs   |

<sup>1</sup>For the minimum HFPERCLK frequency required in Fast-mode, see the I2C chapter in the EFM32GG Reference Manual. <sup>2</sup>The maximum SDA hold time ( $t_{HD,DAT}$ ) needs to be met only when the device does not stretch the low time of SCL ( $t_{LOW}$ ). <sup>3</sup>When transmitting data, this number is guaranteed only when I2Cn\_CLKDIV < ((900\*10<sup>-9</sup> [s] \* f<sub>HFPERCLK</sub> [Hz]) - 4).

#### Table 3.27. I2C Fast-mode Plus (Fm+)

| Symbol              | Parameter                                        | Min  | Тур | Max               | Unit |
|---------------------|--------------------------------------------------|------|-----|-------------------|------|
| f <sub>SCL</sub>    | SCL clock frequency                              | 0    |     | 1000 <sup>1</sup> | kHz  |
| t <sub>LOW</sub>    | SCL clock low time                               | 0.5  |     |                   | μs   |
| t <sub>HIGH</sub>   | SCL clock high time                              | 0.26 |     |                   | μs   |
| t <sub>SU,DAT</sub> | SDA set-up time                                  | 50   |     |                   | ns   |
| t <sub>HD,DAT</sub> | SDA hold time                                    | 8    |     |                   | ns   |
| t <sub>SU,STA</sub> | Repeated START condition set-up time             | 0.26 |     |                   | μs   |
| t <sub>HD,STA</sub> | (Repeated) START condition hold time             | 0.26 |     |                   | μs   |
| t <sub>SU,STO</sub> | STOP condition set-up time                       | 0.26 |     |                   | μs   |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition | 0.5  |     |                   | μs   |

<sup>1</sup>For the minimum HFPERCLK frequency required in Fast-mode Plus, see the I2C chapter in the EFM32GG Reference Manual.

### 3.18 USART SPI

#### Figure 3.36. SPI Master Timing



#### Table 3.28. SPI Master Timing

| Symbol                                       | Parameter       | Condition      | Min                            | Тур | Max  | Unit |
|----------------------------------------------|-----------------|----------------|--------------------------------|-----|------|------|
| t <sub>SCLK</sub> <sup>12</sup>              | SCLK period     |                | 2 * t <sub>HFPER-</sub><br>CLK |     |      | ns   |
| t <sub>CS_MO<sup>12</sup></sub>              | CS to MOSI      |                | -2.00                          |     | 1.00 | ns   |
| t <sub>SCLK_MO<sup>12</sup></sub>            | SCLK to MOSI    |                | -4.00                          |     | 3.00 | ns   |
| <b>t</b>                                     | MISO setup time | IOVDD = 1.98 V | 36.00                          |     |      | ns   |
| <sup>I</sup> SU_MI <sup>1</sup> <sup>2</sup> |                 | IOVDD = 3.0 V  | 29.00                          |     |      | ns   |
| t <sub>H_MI</sub> <sup>1 2</sup>             | MISO hold time  |                | -4.00                          |     |      | ns   |

<sup>1</sup>Applies for both CLKPHA = 0 and CLKPHA = 1 (figure only shows CLKPHA = 0)

 $^2\text{Measurement}$  done at 10% and 90% of  $V_{\text{DD}}$  (figure shows 50% of  $V_{\text{DD}})$ 

# **4 Pinout and Package**

#### Note

Please refer to the application note "AN0002 EFM32 Hardware Design Considerations" for guidelines on designing Printed Circuit Boards (PCB's) for the EFM32GG880.

### 4.1 Pinout

The *EFM32GG880* pinout is shown in Figure 4.1 (p. 54) and Table 4.1 (p. 54). Alternate locations are denoted by "#" followed by the location number (Multiple locations on the same pin are split with "/"). Alternate locations can be configured in the LOCATION bitfield in the \*\_ROUTE register in the module in question.

#### Figure 4.1. EFM32GG880 Pinout (top view, not to scale)



Table 4.1. Device Pinout

| LQFP100 Pin#<br>and Name |          | Pin Alternate Functionality / Description |                 |                 |                           |                           |  |  |  |
|--------------------------|----------|-------------------------------------------|-----------------|-----------------|---------------------------|---------------------------|--|--|--|
| Pin #                    | Pin Name | Analog                                    | EBI Timers      |                 | Communication             | Other                     |  |  |  |
| 1                        | PA0      | LCD_SEG13                                 | EBI_AD09 #0/1/2 | TIM0_CC0 #0/1/4 | I2C0_SDA #0<br>LEU0_RX #4 | PRS_CH0 #0<br>GPIO_EM4WU0 |  |  |  |
| 2                        | PA1      | LCD_SEG14                                 | EBI_AD10 #0/1/2 | TIM0_CC1 #0/1   | I2C0_SCL #0               | CMU_CLK1 #0<br>PRS_CH1 #0 |  |  |  |
| 3                        | PA2      | LCD_SEG15                                 | EBI_AD11 #0/1/2 | TIM0_CC2 #0/1   |                           | CMU_CLK0 #0               |  |  |  |

### **EFM°32**

### ...the world's most energy friendly microcontrollers

| Alternate     |      |      | L    | OCATIO | N   |     |   |                                                                                                                  |
|---------------|------|------|------|--------|-----|-----|---|------------------------------------------------------------------------------------------------------------------|
| Functionality | 0    | 1    | 2    | 3      | 4   | 5   | 6 | Description                                                                                                      |
| LES_ALTEX3    | PA4  |      |      |        |     |     |   | LESENSE alternate exite output 3.                                                                                |
| LES_ALTEX4    | PA5  |      |      |        |     |     |   | LESENSE alternate exite output 4.                                                                                |
| LES_ALTEX5    | PE11 |      |      |        |     |     |   | LESENSE alternate exite output 5.                                                                                |
| LES_ALTEX6    | PE12 |      |      |        |     |     |   | LESENSE alternate exite output 6.                                                                                |
| LES_ALTEX7    | PE13 |      |      |        |     |     |   | LESENSE alternate exite output 7.                                                                                |
| LES_CH0       | PC0  |      |      |        |     |     |   | LESENSE channel 0.                                                                                               |
| LES_CH1       | PC1  |      |      |        |     |     |   | LESENSE channel 1.                                                                                               |
| LES_CH2       | PC2  |      |      |        |     |     |   | LESENSE channel 2.                                                                                               |
| LES_CH3       | PC3  |      |      |        |     |     |   | LESENSE channel 3.                                                                                               |
| LES_CH4       | PC4  |      |      |        |     |     |   | LESENSE channel 4.                                                                                               |
| LES_CH5       | PC5  |      |      |        |     |     |   | LESENSE channel 5.                                                                                               |
| LES_CH6       | PC6  |      |      |        |     |     |   | LESENSE channel 6.                                                                                               |
| LES_CH7       | PC7  |      |      |        |     |     |   | LESENSE channel 7.                                                                                               |
| LES_CH8       | PC8  |      |      |        |     |     |   | LESENSE channel 8.                                                                                               |
| LES_CH9       | PC9  |      |      |        |     |     |   | LESENSE channel 9.                                                                                               |
| LES_CH10      | PC10 |      |      |        |     |     |   | LESENSE channel 10.                                                                                              |
| LES_CH11      | PC11 |      |      |        |     |     |   | LESENSE channel 11.                                                                                              |
| LES_CH12      | PC12 |      |      |        |     |     |   | LESENSE channel 12.                                                                                              |
| LES_CH13      | PC13 |      |      |        |     |     |   | LESENSE channel 13.                                                                                              |
| LES_CH14      | PC14 |      |      |        |     |     |   | LESENSE channel 14.                                                                                              |
| LES_CH15      | PC15 |      |      |        |     |     |   | LESENSE channel 15.                                                                                              |
| LETIM0_OUT0   | PD6  | PB11 | PF0  | PC4    |     |     |   | Low Energy Timer LETIM0, output channel 0.                                                                       |
| LETIM0_OUT1   | PD7  | PB12 | PF1  | PC5    |     |     |   | Low Energy Timer LETIM0, output channel 1.                                                                       |
| LEU0_RX       | PD5  | PB14 | PE15 | PF1    | PA0 |     |   | LEUART0 Receive input.                                                                                           |
| LEU0_TX       | PD4  | PB13 | PE14 | PF0    | PF2 |     |   | LEUART0 Transmit output. Also used as receive input in half duplex communication.                                |
| LEU1_RX       | PC7  | PA6  |      |        |     |     |   | LEUART1 Receive input.                                                                                           |
| LEU1_TX       | PC6  | PA5  |      |        |     |     |   | LEUART1 Transmit output. Also used as receive input in half duplex communication.                                |
| LFXTAL_N      | PB8  |      |      |        |     |     |   | Low Frequency Crystal (typically 32.768 kHz) negative pin.<br>Also used as an optional external clock input pin. |
| LFXTAL_P      | PB7  |      |      |        |     |     |   | Low Frequency Crystal (typically 32.768 kHz) positive pin.                                                       |
| PCNT0_S0IN    | PC13 | PE0  | PC0  | PD6    |     |     |   | Pulse Counter PCNT0 input number 0.                                                                              |
| PCNT0_S1IN    | PC14 | PE1  | PC1  | PD7    |     |     |   | Pulse Counter PCNT0 input number 1.                                                                              |
| PCNT1_S0IN    | PC4  | PB3  |      |        |     |     |   | Pulse Counter PCNT1 input number 0.                                                                              |
| PCNT1_S1IN    | PC5  | PB4  |      |        |     |     |   | Pulse Counter PCNT1 input number 1.                                                                              |
| PCNT2_S0IN    | PD0  | PE8  |      |        |     |     |   | Pulse Counter PCNT2 input number 0.                                                                              |
| PCNT2_S1IN    | PD1  | PE9  |      |        |     |     |   | Pulse Counter PCNT2 input number 1.                                                                              |
| PRS_CH0       | PA0  | PF3  |      |        |     |     |   | Peripheral Reflex System PRS, channel 0.                                                                         |
| PRS_CH1       | PA1  | PF4  |      |        |     |     |   | Peripheral Reflex System PRS, channel 1.                                                                         |
| PRS_CH2       | PC0  | PF5  |      |        |     |     |   | Peripheral Reflex System PRS, channel 2.                                                                         |
| PRS_CH3       | PC1  | PE8  |      |        |     |     |   | Peripheral Reflex System PRS, channel 3.                                                                         |
| TIM0_CC0      | PA0  | PA0  | PF6  | PD1    | PA0 | PF0 |   | Timer 0 Capture Compare input / output channel 0.                                                                |

### EFM<sup>®</sup>32

## 4.3 GPIO Pinout Overview

The specific GPIO pins available in *EFM32GG880* is shown in Table 4.3 (p. 66). Each GPIO port is organized as 16-bit ports indicated by letters A through F, and the individual pin on this port is indicated by a number from 15 down to 0.

| Table 4.3. | GPIO | Pinout |
|------------|------|--------|
|------------|------|--------|

| Port   | Pin<br>15 | Pin<br>14 | Pin<br>13 | Pin<br>12 | Pin<br>11 | Pin<br>10 | Pin<br>9 | Pin<br>8 | Pin<br>7 | Pin<br>6 | Pin<br>5 | Pin<br>4 | Pin<br>3 | Pin<br>2 | Pin<br>1 | Pin<br>0 |
|--------|-----------|-----------|-----------|-----------|-----------|-----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|
| Port A | PA15      | PA14      | PA13      | PA12      | PA11      | PA10      | PA9      | PA8      | PA7      | PA6      | PA5      | PA4      | PA3      | PA2      | PA1      | PA0      |
| Port B | -         | PB14      | PB13      | PB12      | PB11      | PB10      | PB9      | PB8      | PB7      | PB6      | PB5      | PB4      | PB3      | PB2      | PB1      | PB0      |
| Port C | PC15      | PC14      | PC13      | PC12      | PC11      | PC10      | PC9      | PC8      | PC7      | PC6      | PC5      | PC4      | PC3      | PC2      | PC1      | PC0      |
| Port D | -         | -         | -         | PD12      | PD11      | PD10      | PD9      | PD8      | PD7      | PD6      | PD5      | PD4      | PD3      | PD2      | PD1      | PD0      |
| Port E | PE15      | PE14      | PE13      | PE12      | PE11      | PE10      | PE9      | PE8      | PE7      | PE6      | PE5      | PE4      | PE3      | PE2      | PE1      | PE0      |
| Port F | -         | -         | -         | -         | -         | -         | PF9      | PF8      | PF7      | PF6      | PF5      | PF4      | PF3      | PF2      | PF1      | PF0      |

## 4.4 Opamp Pinout Overview

The specific opamp terminals available in *EFM32GG880* is shown in Figure 4.2 (p. 66).

#### Figure 4.2. Opamp Pinout



#### Table 4.4. LQFP100 (Dimensions in mm)

|                       |     | SYMBOL | MIN     | NOM       | МАХ  |  |  |
|-----------------------|-----|--------|---------|-----------|------|--|--|
| total thickness       |     | А      |         |           | 1.6  |  |  |
| stand off             |     | A1     | 0.05    |           | 0.15 |  |  |
| mold thickness        |     | A2     | 1.35    | 1.4       | 1.45 |  |  |
| lead width (plating   | )   | b      | 0.17    | 0.2       | 0.27 |  |  |
| lead width            |     | b1     | 0.17    |           | 0.23 |  |  |
| L/F thickness (platir | ng) | С      | 0.09    |           | 0.2  |  |  |
| lead thickness        |     | c1     | 0.09    | 0.09 0.16 |      |  |  |
|                       | x   | D      |         | 16 BSC    |      |  |  |
|                       | У   | Е      |         | 16 BSC    |      |  |  |
| body size             | х   | D1     |         | 14 BSC    |      |  |  |
| body size             | У   | E1     |         | 14 BSC    |      |  |  |
| lead pitch            |     | е      | 0.5 BSC |           |      |  |  |
|                       | ·   | L      | 0.45    | 0.6       | 0.75 |  |  |
| footprint             |     | L1     | 1 REF   |           |      |  |  |
|                       |     | θ      | 0°      | 3.5°      | 7°   |  |  |
|                       |     | θ1     | 0°      |           |      |  |  |
|                       |     | θ2     | 11°     | 12°       | 13°  |  |  |
|                       |     | θ3     | 11°     | 12°       | 13°  |  |  |
|                       |     | R1     | 0.08    |           |      |  |  |
|                       |     | R1     | 0.08    |           | 0.2  |  |  |
|                       | ·   | S      | 0.2     |           |      |  |  |
| package edge tolera   | nce | aaa    | 0.2     |           |      |  |  |
| lead edge tolerand    | e   | bbb    | 0.2     |           |      |  |  |
| coplanarity           |     | ссс    | 0.08    |           |      |  |  |
| lead offset           |     | ddd    | 0.08    |           |      |  |  |
| mold flatness         |     | eee    | 0.05    |           |      |  |  |

The LQFP100 Package uses Nickel-Palladium-Gold preplated leadframe.

All EFM32 packages are RoHS compliant and free of Bromine (Br) and Antimony (Sb).

For additional Quality and Environmental information, please see: http://www.silabs.com/support/quality/pages/default.aspx

# **5 PCB Layout and Soldering**

# 5.1 Recommended PCB Layout

### Figure 5.1. LQFP100 PCB Land Pattern



Table 5.1. QFP100 PCB Land Pattern Dimensions (Dimensions in mm)

| Symbol | Dim. (mm) | Symbol | Pin number | Symbol | Pin number |
|--------|-----------|--------|------------|--------|------------|
| а      | 1.45      | P1     | 1          | P6     | 75         |
| b      | 0.30      | P2     | 25         | P7     | 76         |
| с      | 0.50      | P3     | 26         | P8     | 100        |
| d      | 15.40     | P4     | 50         | -      | -          |
| е      | 15.40     | P5     | 51         | -      | -          |

Added new alternative locations for EBI and SWO.

Corrected slew rate data for Opamps.

### 7.11 Revision 0.90

February 4th, 2011

Initial preliminary release.