

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                     |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M4                                                            |
| Core Size                  | 32-Bit Single-Core                                                         |
| Speed                      | 100MHz                                                                     |
| Connectivity               | CANbus, EBI/EMI, I <sup>2</sup> C, IrDA, SD, SPI, UART/USART, USB, USB OTG |
| Peripherals                | DMA, I <sup>2</sup> S, LVD, POR, PWM, WDT                                  |
| Number of I/O              | 52                                                                         |
| Program Memory Size        | 512KB (512K x 8)                                                           |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 128K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 3.6V                                                               |
| Data Converters            | A/D 2x16b; D/A 1x12b                                                       |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 80-LQFP                                                                    |
| Supplier Device Package    | 80-LQFP (12x12)                                                            |
| Purchase URL               | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=mk20dn512zvlk10               |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 3.1.1 Example

This is an example of an operating requirement:

| Symbol          | Description                  | Min. | Max. | Unit |
|-----------------|------------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply<br>voltage | 0.9  | 1.1  | V    |

# 3.2 Definition: Operating behavior

An *operating behavior* is a specified value or range of values for a technical characteristic that are guaranteed during operation if you meet the operating requirements and any other specified conditions.

## 3.2.1 Example

This is an example of an operating behavior:

| Symbol          | Description                                  | Min. | Max. | Unit |
|-----------------|----------------------------------------------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak pullup/<br>pulldown current | 10   | 130  | μA   |

# 3.3 Definition: Attribute

An *attribute* is a specified value or range of values for a technical characteristic that are guaranteed, regardless of whether you meet the operating requirements.

# 3.3.1 Example

This is an example of an attribute:

| Symbol | Description                        | Min. | Max. | Unit |
|--------|------------------------------------|------|------|------|
| CIN_D  | Input capacitance:<br>digital pins | —    | 7    | pF   |

# 3.4 Definition: Rating

A *rating* is a minimum or maximum value of a technical characteristic that, if exceeded, may cause permanent chip failure:

- Operating ratings apply during operation of the chip.
- Handling ratings apply when the chip is not powered.

## 3.4.1 Example

This is an example of an operating rating:

| Symbol          | Description                  | Min. | Max. | Unit |
|-----------------|------------------------------|------|------|------|
| V <sub>DD</sub> | 1.0 V core supply<br>voltage | -0.3 | 1.2  | V    |

# 3.5 Result of exceeding a rating



## 3.8.1 Example 1

| Symbol          | Description                         | Min. | Тур. | Max. | Unit |
|-----------------|-------------------------------------|------|------|------|------|
| I <sub>WP</sub> | Digital I/O weak<br>pullup/pulldown | 10   | 70   | 130  | μΑ   |
|                 | current                             |      |      |      |      |

This is an example of an operating behavior that includes a typical value:

## 3.8.2 Example 2

This is an example of a chart that shows typical values for various voltage and temperature conditions:



# 3.9 Typical value conditions

Typical values assume you meet the following conditions (or other conditions as specified):

| Symbol          | Description          | Value | Unit |
|-----------------|----------------------|-------|------|
| T <sub>A</sub>  | Ambient temperature  | 25    | ٥°C  |
| V <sub>DD</sub> | 3.3 V supply voltage | 3.3   | V    |

# 4 Ratings

# 4.1 Thermal handling ratings

| Symbol           | Description                   | Min. | Max. | Unit | Notes |
|------------------|-------------------------------|------|------|------|-------|
| T <sub>STG</sub> | Storage temperature           | -55  | 150  | °C   | 1     |
| T <sub>SDR</sub> | Solder temperature, lead-free | —    | 260  | °C   | 2     |
|                  | Solder temperature, leaded    | _    | 245  |      |       |

1. Determined according to JEDEC Standard JESD22-A103, High Temperature Storage Life.

2. Determined according to IPC/JEDEC Standard J-STD-020, Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices.

# 4.2 Moisture handling ratings

| Symbol | Description                | Min. | Max. | Unit | Notes |
|--------|----------------------------|------|------|------|-------|
| MSL    | Moisture sensitivity level | —    | 3    | —    | 1     |

1. Determined according to IPC/JEDEC Standard J-STD-020, *Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices*.

# 4.3 ESD handling ratings

| Symbol           | Description                                           | Min.  | Max.  | Unit | Notes |
|------------------|-------------------------------------------------------|-------|-------|------|-------|
| V <sub>HBM</sub> | Electrostatic discharge voltage, human body model     | -2000 | +2000 | V    | 1     |
| V <sub>CDM</sub> | Electrostatic discharge voltage, charged-device model | -500  | +500  | V    | 2     |
| I <sub>LAT</sub> | Latch-up current at ambient temperature of 105°C      | -100  | +100  | mA   | 3     |

1. Determined according to JEDEC Standard JESD22-A114, *Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)*.

2. Determined according to JEDEC Standard JESD22-C101, Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components.

3. Determined according to JEDEC Standard JESD78, IC Latch-Up Test.

# 4.4 Voltage and current operating ratings

# 5.2 Nonswitching electrical specifications

### 5.2.1 Voltage and current operating requirements Table 1. Voltage and current operating requirements

| Symbol              | Description                                                      | Min.                  | Max.                 | Unit | Notes |
|---------------------|------------------------------------------------------------------|-----------------------|----------------------|------|-------|
| V <sub>DD</sub>     | Supply voltage                                                   | 1.71                  | 3.6                  | V    |       |
| V <sub>DDA</sub>    | Analog supply voltage                                            | 1.71                  | 3.6                  | V    |       |
| $V_{DD} - V_{DDA}$  | V <sub>DD</sub> -to-V <sub>DDA</sub> differential voltage        | -0.1                  | 0.1                  | V    |       |
| $V_{SS} - V_{SSA}$  | V <sub>SS</sub> -to-V <sub>SSA</sub> differential voltage        | -0.1                  | 0.1                  | V    |       |
| V <sub>BAT</sub>    | RTC battery supply voltage                                       | 1.71                  | 3.6                  | V    |       |
| V <sub>IH</sub>     | Input high voltage                                               |                       |                      |      |       |
|                     | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$     | $0.7 \times V_{DD}$   | —                    | V    |       |
|                     | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$     | $0.75 \times V_{DD}$  | —                    | V    |       |
| V <sub>IL</sub>     | Input low voltage                                                |                       |                      |      |       |
|                     | • $2.7 \text{ V} \le \text{V}_{\text{DD}} \le 3.6 \text{ V}$     | —                     | $0.35 \times V_{DD}$ | V    |       |
|                     | • $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 2.7 \text{ V}$     | —                     | $0.3 \times V_{DD}$  | V    |       |
| V <sub>HYS</sub>    | Input hysteresis                                                 | $0.06 \times V_{DD}$  | _                    | V    |       |
| I <sub>ICDIO</sub>  | Digital pin negative DC injection current — single pin           | _                     |                      | _    | 1     |
|                     | • V <sub>IN</sub> < V <sub>SS</sub> -0.3V                        | -5                    | _                    | mA   |       |
| I <sub>ICAIO</sub>  | Analog <sup>2</sup> , EXTAL, and XTAL pin DC injection current — |                       |                      |      | 3     |
|                     | • Vr. < Veer0 3V (Negative current injection)                    | -5                    |                      | mA   |       |
|                     | $V_{\rm IN} < V_{\rm SS} = 0.3V$ (Regative current injection)    | -0                    | . 5                  |      |       |
|                     | • $v_{\rm IN} > v_{\rm DD} + 0.3 v$ (Positive current injection) |                       | +5                   |      |       |
| I <sub>ICcont</sub> | Contiguous pin DC injection current —regional limit,             |                       |                      |      |       |
|                     | positive injection currents of 16 contiguous pins                |                       |                      |      |       |
|                     | Negative current injection                                       | -25                   | —                    | mA   |       |
|                     | Positive current injection                                       | —                     | +25                  |      |       |
|                     |                                                                  |                       |                      |      |       |
| V <sub>ODPU</sub>   | Open drain pullup voltage level                                  | V <sub>DD</sub>       | V <sub>DD</sub>      | V    | 4     |
| V <sub>RAM</sub>    | V <sub>DD</sub> voltage required to retain RAM                   | 1.2                   |                      | V    |       |
| V <sub>RFVBAT</sub> | $V_{BAT}$ voltage required to retain the VBAT register file      | V <sub>POR_VBAT</sub> | —                    | V    |       |

- All 5 V tolerant digital I/O pins are internally clamped to V<sub>SS</sub> through an ESD protection diode. There is no diode connection to V<sub>DD</sub>. If V<sub>IN</sub> is less than V<sub>DIO\_MIN</sub>, a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=(V<sub>DIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>ICDIO</sub>I.
- 2. Analog pins are defined as pins that do not have an associated general purpose I/O port function. Additionally, EXTAL and XTAL are analog pins.
- 3. All analog pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub> through ESD protection diodes. If V<sub>IN</sub> is less than V<sub>AIO\_MIN</sub> or greater than V<sub>AIO\_MAX</sub>, a current limiting resistor is required. The negative DC injection current limiting resistor is calculated as R=(V<sub>AIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>ICAIO</sub>I. The positive injection current limiting resistor is calculated as R=(V<sub>AIO\_MIN</sub>-V<sub>IN</sub>)/II<sub>ICAIO</sub>I. The positive injection current limiting resistor is calculated the pin is exposed to positive and negative injection currents.
- 4. Open drain outputs must be pulled to VDD.

## 5.2.2 LVD and POR operating requirements

Table 2. V<sub>DD</sub> supply LVD and POR operating requirements

| Symbol             | Description                                                 | Min. | Тур. | Max. | Unit | Notes |
|--------------------|-------------------------------------------------------------|------|------|------|------|-------|
| V <sub>POR</sub>   | Falling VDD POR detect voltage                              | 0.8  | 1.1  | 1.5  | V    |       |
| V <sub>LVDH</sub>  | Falling low-voltage detect threshold — high range (LVDV=01) | 2.48 | 2.56 | 2.64 | V    |       |
|                    | Low-voltage warning thresholds — high range                 |      |      |      |      | 1     |
| V <sub>LVW1H</sub> | Level 1 falling (LVWV=00)                                   | 2.62 | 2.70 | 2.78 | V    |       |
| V <sub>LVW2H</sub> | Level 2 falling (LVWV=01)                                   | 2.72 | 2.80 | 2.88 | V    |       |
| V <sub>LVW3H</sub> | Level 3 falling (LVWV=10)                                   | 2.82 | 2.90 | 2.98 | v    |       |
| V <sub>LVW4H</sub> | Level 4 falling (LVWV=11)                                   | 2.92 | 3.00 | 3.08 | V    |       |
| V <sub>HYSH</sub>  | Low-voltage inhibit reset/recover hysteresis — high range   | _    | ±80  | _    | mV   |       |
| V <sub>LVDL</sub>  | Falling low-voltage detect threshold — low range (LVDV=00)  | 1.54 | 1.60 | 1.66 | V    |       |
|                    | Low-voltage warning thresholds — low range                  |      |      |      |      | 1     |
| V <sub>LVW1L</sub> | Level 1 falling (LVWV=00)                                   | 1.74 | 1.80 | 1.86 | V    |       |
| V <sub>LVW2L</sub> | Level 2 falling (LVWV=01)                                   | 1.84 | 1.90 | 1.96 | V    |       |
| V <sub>LVW3L</sub> | Level 3 falling (LVWV=10)                                   | 1.94 | 2.00 | 2.06 | V    |       |
| V <sub>LVW4L</sub> | Level 4 falling (LVWV=11)                                   | 2.04 | 2.10 | 2.16 | V    |       |
| V <sub>HYSL</sub>  | Low-voltage inhibit reset/recover hysteresis — low range    | _    | ±60  | _    | mV   |       |
| V <sub>BG</sub>    | Bandgap voltage reference                                   | 0.97 | 1.00 | 1.03 | V    |       |
| t <sub>LPO</sub>   | Internal low power oscillator period — factory trimmed      | 900  | 1000 | 1100 | μs   |       |

1. Rising thresholds are falling threshold + hysteresis voltage

### Table 3. VBAT power operating requirements

| Symbol                | Description                            | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|----------------------------------------|------|------|------|------|-------|
| V <sub>POR_VBAT</sub> | Falling VBAT supply POR detect voltage | 0.8  | 1.1  | 1.5  | V    |       |

| Symbol           | Description                                                                                                                                                        | Min. | Max.                                   | Unit | Notes |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------------------|------|-------|
| t <sub>POR</sub> | After a POR event, amount of time from the point $V_{DD}$ reaches 1.71 V to execution of the first instruction across the operating temperature range of the chip. |      |                                        | μs   | 1     |
|                  | • $V_{DD}$ slew rate $\geq 5.7$ kV/s                                                                                                                               | —    | 300                                    |      |       |
|                  | <ul> <li>V<sub>DD</sub> slew rate &lt; 5.7 kV/s</li> </ul>                                                                                                         | _    | 1.7 V / (V <sub>DD</sub><br>slew rate) |      |       |
|                  | • VLLS1 → RUN                                                                                                                                                      | —    | 134                                    | μs   |       |
|                  | • VLLS2 → RUN                                                                                                                                                      | —    | 96                                     | μs   |       |
|                  | • VLLS3 → RUN                                                                                                                                                      | _    | 96                                     | μs   |       |
|                  | • LLS → RUN                                                                                                                                                        | _    | 6.2                                    | μs   |       |
|                  | VLPS → RUN                                                                                                                                                         | _    | 5.9                                    | μs   |       |
|                  | • STOP → RUN                                                                                                                                                       |      | 5.9                                    | μs   |       |

### Table 5. Power mode transition operating behaviors

1. Normal boot (FTFL\_OPT[LPBOOT]=1)

# 5.2.5 Power consumption operating behaviors

 Table 6. Power consumption operating behaviors

| Symbol               | Description                                                                   | Min. | Тур. | Max.     | Unit | Notes |
|----------------------|-------------------------------------------------------------------------------|------|------|----------|------|-------|
| I <sub>DDA</sub>     | Analog supply current                                                         | —    | —    | See note | mA   | 1     |
| I <sub>DD_RUN</sub>  | Run mode current — all peripheral clocks disabled, code executing from flash  |      |      |          |      | 2     |
|                      | • @ 1.8V                                                                      | _    | 45   | 70       | mA   |       |
|                      | • @ 3.0V                                                                      | —    | 47   | 72       | mA   |       |
| I <sub>DD_RUN</sub>  | Run mode current — all peripheral clocks enabled, code executing from flash   |      |      |          |      | 3, 4  |
|                      | • @ 1.8V                                                                      | _    | 61   | 85       | mA   |       |
|                      | • @ 3.0V                                                                      |      | _    |          |      |       |
|                      | • @ 25°C                                                                      | _    | 63   | 71       | mA   |       |
|                      | • @ 125°C                                                                     | _    | 72   | 87       | mA   |       |
| I <sub>DD_WAIT</sub> | Wait mode high frequency current at 3.0 V — all peripheral clocks disabled    | _    | 35   | _        | mA   | 2     |
| I <sub>DD_WAIT</sub> | Wait mode reduced frequency current at 3.0 V — all peripheral clocks disabled | —    | 15   | _        | mA   | 5     |
| I <sub>DD_VLPR</sub> | Very-low-power run mode current at 3.0 V — all peripheral clocks disabled     |      | N/A  |          | mA   | 6     |

Table continues on the next page...

- 2.  $V_{DD}$  = 3.3 V,  $T_A$  = 25 °C,  $f_{OSC}$  = 12 MHz (crystal),  $f_{SYS}$  = 96 MHz,  $f_{BUS}$  = 48MHz
- 3. Specified according to Annex D of IEC Standard 61967-2, Measurement of Radiated Emissions TEM Cell and Wideband TEM Cell Method

## 5.2.7 Designing with radiated emissions in mind

To find application notes that provide guidance on designing your system to minimize interference from radiated emissions:

- 1. Go to www.freescale.com.
- 2. Perform a keyword search for "EMC design."

### 5.2.8 Capacitance attributes

#### Table 8. Capacitance attributes

| Symbol            | Description                     | Min. | Max. | Unit |
|-------------------|---------------------------------|------|------|------|
| C <sub>IN_A</sub> | Input capacitance: analog pins  |      | 7    | pF   |
| C <sub>IN_D</sub> | Input capacitance: digital pins |      | 7    | pF   |

# 5.3 Switching specifications

## 5.3.1 Device clock specifications

### Table 9. Device clock specifications

| Symbol               | Description                                            | Min. | Max. | Unit | Notes |
|----------------------|--------------------------------------------------------|------|------|------|-------|
|                      | Normal run mode                                        | 9    | -    | -    | -     |
| f <sub>SYS</sub>     | System and core clock                                  | —    | 100  | MHz  |       |
| f <sub>SYS_USB</sub> | System and core clock when Full Speed USB in operation | 20   | _    | MHz  |       |
| f <sub>BUS</sub>     | Bus clock                                              | —    | 50   | MHz  |       |
| FB_CLK               | FlexBus clock                                          | —    | 50   | MHz  |       |
| f <sub>FLASH</sub>   | Flash clock                                            | _    | 25   | MHz  |       |
| f <sub>LPTMR</sub>   | LPTMR clock                                            |      | 25   | MHz  |       |

## 5.3.2 General switching specifications

These general purpose specifications apply to all signals configured for GPIO, UART, CAN, CMT, and I<sup>2</sup>C signals.

| Symbol | Description                                                                                                 | Min. | Max. | Unit                | Notes |
|--------|-------------------------------------------------------------------------------------------------------------|------|------|---------------------|-------|
|        | GPIO pin interrupt pulse width (digital glitch filter disabled) — Synchronous path                          | 1.5  | —    | Bus clock<br>cycles | 1, 2  |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter enabled) — Asynchronous path  | 100  | _    | ns                  | 3     |
|        | GPIO pin interrupt pulse width (digital glitch filter disabled, analog filter disabled) — Asynchronous path | 16   | —    | ns                  | 3     |
|        | External reset pulse width (digital glitch filter disabled)                                                 | 100  | —    | ns                  | 3     |
|        | Mode select (EZP_CS) hold time after reset deassertion                                                      | 2    | —    | Bus clock<br>cycles |       |
|        | Port rise and fall time (high drive strength)                                                               |      |      |                     | 4     |
|        | Slew disabled                                                                                               |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 12   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 6    | ns                  |       |
|        | Slew enabled                                                                                                |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 36   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 24   | ns                  |       |
|        | Port rise and fall time (low drive strength)                                                                |      |      |                     | 5     |
|        | Slew disabled                                                                                               |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 12   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 6    | ns                  |       |
|        | Slew enabled                                                                                                |      |      |                     |       |
|        | • $1.71 \le V_{DD} \le 2.7V$                                                                                | —    | 36   | ns                  |       |
|        | • $2.7 \le V_{DD} \le 3.6V$                                                                                 | —    | 24   | ns                  |       |

Table 10. General switching specifications

- 1. This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In Stop, VLPS, LLS, and VLLSx modes, the synchronizer is bypassed so shorter pulses can be recognized in that case.
- 2. The greater synchronous and asynchronous timing must be met.
- 3. This is the minimum pulse width that is guaranteed to be recognized as a pin interrupt request in Stop, VLPS, LLS, and VLLSx modes.
- 4. 75 pF load
- 5. 15 pF load

# 5.4 Thermal specifications

| Symbol | Description                                        | Min. | Max. | Unit |
|--------|----------------------------------------------------|------|------|------|
| J3     | TCLK clock pulse width                             |      |      |      |
|        | Boundary Scan                                      | 50   | —    | ns   |
|        | JTAG and CJTAG                                     | 25   | —    | ns   |
|        | Serial Wire Debug                                  | 12.5 | —    | ns   |
| J4     | TCLK rise and fall times                           | —    | 3    | ns   |
| J5     | Boundary scan input data setup time to TCLK rise   | 20   | —    | ns   |
| J6     | Boundary scan input data hold time after TCLK rise | 0    | —    | ns   |
| J7     | TCLK low to boundary scan output data valid        |      | 25   | ns   |
| J8     | TCLK low to boundary scan output high-Z            |      | 25   | ns   |
| J9     | TMS, TDI input data setup time to TCLK rise        | 8    | _    | ns   |
| J10    | TMS, TDI input data hold time after TCLK rise      | 1.4  | —    | ns   |
| J11    | TCLK low to TDO data valid                         |      | 22.1 | ns   |
| J12    | TCLK low to TDO high-Z                             |      | 22.1 | ns   |
| J13    | TRST assert time                                   | 100  | —    | ns   |
| J14    | TRST setup time (negation) to TCLK high            | 8    | —    | ns   |

Table 14. JTAG full voltage range electricals (continued)



Figure 5. Test clock input timing

| Symbol                | Description                                                                                           | Min. | Тур. | Max. | Unit | Notes |
|-----------------------|-------------------------------------------------------------------------------------------------------|------|------|------|------|-------|
| f <sub>osc_hi_2</sub> | Oscillator crystal or resonator frequency — high<br>frequency mode (high range)<br>(MCG_C2[RANGE]=1x) | 8    | _    | 32   | MHz  |       |
| f <sub>ec_extal</sub> | Input clock frequency (external clock mode)                                                           | —    | —    | 50   | MHz  | 1, 2  |
| t <sub>dc_extal</sub> | Input clock duty cycle (external clock mode)                                                          | 40   | 50   | 60   | %    |       |
| t <sub>cst</sub>      | Crystal startup time — 32 kHz low-frequency, low-power mode (HGO=0)                                   | —    | 750  | —    | ms   | 3, 4  |
|                       | Crystal startup time — 32 kHz low-frequency,<br>high-gain mode (HGO=1)                                | _    | 250  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), low-power mode<br>(HGO=0)          | _    | 0.6  | _    | ms   |       |
|                       | Crystal startup time — 8 MHz high-frequency<br>(MCG_C2[RANGE]=01), high-gain mode<br>(HGO=1)          | _    | 1    | _    | ms   |       |

Table 17. Oscillator frequency specifications (continued)

1. Other frequency limits may apply when external clock is being used as a reference for the FLL or PLL.

2. When transitioning from FBE to FEI mode, restrict the frequency of the input clock so that, when it is divided by FRDIV, it remains within the limits of the DCO input clock frequency.

3. Proper PC board layout procedures must be followed to achieve specifications.

4. Crystal startup time is defined as the time between the oscillator being enabled and the OSCINIT bit in the MCG\_S register being set.

### NOTE

The 32 kHz oscillator works in low power mode by default and cannot be moved into high power/gain mode.

## 6.3.3 32 kHz Oscillator Electrical Characteristics

This section describes the module electrical characteristics.

### 6.3.3.1 32 kHz oscillator DC electrical specifications Table 18. 32kHz oscillator DC electrical specifications

| Symbol                       | Description                                   | Min. | Тур. | Max. | Unit |
|------------------------------|-----------------------------------------------|------|------|------|------|
| V <sub>BAT</sub>             | Supply voltage                                | 1.71 | _    | 3.6  | V    |
| R <sub>F</sub>               | Internal feedback resistor                    | —    | 100  | —    | MΩ   |
| C <sub>para</sub>            | Parasitical capacitance of EXTAL32 and XTAL32 | _    | 5    | 7    | pF   |
| V <sub>pp</sub> <sup>1</sup> | Peak-to-peak amplitude of oscillation         | _    | 0.6  | _    | V    |

1. When a crystal is being used with the 32 kHz oscillator, the EXTAL32 and XTAL32 pins should only be connected to required oscillator components and must not be connected to any other devices.

| Symbol                   | Description                                                     | Min.     | Typ. <sup>1</sup> | Max. | Unit   | Notes |
|--------------------------|-----------------------------------------------------------------|----------|-------------------|------|--------|-------|
| t <sub>nvmretd1k</sub>   | Data retention after up to 1 K cycles                           | 20       | 100               | _    | years  |       |
| n <sub>nvmcycd</sub>     | Cycling endurance                                               | 10 K     | 50 K              |      | cycles | 2     |
|                          | FlexRAM a                                                       | s EEPROM |                   |      |        |       |
| t <sub>nvmretee100</sub> | Data retention up to 100% of write endurance                    | 5        | 50                | —    | years  |       |
| t <sub>nvmretee10</sub>  | Data retention up to 10% of write endurance                     | 20       | 100               |      | years  |       |
|                          | Write endurance                                                 |          |                   |      |        | 3     |
| n <sub>nvmwree16</sub>   | <ul> <li>EEPROM backup to FlexRAM ratio = 16</li> </ul>         | 35 K     | 175 K             | —    | writes |       |
| n <sub>nvmwree128</sub>  | <ul> <li>EEPROM backup to FlexRAM ratio = 128</li> </ul>        | 315 K    | 1.6 M             | —    | writes |       |
| n <sub>nvmwree512</sub>  | <ul> <li>EEPROM backup to FlexRAM ratio = 512</li> </ul>        | 1.27 M   | 6.4 M             | —    | writes |       |
| n <sub>nvmwree4k</sub>   | EEPROM backup to FlexRAM ratio = 4096                           | 10 M     | 50 M              | —    | writes |       |
| n <sub>nvmwree32k</sub>  | <ul> <li>EEPROM backup to FlexRAM ratio =<br/>32,768</li> </ul> | 80 M     | 400 M             | —    | writes |       |

Table 23. NVM reliability specifications (continued)

 Typical data retention values are based on measured response accelerated at high temperature and derated to a constant 25°C use profile. Engineering Bulletin EB618 does not apply to this technology. Typical endurance defined in Engineering Bulletin EB619.

2. Cycling endurance represents number of program/erase cycles at -40°C  $\leq$  T<sub>j</sub>  $\leq$  125°C.

3. Write endurance represents the number of writes to each FlexRAM location at -40°C ≤Tj ≤ 125°C influenced by the cycling endurance of the FlexNVM (same value as data flash) and the allocated EEPROM backup per subsystem. Minimum and typical values assume all byte-writes to FlexRAM.

## 6.4.1.5 Write endurance to FlexRAM for EEPROM

When the FlexNVM partition code is not set to full data flash, the EEPROM data set size can be set to any of several non-zero values.

The bytes not assigned to data flash via the FlexNVM partition code are used by the flash memory module to obtain an effective endurance increase for the EEPROM data. The built-in EEPROM record management system raises the number of program/erase cycles that can be attained prior to device wear-out by cycling the EEPROM data through a larger EEPROM NVM storage space.

While different partitions of the FlexNVM are available, the intention is that a single choice for the FlexNVM partition code and EEPROM data set size is used throughout the entire lifetime of a given application. The EEPROM endurance equation and graph shown below assume that only one configuration is ever used.

Writes\_subsystem = 
$$\frac{\text{EEPROM} - 2 \times \text{EEESPLIT} \times \text{EEESIZE}}{\text{EEESPLIT} \times \text{EEESIZE}} \times \text{Write_efficiency} \times n_{\text{nvmcycd}}$$

where

• Writes\_subsystem — minimum number of writes to each FlexRAM location for subsystem (each subsystem can have different endurance)

| Symbol            | Description    | Conditions                                                       | Min.   | Typ. <sup>1</sup> | Max.    | Unit | Notes |
|-------------------|----------------|------------------------------------------------------------------|--------|-------------------|---------|------|-------|
| C <sub>rate</sub> | ADC conversion | 16-bit mode                                                      |        |                   |         |      | 5     |
|                   | rate           | No ADC hardware averaging                                        | 37.037 | —                 | 461.467 | Ksps |       |
|                   |                | Continuous conversions<br>enabled, subsequent<br>conversion time |        |                   |         |      |       |

 Table 27.
 16-bit ADC operating conditions (continued)

- 1. Typical values assume  $V_{DDA}$  = 3.0 V, Temp = 25 °C,  $f_{ADCK}$  = 1.0 MHz, unless otherwise stated. Typical values are for reference only, and are not tested in production.
- 2. DC potential difference.
- This resistance is external to MCU. To achieve the best results, the analog source resistance must be kept as low as possible. The results in this data sheet were derived from a system that had < 8 Ω analog source resistance. The R<sub>AS</sub>/C<sub>AS</sub> time constant should be kept to < 1 ns.</li>
- 4. To use the maximum ADC conversion clock frequency, the ADHSC bit must be set and the ADLPC bit must be clear.
- 5. For guidelines and examples of conversion rate calculation, download the ADC calculator tool.



Figure 13. ADC input impedance equivalency diagram

### 6.6.1.2 16-bit ADC electrical characteristics Table 28. 16-bit ADC characteristics (V<sub>REFH</sub> = V<sub>DDA</sub>, V<sub>REFL</sub> = V<sub>SSA</sub>)

| Symbol               | Description    | Conditions <sup>1</sup> | Min.  | Typ. <sup>2</sup> | Max. | Unit | Notes |
|----------------------|----------------|-------------------------|-------|-------------------|------|------|-------|
| I <sub>DDA_ADC</sub> | Supply current |                         | 0.215 |                   | 1.7  | mA   | 3     |

Table continues on the next page ...

| Symbol              | Description            | Conditions <sup>1</sup>                         | Min. | Typ. <sup>2</sup>      | Max. | Unit  | Notes                                                                     |  |
|---------------------|------------------------|-------------------------------------------------|------|------------------------|------|-------|---------------------------------------------------------------------------|--|
| EIL                 | Input leakage<br>error |                                                 |      | $I_{In} \times R_{AS}$ |      | mV    | I <sub>In</sub> =<br>leakage<br>current                                   |  |
|                     |                        |                                                 |      |                        |      |       | (refer to<br>the MCU's<br>voltage<br>and current<br>operating<br>ratings) |  |
|                     | Temp sensor<br>slope   | Across the full temperature range of the device | 1.55 | 1.62                   | 1.69 | mV/°C |                                                                           |  |
| V <sub>TEMP25</sub> | Temp sensor<br>voltage | 25 °C                                           | 706  | 716                    | 726  | mV    |                                                                           |  |

### Table 28. 16-bit ADC characteristics ( $V_{REFH} = V_{DDA}$ , $V_{REFL} = V_{SSA}$ ) (continued)

- 1. All accuracy numbers assume the ADC is calibrated with  $V_{\mathsf{REFH}}$  =  $V_{\mathsf{DDA}}$
- Typical values assume V<sub>DDA</sub> = 3.0 V, Temp = 25°C, f<sub>ADCK</sub> = 2.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.
- The ADC supply current depends on the ADC conversion clock speed, conversion rate and the ADLPC bit (low power). For lowest power operation the ADLPC bit must be set, the HSC bit must be clear with 1 MHz ADC conversion clock speed.
- 4. 1 LSB =  $(V_{REFH} V_{REFL})/2^N$
- 5. ADC conversion clock < 16 MHz, Max hardware averaging (AVGE = %1, AVGS = %11)
- 6. Input data is 100 Hz sine wave. ADC conversion clock < 12 MHz.
- 7. Input data is 1 kHz sine wave. ADC conversion clock < 12 MHz.











Figure 18. Typical INL error vs. digital code



Figure 19. Offset at half scale vs. temperature

## 6.6.4 Voltage reference electrical specifications

| Table 34. | VREF full-range | operating | requirements |
|-----------|-----------------|-----------|--------------|
|-----------|-----------------|-----------|--------------|

| Symbol           | Description             | Min.                      | Max.                    | Unit | Notes |
|------------------|-------------------------|---------------------------|-------------------------|------|-------|
| V <sub>DDA</sub> | Supply voltage          | 1.71                      | 3.6                     | V    |       |
| T <sub>A</sub>   | Temperature             | Operating t<br>range of t | emperature<br>he device | °C   |       |
| CL               | Output load capacitance | 1(                        | 00                      | nF   | 1, 2  |

1. C<sub>L</sub> must be connected to VREF\_OUT if the VREF\_OUT functionality is being used for either an internal or external reference.

 The load capacitance should not exceed +/-25% of the nominal specified C<sub>L</sub> value over the operating temperature range of the device.

#### Peripheral operating requirements and behaviors

| Symbol              | Description                                                                                | Min.   | Тур.  | Max.   | Unit | Notes |
|---------------------|--------------------------------------------------------------------------------------------|--------|-------|--------|------|-------|
| V <sub>out</sub>    | Voltage reference output with factory trim at nominal V <sub>DDA</sub> and temperature=25C | 1.1915 | 1.195 | 1.1977 | V    |       |
| V <sub>out</sub>    | Voltage reference output — factory trim                                                    | 1.1584 | —     | 1.2376 | V    |       |
| V <sub>step</sub>   | Voltage reference trim step                                                                | _      | 0.5   | —      | mV   |       |
| V <sub>tdrift</sub> | Temperature drift (Vmax -Vmin across the full temperature range)                           | _      | _     | 80     | mV   |       |
| I <sub>bg</sub>     | Bandgap only current                                                                       | —      | _     | 80     | μA   | 1     |
| I <sub>lp</sub>     | Low-power buffer current                                                                   | _      | _     | 360    | uA   | 1     |
| I <sub>hp</sub>     | High-power buffer current                                                                  | _      | _     | 1      | mA   | 1     |
| $\Delta V_{LOAD}$   | Load regulation                                                                            |        |       |        | mV   | 1, 2  |
|                     | • current = + 1.0 mA                                                                       | _      | 2     | _      |      |       |
|                     | • current = - 1.0 mA                                                                       | _      | 5     | _      |      |       |
| T <sub>stup</sub>   | Buffer startup time                                                                        | —      | —     | 100    | μs   |       |
| V <sub>vdrift</sub> | Voltage drift (Vmax -Vmin across the full voltage range)                                   | _      | 2     | _      | mV   | 1     |

### Table 35. VREF full-range operating behaviors

1. See the chip's Reference Manual for the appropriate settings of the VREF Status and Control register.

2. Load regulation voltage is the difference between the VREF\_OUT voltage with no load vs. voltage with defined load

### Table 36. VREF limited-range operating requirements

| Symbol         | Description | Min. | Max. | Unit | Notes |
|----------------|-------------|------|------|------|-------|
| T <sub>A</sub> | Temperature | 0    | 50   | °C   |       |

### Table 37. VREF limited-range operating behaviors

| Symbol           | Description                                | Min.  | Max.  | Unit | Notes |
|------------------|--------------------------------------------|-------|-------|------|-------|
| V <sub>out</sub> | Voltage reference output with factory trim | 1.173 | 1.225 | V    |       |

# 6.7 Timers

See General switching specifications.

## 6.8 Communication interfaces

Peripheral operating requirements and behaviors

| Num | Description                               | Min.                 | Max. | Unit        |
|-----|-------------------------------------------|----------------------|------|-------------|
|     | Operating voltage                         | 1.71                 | 3.6  | V           |
| S11 | I2S_BCLK cycle time (input)               | 8 x t <sub>SYS</sub> | —    | ns          |
| S12 | I2S_BCLK pulse width high/low (input)     | 45%                  | 55%  | MCLK period |
| S13 | I2S_FS input setup before I2S_BCLK        | 10                   | —    | ns          |
| S14 | I2S_FS input hold after I2S_BCLK          | 3.5                  | —    | ns          |
| S15 | I2S_BCLK to I2S_TXD/I2S_FS output valid   |                      | 28.6 | ns          |
| S16 | I2S_BCLK to I2S_TXD/I2S_FS output invalid | 0                    | —    | ns          |
| S17 | I2S_RXD setup before I2S_BCLK             | 10                   | —    | ns          |
| S18 | I2S_RXD hold after I2S_BCLK               | 2                    |      | ns          |

 Table 49.
 I<sup>2</sup>S slave mode timing (full voltage range)

# 6.9 Human-machine interfaces (HMI)

## 6.9.1 TSI electrical specifications

Table 50. TSI electrical specifications

| Symbol               | Description                                                                   | Min.  | Тур.   | Max.  | Unit     | Notes |
|----------------------|-------------------------------------------------------------------------------|-------|--------|-------|----------|-------|
| V <sub>DDTSI</sub>   | Operating voltage                                                             | 1.71  | —      | 3.6   | V        |       |
| C <sub>ELE</sub>     | Target electrode capacitance range                                            | 1     | 20     | 500   | pF       | 1     |
| f <sub>REFmax</sub>  | Reference oscillator frequency                                                | _     | 5.5    | 12.7  | MHz      | 2     |
| f <sub>ELEmax</sub>  | Electrode oscillator frequency                                                | _     | 0.5    | 4.0   | MHz      | 3     |
| C <sub>REF</sub>     | Internal reference capacitor                                                  | 0.5   | 1      | 1.2   | pF       |       |
| V <sub>DELTA</sub>   | Oscillator delta voltage                                                      | 100   | 600    | 760   | mV       | 4     |
| I <sub>REF</sub>     | Reference oscillator current source base current<br>• 1uA setting (REFCHRG=0) |       | 1.133  | 1.5   | μΑ       | 3,5   |
|                      | <ul> <li>32uA setting (REFCHRG=31)</li> </ul>                                 | —     | 36     | 50    |          |       |
| I <sub>ELE</sub>     | Electrode oscillator current source base current<br>• 1uA setting (EXTCHRG=0) | _     | 1.133  | 1.5   | μA       | 3,6   |
|                      | 32uA setting (EXTCHRG=31)                                                     | —     | 36     | 50    |          |       |
| Pres5                | Electrode capacitance measurement precision                                   | _     | 8.3333 | 38400 | fF/count | 7     |
| Pres20               | Electrode capacitance measurement precision                                   | _     | 8.3333 | 38400 | fF/count | 8     |
| Pres100              | Electrode capacitance measurement precision                                   | _     | 8.3333 | 38400 | fF/count | 9     |
| MaxSens              | Maximum sensitivity                                                           | 0.003 | 12.5   | —     | fF/count | 10    |
| Res                  | Resolution                                                                    | —     | —      | 16    | bits     |       |
| T <sub>Con20</sub>   | Response time @ 20 pF                                                         | 8     | 15     | 25    | μs       | 11    |
| I <sub>TSI_RUN</sub> | Current added in run mode                                                     | —     | 55     | —     | μA       |       |
| I <sub>TSI_LP</sub>  | Low power mode current adder                                                  | _     | 1.3    | 2.5   | μΑ       | 12    |

1. The TSI module is functional with capacitance values outside this range. However, optimal performance is not guaranteed.

2. CAPTRM=7, DELVOL=7, and fixed external capacitance of 20 pF.

#### Pinout

| 81<br>Map<br>Bga | 80<br>LQFP | Pin Name           | Default                              | ALTO                                 | ALT1               | ALT2      | ALT3            | ALT4             | ALT5                                       | ALT6            | ALT7 | EzPort |
|------------------|------------|--------------------|--------------------------------------|--------------------------------------|--------------------|-----------|-----------------|------------------|--------------------------------------------|-----------------|------|--------|
| G8               | 46         | PTB3               | ADC0_SE13/<br>TSI0_CH8               | ADC0_SE13/<br>TSI0_CH8               | PTB3               | I2C0_SDA  | UARTO_CTS_<br>b |                  |                                            | FTM0_FLT0       |      |        |
| D10              | 47         | PTB10              | ADC1_SE14                            | ADC1_SE14                            | PTB10              | SPI1_PCS0 | UART3_RX        |                  | FB_AD19                                    | FTM0_FLT1       |      |        |
| C10              | 48         | PTB11              | ADC1_SE15                            | ADC1_SE15                            | PTB11              | SPI1_SCK  | UART3_TX        |                  | FB_AD18                                    | FTM0_FLT2       |      |        |
| -                | 49         | VSS                | VSS                                  | VSS                                  |                    |           |                 |                  |                                            |                 |      |        |
| _                | 50         | VDD                | VDD                                  | VDD                                  |                    |           |                 |                  |                                            |                 |      |        |
| B10              | 51         | PTB16              | TSI0_CH9                             | TSI0_CH9                             | PTB16              | SPI1_SOUT | UART0_RX        |                  | FB_AD17                                    | EWM_IN          |      |        |
| E9               | 52         | PTB17              | TSI0_CH10                            | TSI0_CH10                            | PTB17              | SPI1_SIN  | UARTO_TX        |                  | FB_AD16                                    | EWM_OUT_b       |      |        |
| D9               | 53         | PTB18              | TSI0_CH11                            | TSI0_CH11                            | PTB18              | CAN0_TX   | FTM2_CH0        | I2S0_TX_<br>BCLK | FB_AD15                                    | FTM2_QD_<br>PHA |      |        |
| C9               | 54         | PTB19              | TSI0_CH12                            | TSI0_CH12                            | PTB19              | CAN0_RX   | FTM2_CH1        | I2S0_TX_FS       | FB_OE_b                                    | FTM2_QD_<br>PHB |      |        |
| B9               | 55         | PTC0               | ADC0_SE14/<br>TSI0_CH13              | ADC0_SE14/<br>TSI0_CH13              | PTC0               | SPI0_PCS4 | PDB0_EXTRG      | I2S0_TXD         | FB_AD14                                    |                 |      |        |
| D8               | 56         | PTC1/<br>LLWU_P6   | ADC0_SE15/<br>TSI0_CH14              | ADC0_SE15/<br>TSI0_CH14              | PTC1/<br>LLWU_P6   | SPI0_PCS3 | UART1_RTS_<br>b | FTM0_CH0         | FB_AD13                                    |                 |      |        |
| C8               | 57         | PTC2               | ADC0_SE4b/<br>CMP1_IN0/<br>TSI0_CH15 | ADC0_SE4b/<br>CMP1_IN0/<br>TSI0_CH15 | PTC2               | SPI0_PCS2 | UART1_CTS_<br>b | FTM0_CH1         | FB_AD12                                    |                 |      |        |
| B8               | 58         | PTC3/<br>LLWU_P7   | CMP1_IN1                             | CMP1_IN1                             | PTC3/<br>LLWU_P7   | SPI0_PCS1 | UART1_RX        | FTM0_CH2         | FB_CLKOUT                                  |                 |      |        |
| _                | 59         | VSS                | VSS                                  | VSS                                  |                    |           |                 |                  |                                            |                 |      |        |
| _                | 60         | VDD                | VDD                                  | VDD                                  |                    |           |                 |                  |                                            |                 |      |        |
| A8               | 61         | PTC4/<br>LLWU_P8   |                                      |                                      | PTC4/<br>LLWU_P8   | SPI0_PCS0 | UART1_TX        | FTM0_CH3         | FB_AD11                                    | CMP1_OUT        |      |        |
| D7               | 62         | PTC5/<br>LLWU_P9   |                                      |                                      | PTC5/<br>LLWU_P9   | SPI0_SCK  |                 | LPT0_ALT2        | FB_AD10                                    | CMP0_OUT        |      |        |
| C7               | 63         | PTC6/<br>LLWU_P10  | CMP0_IN0                             | CMP0_IN0                             | PTC6/<br>LLWU_P10  | SPI0_SOUT | PDB0_EXTRG      |                  | FB_AD9                                     |                 |      |        |
| B7               | 64         | PTC7               | CMP0_IN1                             | CMP0_IN1                             | PTC7               | SPI0_SIN  |                 |                  | FB_AD8                                     |                 |      |        |
| A7               | 65         | PTC8               | ADC1_SE4b/<br>CMP0_IN2               | ADC1_SE4b/<br>CMP0_IN2               | PTC8               |           | I2S0_MCLK       | I2S0_CLKIN       | FB_AD7                                     |                 |      |        |
| D6               | 66         | PTC9               | ADC1_SE5b/<br>CMP0_IN3               | ADC1_SE5b/<br>CMP0_IN3               | PTC9               |           |                 | I2S0_RX_<br>BCLK | FB_AD6                                     | FTM2_FLT0       |      |        |
| C6               | 67         | PTC10              | ADC1_SE6b/<br>CMP0_IN4               | ADC1_SE6b/<br>CMP0_IN4               | PTC10              | I2C1_SCL  |                 | I2S0_RX_FS       | FB_AD5                                     |                 |      |        |
| C5               | 68         | PTC11/<br>LLWU_P11 | ADC1_SE7b                            | ADC1_SE7b                            | PTC11/<br>LLWU_P11 | I2C1_SDA  |                 | I2S0_RXD         | FB_RW_b                                    |                 |      |        |
| _                | 69         | VSS                | VSS                                  | VSS                                  |                    |           |                 |                  |                                            |                 |      |        |
| -                | 70         | VDD                | VDD                                  | VDD                                  |                    |           |                 |                  |                                            |                 |      |        |
| D5               | 71         | PTC16              |                                      |                                      | PTC16              | CAN1_RX   | UART3_RX        |                  | FB_CS5_b/<br>FB_TSIZ1/<br>FB_BE23_16_<br>b |                 |      |        |
| C4               | 72         | PTC17              |                                      |                                      | PTC17              | CAN1_TX   | UART3_TX        |                  | FB_CS4_b/<br>FB_TSIZ0/                     |                 |      |        |

|   | 1                                 | 2                                 | 3                                                | 4      | 5                                   | 6     | 7        | 8     | 9     | 10    | 11      |   |
|---|-----------------------------------|-----------------------------------|--------------------------------------------------|--------|-------------------------------------|-------|----------|-------|-------|-------|---------|---|
| A | PTD7                              | PTD5                              | PTD4                                             | NC     | NC                                  | NC    | PTC8     | PTC4  | NC    | NC    | NC      | A |
| в | NC                                | PTD6                              | PTD3                                             | NC     | NC                                  | NC    | PTC7     | PTC3  | PTC0  | PTB16 | NC      | в |
| С | NC                                | NC                                | PTD2                                             | PTC17  | PTC11                               | PTC10 | PTC6     | PTC2  | PTB19 | PTB11 | NC      | с |
| D | NC                                | NC                                | PTD1                                             | PTD0   | PTC16                               | PTC9  | PTC5     | PTC1  | PTB18 | PTB10 | NC      | D |
| E | NC                                | PTE2                              | PTE1                                             | PTE0   | VDD                                 | VDD   | VDD      | NC    | PTB17 | NC    | NC      | Е |
| F | USB0_DP                           | USB0_DM                           | NC                                               | PTE3   | VDDA                                | VSSA  | VSS      | NC    | NC    | NC    | NC      | F |
| G | VOUT33                            | VREGIN                            | VSS                                              | PTE5   | VREFH                               | VREFL | VSS      | PTB3  | PTB2  | PTB1  | PTB0    | G |
| н | NC                                | NC                                | NC                                               | NC     | NC                                  | NC    | PTE4     | PTA1  | PTA3  | PTA17 | NC      | н |
| J | NC                                | NC                                | NC                                               | NC     | NC                                  | PTA0  | PTA2     | PTA4  | NC    | PTA16 | RESET_b | J |
| к | PGA0_DP/<br>ADC0_DP0/<br>ADC1_DP3 | PGA0_DM/<br>ADC0_DM0/<br>ADC1_DM3 | NC                                               | NC     | DAC0_OUT/<br>CMP1_IN3/<br>ADC0_SE23 | VBAT  | PTA5     | PTA12 | PTA14 | VSS   | PTA19   | к |
| L | PGA1_DP/<br>ADC1_DP0/<br>ADC0_DP3 | PGA1_DM/<br>ADC1_DM0/<br>ADC0_DM3 | VREF_OUT/<br>CMP1_IN5/<br>CMP0_IN5/<br>ADC1_SE18 | XTAL32 | EXTAL32                             | VSS   | RESERVED | PTA13 | PTA15 | VDD   | PTA18   | L |
|   | 1                                 | 2                                 | 3                                                | 4      | 5                                   | 6     | 7        | 8     | 9     | 10    | 11      |   |

Figure 28. K20 81 MAPBGA Pinout Diagram