Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | PIC | | Core Size | 8-Bit | | Speed | 48MHz | | Connectivity | I <sup>2</sup> C, LINbus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, LCD, LVD, POR, PWM, WDT | | Number of I/O | 67 | | Program Memory Size | 64KB (32K x 16) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 3923 x 8 | | Voltage - Supply (Vcc/Vdd) | 2V ~ 3.6V | | Data Converters | A/D 12x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 80-TQFP | | Supplier Device Package | 80-TQFP (12x12) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/pic18f86j93-i-pt | #### Note the following details of the code protection feature on Microchip devices: - Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION. INCLUDING BUT NOT LIMITED TO ITS CONDITION. QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights. #### **Trademarks** The Microchip name and logo, the Microchip logo, dsPIC, Keeloq, Keeloq logo, MPLAB, PIC, PICmicro, PICSTART, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A. Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, ICEPIC, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, nanoWatt XLP, Omniscient Code Generation, PICC, PICC-18, PICkit, PICDEM, PICDEM.net, PICtail, PIC32 logo, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. $\ensuremath{\mathsf{SQTP}}$ is a service mark of Microchip Technology Incorporated in the U.S.A. All other trademarks mentioned herein are property of their respective companies. © 2009, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved. Printed on recycled paper. QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002 Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. ### **Special Microcontroller Features:** - 10,000 Erase/Write Cycle Flash Program Memory, Typical - Flash Retention 20 Years, Minimum - Self-Programmable under Software Control - Flash Program Memory has Word Write Capability for Data EEPROM Emulators - · Priority Levels for Interrupts - 8 x 8 Single-Cycle Hardware Multiplier - Extended Watchdog Timer (WDT): - Programmable period from 4 ms to 131s - In-Circuit Serial Programming<sup>™</sup> (ICSP<sup>™</sup>) via Two Pins - In-Circuit Debug via Two Pins - Operating Voltage Range: 2.0V to 3.6V - 5.5V Tolerant Input (digital pins only) - Selectable Open-Drain Configuration for Serial Communication and CCP Pins for Driving Outputs up to 5V - On-Chip 2.5V Regulator ### Pin Diagrams - PIC18F6XJ93 ### 1.0 DEVICE OVERVIEW This document contains device-specific information for the following devices: PIC18F66J93PIC18F67J93PIC18F86J93PIC18F87J93 Note: This data sheet documents only the devices' features and specifications that are in addition to the features and specifications of the PIC18F87J90 family devices. For information on the features and specifications shared by the PIC18F87J93 family and PIC18F87J90 family devices, see the "PIC18F87J90 Family Data Sheet" (DS39933). The PIC18F87J93 family of devices offers the advantages of all PIC18 microcontrollers – high computational performance, a rich feature set and economical price – with the addition of a versatile, on-chip LCD driver. These features make the PIC18F87J93 family a logical choice for many high-performance applications where price is a primary consideration. ### 1.1 Special Features - 12-Bit A/D Converter: The PIC18F87J93 family implements a 12-bit A/D converter. A/D converters in both families incorporate programmable acquisition time. This allows for a channel to be selected and a conversion to be initiated, without waiting for a sampling period and thus, reducing code overhead. - Data RAM: The PIC18F87J93 family devices have 3,923 bytes of RAM. ## 1.2 Details on Individual Family Members Devices in the PIC18F87J93 family are available in 64-pin and 80-pin packages. Block diagrams for the two groups are shown in Figure 1-1 and Figure 1-2. The devices are differentiated from each other in the following ways: - Flash Program Memory (64 Kbytes for PIC18FX6J93 devices and 128 Kbytes for PIC18FX7J93). - LCD Pixels: - 64-pin devices 132 pixels (33 SEGs x 4 COMs) - 80-pin devices 192 pixels (48 SEGs x 4 COMs) - I/O Ports (seven bidirectional ports on PIC18F6XJ93 devices and nine bidirectional ports on PIC18F8XJ93 devices). All other features for devices in this family are identical and are summarized in Table 1-1 and Table 1-2. The devices' block diagrams are given in Figure 1-1 and Figure 1-2. The pinouts for all devices are listed in Table 1-3 and Table 1-4. TABLE 1-1: DEVICE FEATURES FOR THE PIC18F6XJ93 (64-PIN DEVICES) | Features | PIC18F66J93 | PIC18F67J93 | | | | |----------------------------------------|---------------------------------------------------------------------------------|------------------------------|--|--|--| | Operating Frequency | DC – 48 MHz | | | | | | Program Memory (Bytes) | 64K | 128K | | | | | Program Memory (Instructions) | 32,768 | 65,536 | | | | | Data Memory (Bytes) | 3,923 | 3,923 | | | | | Interrupt Sources | 2 | 9 | | | | | I/O Ports | Ports A, B, C | C, D, E, F, G | | | | | LCD Driver (available pixels to drive) | 132 (33 SEG | s x 4 COMs) | | | | | Timers | 4 | | | | | | Comparators | 2 | | | | | | СТМИ | Ye | es | | | | | RTCC | Ye | es | | | | | Capture/Compare/PWM Modules | 2 | 2 | | | | | Serial Communications | MSSP, Addressable US. | ART, Enhanced USART | | | | | 12-Bit Analog-to-Digital Module | 12 Input ( | Channels | | | | | Resets (and Delays) | POR, BOR, RESET Instruction, Stack Full, Stack Underflow, MCLR, WDT (PWRT, OST) | | | | | | Instruction Set | 75 Instructions, 83 with Exter | nded Instruction Set Enabled | | | | | Packages | 64-Pin | TQFP | | | | TABLE 1-2: DEVICE FEATURES FOR THE PIC18F8XJ93 (80-PIN DEVICES) | Features | PIC18F86J93 | PIC18F87J93 | | | | | |----------------------------------------|--------------------------------------------------------------------------------|------------------------------|--|--|--|--| | Operating Frequency | DC – 48 MHz | | | | | | | Program Memory (Bytes) | 64K | 128K | | | | | | Program Memory (Instructions) | 32,768 | 65,536 | | | | | | Data Memory (Bytes) | 3,923 | 3,923 | | | | | | Interrupt Sources | 2 | 9 | | | | | | I/O Ports | Ports A, B, C, | D, E, F, G, H, J | | | | | | LCD Driver (available pixels to drive) | 192 (48 SEGs x 4 COMs) | | | | | | | Timers | 4 | 1 | | | | | | Comparators | 2 | | | | | | | СТМИ | Yes | | | | | | | RTCC | Ye | Yes | | | | | | Capture/Compare/PWM Modules | 2 | | | | | | | Serial Communications | MSSP, Addressable US | ART, Enhanced USART | | | | | | 12-Bit Analog-to-Digital Module | 12 Input ( | Channels | | | | | | Resets (and Delays) | POR, BOR, RESET Instruction, Stack Full, Stack Underflow, MCLR, WD (PWRT, OST) | | | | | | | Instruction Set | 75 Instructions, 83 with Exter | nded Instruction Set Enabled | | | | | | Packages | 80-Pin TQFP | | | | | | **TABLE 1-4:** PIC18F8XJ93 (80-PIN DEVICE) PINOUT I/O DESCRIPTIONS (CONTINUED) | Din Name | Pin Number | Pin | Buffer | Description | |---------------------------------------------------|------------|----------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------| | Pin Name | TQFP | Туре | Туре | Description | | | | | | PORTG is a bidirectional I/O port. | | RG0/LCDBIAS0<br>RG0<br>LCDBIAS0 | 5 | I/O<br>I | ST<br>Analog | Digital I/O.<br>BIAS0 input for LCD. | | RG1/TX2/CK2<br>RG1<br>TX2<br>CK2 | 6 | I/O<br>O<br>I/O | ST<br>—<br>ST | Digital I/O. AUSART asynchronous transmit. AUSART synchronous clock (see related RX2/DT2). | | RG2/RX2/DT2/VLCAP1<br>RG2<br>RX2<br>DT2<br>VLCAP1 | 7 | I/O<br>I<br>I/O<br>I | ST<br>ST<br>ST<br>Analog | Digital I/O. AUSART asynchronous receive. AUSART synchronous data (see related TX2/CK2). LCD charge pump capacitor input. | | RG3/VLCAP2<br>RG3<br>VLCAP2 | 8 | I/O<br>I | ST<br>Analog | Digital I/O.<br>LCD charge pump capacitor input. | | RG4/SEG26/RTCC<br>RG4<br>SEG26<br>RTCC | 10 | I/O<br>O<br>O | ST<br>Analog<br>— | Digital I/O.<br>SEG26 output for LCD.<br>RTCC output. | **Legend:** TTL = TTL compatible input ST = Schmitt Trigger input with CMOS levels Analog = Analog input = Input = Output = Power OD = Open-Drain (no P diode to VDD) CMOS = CMOS compatible input or output Note 1: Default assignment for CCP2 when the CCP2MX Configuration bit is set. 2: Alternate assignment for CCP2 when the CCP2MX Configuration bit is cleared. TABLE 1-4: PIC18F8XJ93 (80-PIN DEVICE) PINOUT I/O DESCRIPTIONS (CONTINUED) | Pin Name | Pin Number | Pin | Buffer | Description | |---------------------------|------------|----------|--------------|---------------------------------------| | Fill Name | TQFP | Туре | Туре | Description | | | | | | PORTH is a bidirectional I/O port. | | RH0/SEG47<br>RH0<br>SEG47 | 79 | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG47 output for LCD. | | RH1/SEG46<br>RH1<br>SEG46 | 80 | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG46 output for LCD. | | RH2/SEG45<br>RH2<br>SEG45 | 1 | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG45 output for LCD. | | RH3/SEG44<br>RH3<br>SEG44 | 2 | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG44 output for LCD. | | RH4/SEG40<br>RH4<br>SEG40 | 22 | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG40 output for LCD. | | RH5/SEG41<br>RH5<br>SEG41 | 21 | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG41 output for LCD. | | RH6/SEG42<br>RH6<br>SEG42 | 20 | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG42 output for LCD. | | RH7/SEG43<br>RH7<br>SEG43 | 19 | I/O<br>O | ST<br>Analog | Digital I/O.<br>SEG43 output for LCD. | **Legend:** TTL = TTL compatible input CMOS = CMOS compatible input or output ST = Schmitt Trigger input with CMOS levels Analog = Analog input I = Input O = Output P = Power OD = Open-Drain (no P diode to VDD) Note 1: Default assignment for CCP2 when the CCP2MX Configuration bit is set. 2: Alternate assignment for CCP2 when the CCP2MX Configuration bit is cleared. © 2009 Microchip Technology Inc. Preliminary DS39948A-page 25 # 2.0 12-BIT ANALOG-TO-DIGITAL CONVERTER (A/D) MODULE The Analog-to-Digital (A/D) converter module has 12 inputs for all PIC18F87J93 family devices. This module allows conversion of an analog input signal to a corresponding 12-bit digital number. The module has these registers: - A/D Result High Register (ADRESH) - A/D Result Low Register (ADRESL) - A/D Control Register 0 (ADCON0) - A/D Control Register 1 (ADCON1) - A/D Control Register 2 (ADCON2) The ADCON0 register, shown in Register 2-1, controls the operation of the A/D module. The ADCON1 register, shown in Register 2-2, configures the functions of the port pins. The ADCON2 register, shown in Register 2-3, configures the A/D clock source, programmed acquisition time and justification. #### REGISTER 2-1: ADCON0: A/D CONTROL REGISTER 0 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |-------|-----|-------|-------|-------|-------|---------|-------| | ADCAL | _ | CHS3 | CHS2 | CHS1 | CHS0 | GO/DONE | ADON | | bit 7 | | | | | | | bit 0 | | Legend: | | | | |-------------------|------------------|-----------------------------|--------------------| | R = Readable bit | W = Writable bit | U = Unimplemented bit, read | d as '0' | | -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared | x = Bit is unknown | bit 7 ADCAL: A/D Calibration bit 1 = Calibration is performed on next A/D conversion 0 = Normal A/D converter operation (no calibration is performed) bit 6 **Unimplemented:** Read as '0' bit 5-2 CHS<3:0>: Analog Channel Select bits 0000 = Channel 00 (AN0) 0001 = Channel 01 (AN1) 0010 = Channel 02 (AN2) 0011 = Channel 03 (AN3) 0100 = Channel 04 (AN4) 0101 = Channel 05 (AN5) 0110 = Channel 06 (AN6) 0111 = Channel 07 (AN7) 1000 = Channel 08 (AN8) 1001 = Channel 09 (AN9) 1010 = Channel 10 (AN10) 1011 = Channel 11 (AN11) 11xx = Unused bit 1 GO/DONE: A/D Conversion Status bit When ADON = 1: 1 = A/D conversion in progress 0 = A/D Idle bit 0 ADON: A/D On bit 1 = A/D converter module is enabled 0 = A/D converter module is disabled ### REGISTER 2-2: ADCON1: A/D CONTROL REGISTER 1 | R/W-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | |---------|-----|-------|-------|-------|-------|-------|-------| | TRIGSEL | _ | VCFG1 | VCFG0 | PCFG3 | PCFG2 | PCFG1 | PCFG0 | | bit 7 | | | | | | | bit 0 | Legend: R = Readable bit W = Writable bit U = Unimplemented bit, read as '0' -n = Value at POR '1' = Bit is set '0' = Bit is cleared x = Bit is unknown bit 7 TRIGSEL: Special Trigger Select bit 1 = Selects the special trigger from the CTMU0 = Selects the special trigger from the CCP2 bit 6 Unimplemented: Read as '0' bit 5 **VCFG1:** Voltage Reference Configuration bit (VREF- source) 1 = VREF- (AN2) 0 = AVss bit 4 **VCFG0:** Voltage Reference Configuration bit (VREF+ source) 1 = VREF+ (AN3) 0 = AVDD bit 3-0 **PCFG<3:0>:** A/D Port Configuration Control bits: | PCFG<3:0> | AN11 | AN10 | AN9 | AN8 | AN7 | AN6 | AN5 | AN4 | AN3 | AN2 | AN1 | AN0 | |-----------|------|------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | 0000 | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 0001 | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 0010 | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 0011 | А | Α | Α | Α | Α | Α | Α | Α | Α | Α | А | Α | | 0100 | D | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | Α | | 0101 | D | D | Α | Α | Α | Α | Α | Α | Α | Α | А | Α | | 0110 | D | D | D | Α | Α | Α | Α | Α | Α | Α | А | Α | | 0111 | D | D | D | D | Α | Α | Α | Α | Α | Α | А | Α | | 1000 | D | D | D | D | D | Α | Α | Α | Α | Α | Α | Α | | 1001 | D | D | D | D | D | D | Α | Α | Α | Α | А | Α | | 1010 | D | D | D | D | D | D | D | Α | Α | Α | Α | Α | | 1011 | D | D | D | D | D | D | D | D | Α | Α | Α | Α | | 1100 | D | D | D | D | D | D | D | D | D | Α | А | Α | | 1101 | D | D | D | D | D | D | D | D | D | D | Α | Α | | 1110 | D | D | D | D | D | D | D | D | D | D | D | Α | | 1111 | D | D | D | D | D | D | D | D | D | D | D | D | A = Analog input D = Digital I/O The analog reference voltage is software selectable to either the device's positive and negative supply voltage (AVDD and AVSS) or the voltage level on the RA3/AN3/VREF+ and RA2/AN2/VREF- pins. The A/D converter has a unique feature of being able to operate while the device is in Sleep mode. To operate in Sleep, the A/D conversion clock must be derived from the A/D's internal RC oscillator. The output of the sample and hold is the input into the converter, which generates the result via successive approximation. Each port pin associated with the A/D converter can be configured as an analog input or as a digital I/O. The ADRESH and ADRESL registers contain the result of the A/D conversion. When the A/D conversion is complete, the result is <u>loaded</u> into the ADRESH:ADRESL register pair, the GO/DONE bit (ADCON0<1>) is cleared and the A/D Interrupt Flag bit, ADIF, is set. A device Reset forces all registers to their Reset state. This forces the A/D module to be turned off and any conversion in progress is aborted. The value in the ADRESH:ADRESL register pair is not modified for a Power-on Reset. These registers will contain unknown data after a Power-on Reset. The block diagram of the A/D module is shown in Figure 2-1. FIGURE 2-1: A/D BLOCK DIAGRAM<sup>(1,2)</sup> ### 2.2 Selecting and Configuring Automatic Acquisition Time The ADCON2 register allows the user to select an acquisition time that occurs each time the GO/DONE bit is set. When the GO/DONE bit is set, sampling is stopped and a conversion begins. The user is responsible for ensuring the required acquisition time has passed between selecting the desired input channel and setting the GO/DONE bit. This occurs when the ACQT<2:0> bits (ADCON2<5:3>) remain in their Reset state ('000') and is compatible with devices that do not offer programmable acquisition times. If desired, the ACQT bits can be set to select a programmable acquisition time for the A/D module. When the GO/DONE bit is set, the A/D module continues to sample the input for the selected acquisition time, then automatically begins a conversion. Since the acquisition time is programmed, there may be no need to wait for an acquisition time between selecting a channel and setting the GO/DONE bit. In either case, when the conversion is completed, the GO/DONE bit is cleared, the ADIF flag is set and the A/D begins sampling the currently selected channel again. If an acquisition time is programmed, there is nothing to indicate if the acquisition time has ended or if the conversion has begun. # 2.3 Selecting the A/D Conversion Clock The A/D conversion time per bit is defined as TAD. The A/D conversion requires 11 TAD per 12-bit conversion. The source of the A/D conversion clock is software selectable. There are seven possible options for TAD: - 2 Tosc - 4 Tosc - 8 Tosc - 16 Tosc - 32 Tosc - 64 Tosc - · Internal RC Oscillator For correct A/D conversions, the A/D conversion clock (TAD) must be as short as possible but greater than the minimum TAD. Table 2-1 shows the resultant TAD times derived from the device operating frequencies and the A/D clock source selected. TABLE 2-1: TAD vs. DEVICE OPERATING FREQUENCIES | AD Clock S | AD Clock Source (TAD) | | | | | | | |-------------------|-----------------------|-------------------------|--|--|--|--|--| | Operation | ADCS<2:0> | Device<br>Frequency | | | | | | | 2 Tosc | 000 | 2.86 MHz | | | | | | | 4 Tosc | 100 | 5.71 MHz | | | | | | | 8 Tosc | 001 | 11.43 MHz | | | | | | | 16 Tosc | 101 | 22.86 MHz | | | | | | | 32 Tosc | 010 | 40.0 MHz | | | | | | | 64 Tosc | 110 | 40.0 MHz | | | | | | | RC <sup>(2)</sup> | x11 | 1.00 MHz <sup>(1)</sup> | | | | | | - Note 1: The RC source has a typical TAD time of $4 \mu s$ . - 2: For device frequencies above 1 MHz, the device must be in Sleep mode for the entire conversion or the A/D accuracy may be out of specification. ### 2.4 Configuring Analog Port Pins The ADCON1, TRISA, TRISF and TRISH registers control the operation of the A/D port pins. The port pins needed as analog inputs must have their corresponding TRIS bits set (input). If the TRIS bit is cleared (output), the digital output level (VOH or VOL) will be converted The A/D operation is independent of the state of the CHS<3:0> bits and the TRIS bits. - Note 1: When reading the PORT register, all pins configured as analog input channels will read as cleared (a low level). Pins configured as digital inputs will convert an analog input. Analog levels on a digitally configured input will be accurately converted. - 2: Analog levels on any pin defined as a digital input may cause the digital input buffer to consume current out of the device's specification limits. #### 2.5 A/D Conversions Figure 2-3 shows the operation of the A/D converter after the GO/DONE bit has been set and the ACQT<2:0> bits are cleared. A conversion is started after the following instruction to allow entry into Sleep mode before the conversion begins. Figure 2-4 shows the operation of the A/D converter after the GO/DONE bit has been set; the ACQT<2:0> bits are set to '010' and a 4 TAD acquisition time is selected before the conversion starts. Clearing the GO/DONE bit during a conversion will abort the current conversion. The A/D Result register pair will NOT be updated with the partially completed A/D conversion sample. This means the ADRESH:ADRESL registers will continue to contain the value of the last completed conversion (or the last value written to the ADRESH:ADRESL registers). After the A/D conversion is completed or aborted, a 2 TAD wait is required before the next acquisition can be started. After this wait, acquisition on the selected channel is automatically started. ote: The GO/DONE bit should **NOT** be set in the same instruction that turns on the A/D. ### 2.6 Use of the CCP2 Trigger An A/D conversion can be started by the "Special Event Trigger" of the CCP2 module. This requires that the CCP2M<3:0> bits (CCP2CON<3:0>) be programmed as '1011' and that the A/D module is enabled (ADON bit is set). When the trigger occurs, the GO/DONE bit will be set, starting the A/D acquisition and conversion, and the Timer1 (or Timer3) counter will be reset to zero. Timer1 (or Timer3) is reset to automatically repeat the A/D acquisition period with minimal software overhead (moving ADRESH:ADRESL to the desired location). The appropriate analog input channel must be selected and the minimum acquisition period is either timed by the user, or an appropriate TACQ time is selected before the Special Event Trigger sets the GO/DONE bit (starts a conversion). If the A/D module is not enabled (ADON is cleared), the Special Event Trigger will be ignored by the A/D module but will still reset the Timer1 (or Timer3) counter. ### FIGURE 2-3: A/D CONVERSION TAD CYCLES (ACQT<2:0> = 000, TACQ = 0) ### FIGURE 2-4: A/D CONVERSION TAD CYCLES (ACQT<2:0> = 010, TACQ = 4 TAD) # 3.0 SPECIAL FEATURES OF THE CPU - Note 1: This section documents only the CPU features that are different from, or in addition to, the features of the PIC18F87J90 family devices. - 2: For additional details on the Configuration bits, refer to **Section 24.1 "Configuration Bits"** in the *"PIC18F87J90 Family Data Sheet"* (DS39933). ### 3.1 Device ID Registers The Device ID registers are "read-only" registers. They identify the device type and revision for device programmers and can be read by firmware using table reads. ### TABLE 3-1: DEVICE ID REGISTERS | File | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Default/<br>Unprogrammed<br>Value <sup>(1)</sup> | |---------|--------|-------|-------|-------|-------|-------|-------|-------|-------|--------------------------------------------------| | 3FFFFEh | DEVID1 | DEV2 | DEV1 | DEV0 | REV4 | REV3 | REV2 | REV1 | REV0 | XXXX XXXX(2) | | 3FFFFFh | DEVID2 | DEV10 | DEV9 | DEV8 | DEV7 | DEV6 | DEV5 | DEV4 | DEV3 | 0000 10x1 <sup>(2)</sup> | **Legend:** x = unknown, - = unimplemented. Shaded cells are unimplemented, read as '0'. Note 1: Values reflect the unprogrammed state as received from the factory and following Power-on Resets. In all other Reset states, the configuration bytes maintain their previously programmed states. 2: See Register 3-1 and Register 3-2 for DEVID values. These registers are read-only and cannot be programmed by the user. ### REGISTER 3-1: DEVID1: DEVICE ID REGISTER 1 FOR PIC18F87J93 FAMILY DEVICES | R | R | R | R | R | R | R | R | |-------|------|------|------|------|------|------|-------| | DEV2 | DEV1 | DEV0 | REV4 | REV3 | REV2 | REV1 | REV0 | | bit 7 | | | | | | | bit 0 | ### Legend: R = Read-only bit bit 7-5 **DEV<2:0>:** Device ID bits 111 = PIC18F87J93 110 = PIC18F86J93 011 = PIC18F67J93 010 = PIC18F66J93 bit 4-0 **REV<4:0>:** Revision ID bits These bits are used to indicate the device revision. ### REGISTER 3-2: DEVID2: DEVICE ID REGISTER 2 FOR PIC18F87J93 FAMILY DEVICES | R | R | R | R | R | R | R | R | |----------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------|---------------------| | DEV10 <sup>(1)</sup> | DEV9 <sup>(1)</sup> | DEV8 <sup>(1)</sup> | DEV7 <sup>(1)</sup> | DEV6 <sup>(1)</sup> | DEV5 <sup>(1)</sup> | DEV4 <sup>(1)</sup> | DEV3 <sup>(1)</sup> | | bit 7 | | | | | | | bit 0 | ### Legend: R = Read-only bit bit 7-0 **DEV<10:3>:** Device ID bits<sup>(1)</sup> These bits are used with the DEV<2:0> bits in the Device ID Register 1 to identify the part number. 0101 0000 = PIC18F87J93 family devices **Note 1:** The values for DEV<10:3> may be shared with other device families. The specific device is always identified by using the entire DEV<10:0> bit sequence. FIGURE 4-1: VOLTAGE-FREQUENCY GRAPH, REGULATOR ENABLED (INDUSTRIAL)<sup>(1)</sup> **Note 1:** When the on-chip regulator is enabled, its BOR circuit will automatically trigger a device Reset before VDD reaches a level at which full-speed operation is not possible. FIGURE 4-2: VOLTAGE-FREQUENCY GRAPH, REGULATOR DISABLED (INDUSTRIAL)<sup>(1)</sup> **Note 1:** When the on-chip voltage regulator is disabled, VDD and VDDCORE must be maintained so that VDDCORE $\leq$ VDD $\leq$ 3.6V. TABLE 4-1: A/D CONVERTER CHARACTERISTICS: PIC18F87J93 FAMILY (INDUSTRIAL) | Param<br>No. | Sym | Characteristic | Min | Тур | Мах | Units | Conditions | |--------------|-------|------------------------------------------------------|---------------------------|-----|------------|----------|-------------------------------------------------------| | A01 | NR | Resolution | _ | _ | 12 | bit | $\Delta V$ REF $\geq 3.0 V$ | | A03 | EIL | Integral Linearity Error | _ | <±1 | ±2.0 | LSB | $\Delta V$ REF $\geq 3.0 V$ | | A04 | EDL | Differential Linearity Error | _ | <±1 | ±1.5 | LSB | $\Delta V$ REF $\geq 3.0V$ | | A06 | Eoff | Offset Error | _ | <±1 | ±5 | LSB | $\Delta V$ REF $\geq 3.0 V$ | | A07 | Egn | Gain Error | _ | <±1 | ±3 | LSB | $\Delta V$ REF $\geq 3.0 V$ | | A10 | _ | Monotonicity | Guaranteed <sup>(1)</sup> | | | _ | VSS ≤ VAIN ≤ VREF | | A20 | ΔVREF | Reference Voltage Range<br>(VREFH – VREFL) | 3 | _ | VDD - VSS | V | For 12-bit resolution | | A21 | VREFH | Reference Voltage High | Vss + 3.0V | _ | VDD + 0.3V | V | For 12-bit resolution | | A22 | VREFL | Reference Voltage Low | Vss - 0.3V | _ | VDD - 3.0V | V | For 12-bit resolution | | A25 | Vain | Analog Input Voltage | VREFL | _ | VREFH | V | Note 2 | | A30 | ZAIN | Recommended<br>Impedance of Analog<br>Voltage Source | _ | _ | 2.5 | kΩ | | | A50 | IREF | VREF Input Current <sup>(2)</sup> | _<br>_ | | 5<br>150 | μA<br>μA | During VAIN acquisition. During A/D conversion cycle. | Note 1: The A/D conversion result never decreases with an increase in the input voltage and has no missing codes. <sup>2:</sup> VREFH current is from the RA3/AN3/VREF+ pin or VDD, whichever is selected as the VREFH source. VREFL current is from the RA2/AN2/VREF-/CVREF pin or VSS, whichever is selected as the VREFL source. ### **INDEX** | A | | E | | |---------------------------------------|--------|---------------------------------------------|--------| | A/D | | Electrical Characteristics | 39 | | A/D Converter Interrupt, Configuring | 31 | Equations | | | Acquisition Requirements | | A/D Acquisition Time | 32 | | ADCAL Bit | | A/D Minimum Charging Time | | | ADCON0 Register | | Calculating the Minimum Required | | | ADCON1 Register | | Acquisition Time | 32 | | ADCON2 Register | | Errata | | | ADRESH Register | | | | | ADRESL Register | | F | | | Analog Port Pins, Configuring | | Features Summary | | | Associated Registers | | Device Overview | 1 | | Configuring the Module | | Flexible Oscillator Structure | | | Conversion Clock (TAD) | | LCD Driver and Keypad Interface | | | | | Low Power | | | Conversion Status (GO/DONE Bit) | | Peripheral Highlights | | | Converter Calibration | | Special Microcontroller Attributes | | | | | Special Microcontroller Attributes | 2 | | Converter Characteristics | | İ | | | Operation in Power-Managed Modes | | Internet Address | 40 | | Overview | 27 | Interrupt Sources | 49 | | Selecting and Configuring Automatic | | A/D Conversion Complete | 21 | | Acquisition Time | | A/D Conversion Complete | 31 | | Special Event Trigger (CCP) | | M | | | Use of the CCP2 Trigger | | Microchip Internet Web Site | 40 | | Absolute Maximum Ratings | | | | | ADCAL Bit | 35 | Migration From Baseline to Enhanced Devices | 46 | | ADCON0 Register | | Р | | | GO/DONE Bit | 30 | Packaging Information | 42 | | ADCON1 Register | 27 | | 43 | | ADCON2 Register | 27 | Pin Diagrams | 2 | | ADRESH Register | 27 | PIC18F66J93/67J93 | | | ADRESL Register | 27, 30 | PIC18F86J93/87J93 | 4 | | Analog-to-Digital Converter. See A/D. | | Pin Functions | 4- | | <b>D</b> | | AVDD | | | В | | AVDD | _ | | Block Diagrams | | AVss | | | A/D | 30 | AVss | | | Analog Input Model | 31 | ENVREG | , | | PIC18F66J93/67J93 | 9 | LCDBIAS3 | | | PIC18F86J93/87J93 | 10 | MCLR | | | | | OSC1/CLKI/RA7 | | | С | | OSC2/CLKO/RA6 | , - | | Compare (CCP Module) | | RA0/AN0 | | | Special Event Trigger | 34 | RA1/AN1/SEG18 | , - | | Conversion Considerations | | RA2/AN2/VREF | 11, 18 | | Customer Change Notification Service | 49 | RA3/AN3/VREF+ | 11, 18 | | Customer Notification Service | | RA4/T0CKI/SEG14 | | | Customer Support | | RA5/AN4/SEG15 | 11, 18 | | _ | | RB0/INT0/SEG30 | 12, 19 | | D | | RB1/INT1/SEG8 | 12, 19 | | Device Differences | 45 | RB2/INT2/SEG9/CTED1 | 12, 19 | | Device Overview | | RB3/INT3/SEG10/CTED2 | - | | Detailed Features | 7 | RB4/KBI0/SEG11 | - | | Features (64-Pin Devices) | | RB5/KBI1/SEG29 | | | Features (80-Pin Devices) | | RB6/KBI2/PGC | | | Special Features | | RB7/KBI3/PGD | | | opoolal i catalos | | RC0/T10S0/T13CKI | , | | | | 1100/11000/1100111 | 10, 20 | ### THE MICROCHIP WEB SITE Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information: - Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software - General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing - Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives # CUSTOMER CHANGE NOTIFICATION SERVICE Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest. To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions. ### CUSTOMER SUPPORT Users of Microchip products can receive assistance through several channels: - · Distributor or Representative - · Local Sales Office - Field Application Engineer (FAE) - · Technical Support - Development Systems Information Line Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document. Technical support is available through the web site at: http://support.microchip.com ### **READER RESPONSE** It is our intention to provide you with the best documentation possible to ensure successful use of your Microchip product. If you wish to provide your comments on organization, clarity, subject matter, and ways in which our documentation can better serve you, please FAX your comments to the Technical Publications Manager at (480) 792-4150. Please list the following information, and use this outline to provide us with your comments about this document. | RE: | Reader Response | Total Pages Sent | | | | | | |-----|------------------------------------------------------------------------------------------|-----------------------------|--|--|--|--|--| | | m: Name Company Address City / State / ZIP / Country | | | | | | | | Λnr | Telephone: ()<br>blication (optional): | FAX: () | | | | | | | | uld you like a reply?YN | | | | | | | | Dev | | Literature Number: DS39948A | | | | | | | | What are the best features of this do | ocument? | | | | | | | 2. | . How does this document meet your hardware and software development needs? | | | | | | | | 3. | Do you find the organization of this document easy to follow? If not, why? | | | | | | | | 4. | What additions to the document do you think would enhance the structure and subject? | | | | | | | | 5. | What deletions from the document could be made without affecting the overall usefulness? | | | | | | | | 6. | Is there any incorrect or misleading information (what and where)? | | | | | | | | 7. | How would you improve this docum | ent? | | | | | | | | | | | | | | | ### WORLDWIDE SALES AND SERVICE #### **AMERICAS** **Corporate Office** 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 http://support.microchip.com Web Address: www.microchip.com Technical Support: Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Boston** Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca. IL Tel: 630-285-0071 Fax: 630-285-0075 Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260 Kokomo Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387 Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445 Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509 ASIA/PACIFIC Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755 China - Beijing Tel: 86-10-8528-2100 Fax: 86-10-8528-2104 China - Chengdu Tel: 86-28-8665-5511 Fax: 86-28-8665-7889 China - Hong Kong SAR Tel: 852-2401-1200 Fax: 852-2401-3431 China - Nanjing Tel: 86-25-8473-2460 Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205 China - Shanghai Tel: 86-21-5407-5533 Fax: 86-21-5407-5066 China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393 China - Shenzhen Tel: 86-755-8203-2660 Fax: 86-755-8203-1760 China - Wuhan Tel: 86-27-5980-5300 Fax: 86-27-5980-5118 China - Xiamen Tel: 86-592-2388138 Fax: 86-592-2388130 China - Xian Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049 ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4080 India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632 India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513 Japan - Yokohama Tel: 81-45-471- 6166 Fax: 81-45-471-6122 Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302 Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934 Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859 Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068 Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069 Singapore Tel: 65-6334-8870 Fax: 65-6334-8850 Taiwan - Hsin Chu Tel: 886-3-6578-300 Fax: 886-3-6578-370 Taiwan - Kaohsiung Tel: 886-7-536-4818 Fax: 886-7-536-4803 Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102 Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350 EUROPE Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340 Spain - Madrid Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820 03/26/09