# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                 |
|----------------------------|------------------------------------------------------------------------|
| Core Processor             | CIP-51 8051                                                            |
| Core Size                  | 8-Bit                                                                  |
| Speed                      | 50MHz                                                                  |
| Connectivity               | I <sup>2</sup> C, SMBus, SPI, UART/USART                               |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                  |
| Number of I/O              | 16                                                                     |
| Program Memory Size        | 16KB (16K × 8)                                                         |
| Program Memory Type        | FLASH                                                                  |
| EEPROM Size                | -                                                                      |
| RAM Size                   | 2.25K x 8                                                              |
| Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V                                                            |
| Data Converters            | A/D 15x12b                                                             |
| Oscillator Type            | Internal                                                               |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                          |
| Package / Case             | 20-UFQFN Exposed Pad                                                   |
| Supplier Device Package    | 20-QFN (3x3)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm8bb21f16g-c-qfn20 |
|                            |                                                                        |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 1. Feature List

The EFM8BB2 highlighted features are listed below.

- Core:
  - Pipelined CIP-51 Core
  - Fully compatible with standard 8051 instruction set
  - 70% of instructions execute in 1-2 clock cycles
  - 50 MHz maximum operating frequency
- Memory:
  - Up to 16 KB flash memory, in-system re-programmable from firmware, including 1 KB of 64-byte sectors and 15 KB of 512-byte sectors.
  - Up to 2304 bytes RAM (including 256 bytes standard 8051 RAM and 2048 bytes on-chip XRAM)
- Power:
  - 5 V-input LDO regulator
  - Internal LDO regulator for CPU core voltage
  - Power-on reset circuit and brownout detectors
- I/O: Up to 22 total multifunction I/O pins:
  - All pins 5 V tolerant under bias
  - Flexible peripheral crossbar for peripheral routing
  - 5 mA source, 12.5 mA sink allows direct drive of LEDs
- Clock Sources:
  - Internal 49 MHz oscillator with accuracy of ±1.5%
  - + Internal 24.5 MHz oscillator with  $\pm 2\%$  accuracy
  - Internal 80 kHz low-frequency oscillator
  - External CMOS clock option

- Timers/Counters and PWM:
  - 3-channel Programmable Counter Array (PCA) supporting PWM, capture/compare, and frequency output modes
  - 5 x 16-bit general-purpose timers
  - Independent watchdog timer, clocked from the low frequency oscillator
- Communications and Digital Peripherals:
  - 2 x UART, up to 3 Mbaud
  - SPI<sup>™</sup> Master / Slave, up to 12 Mbps
  - SMBus™/I2C™ Master / Slave, up to 400 kbps
  - I<sup>2</sup>C High-Speed Slave, up to 3.4 Mbps
  - 16-bit CRC unit, supporting automatic CRC of flash at 256byte boundaries
- Analog:
  - 12-Bit Analog-to-Digital Converter (ADC)
  - 2 x Low-current analog comparators with adjustable reference
- On-Chip, Non-Intrusive Debugging
  - Full memory and register inspection
  - · Four hardware breakpoints, single-stepping
- · Pre-loaded UART bootloader
- Temperature range -40 to 85 °C or -40 to 125 °C
  - Automotive grade available (requires PPAP)
- Single power supply of 2.2 to 3.6 V or 3.0 to 5.25 V
- · QFN28, QSOP24, and QFN20 packages

With on-chip power-on reset, voltage supply monitor, watchdog timer, and clock oscillator, the EFM8BB2 devices are truly standalone system-on-a-chip solutions. The flash memory is reprogrammable in-circuit, providing nonvolatile data storage and allowing field upgrades of the firmware. The on-chip debugging interface (C2) allows non-intrusive (uses no on-chip resources), full speed, in-circuit debugging using the production MCU installed in the final application. This debug logic supports inspection and modification of memory and registers, setting breakpoints, single stepping, and run and halt commands. All analog and digital peripherals are fully functional while debugging. Each device is specified for 2.2 to 3.6 V operation (or up to 5.25 V with the 5 V regulator option) and is available in 28-pin QFN, 20-pin QFN, or 24-pin QSOP packages. All package options are lead-free and RoHS compliant.

# 3. System Overview

# 3.1 Introduction



Figure 3.1. Detailed EFM8BB2 Block Diagram

This section describes the EFM8BB2 family at a high level. For more information on each module including register definitions, see the EFM8BB2 Reference Manual.

# Timers (Timer 0, Timer 1, Timer 2, Timer 3, and Timer 4)

Several counter/timers are included in the device: two are 16-bit counter/timers compatible with those found in the standard 8051, and the rest are 16-bit auto-reload timers for timing peripherals or for general purpose use. These timers can be used to measure time intervals, count external events and generate periodic interrupt requests. Timer 0 and Timer 1 are nearly identical and have four primary modes of operation. The other timers offer both 16-bit and split 8-bit timer functionality with auto-reload and capture capabilities.

Timer 0 and Timer 1 include the following features:

- Standard 8051 timers, supporting backwards-compatibility with firmware and hardware.
- Clock sources include SYSCLK, SYSCLK divided by 12, 4, or 48, the External Clock divided by 8, or an external pin.
- · 8-bit auto-reload counter/timer mode
- 13-bit counter/timer mode
- 16-bit counter/timer mode
- Dual 8-bit counter/timer mode (Timer 0)

Timer 2, Timer 3 and Timer 4 are 16-bit timers including the following features:

- · Clock sources for all timers include SYSCLK, SYSCLK divided by 12, or the External Clock divided by 8.
- LFOSC0 divided by 8 may be used to clock Timer 3 and Timer 4 in active or suspend/snooze power modes.
- Timer 4 is a low-power wake source, and can be chained together with Timer 3
- 16-bit auto-reload timer mode
- Dual 8-bit auto-reload timer mode
- · External pin capture
- · LFOSC0 capture
- · Comparator 0 capture

#### Watchdog Timer (WDT0)

The device includes a programmable watchdog timer (WDT) running off the low-frequency oscillator. A WDT overflow forces the MCU into the reset state. To prevent the reset, the WDT must be restarted by application software before overflow. If the system experiences a software or hardware malfunction preventing the software from restarting the WDT, the WDT overflows and causes a reset. Following a reset, the WDT is automatically enabled and running with the default maximum time interval. If needed, the WDT can be disabled by system software or locked on to prevent accidental disabling. Once locked, the WDT cannot be disabled until the next system reset. The state of the RST pin is unaffected by this reset.

The Watchdog Timer has the following features:

- · Programmable timeout interval
- Runs from the low-frequency oscillator
- · Lock-out feature to prevent any modification until a system reset

#### 3.6 Communications and Other Digital Peripherals

#### Universal Asynchronous Receiver/Transmitter (UART0)

UART0 is an asynchronous, full duplex serial port offering modes 1 and 3 of the standard 8051 UART. Enhanced baud rate support allows a wide range of clock sources to generate standard baud rates. Received data buffering allows UART0 to start reception of a second incoming data byte before software has finished reading the previous data byte.

The UART module provides the following features:

- · Asynchronous transmissions and receptions.
- Baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive).
- 8- or 9-bit data.
- Automatic start and stop generation.
- Single-byte FIFO on transmit and receive.

#### Universal Asynchronous Receiver/Transmitter (UART1)

UART1 is an asynchronous, full duplex serial port offering a variety of data formatting options. A dedicated baud rate generator with a 16-bit timer and selectable prescaler is included, which can generate a wide range of baud rates. A received data FIFO allows UART1 to receive multiple bytes before data is lost and an overflow occurs.

UART1 provides the following features:

- · Asynchronous transmissions and receptions.
- Dedicated baud rate generator supports baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive).
- 5, 6, 7, 8, or 9 bit data.
- Automatic start and stop generation.
- · Automatic parity generation and checking.
- · Four byte FIFO on transmit and receive.
- Auto-baud detection.
- · LIN break and sync field detection.
- CTS / RTS hardware flow control.

#### Serial Peripheral Interface (SPI0)

The serial peripheral interface (SPI) module provides access to a flexible, full-duplex synchronous serial bus. The SPI can operate as a master or slave device in both 3-wire or 4-wire modes, and supports multiple masters and slaves on a single SPI bus. The slave-select (NSS) signal can be configured as an input to select the SPI in slave mode, or to disable master mode operation in a multi-master environment, avoiding contention on the SPI bus when more than one master attempts simultaneous data transfers. NSS can also be configured as a firmware-controlled chip-select output in master mode, or disable to reduce the number of pins required. Additional general purpose port I/O pins can be used to select multiple slave devices in master mode.

- Supports 3- or 4-wire master or slave modes.
- · Supports external clock frequencies up to 12 Mbps in master or slave mode.
- · Support for all clock phase and polarity modes.
- · 8-bit programmable clock rate (master).
- · Programmable receive timeout (slave).
- Four byte FIFO on transmit and receive.
- · Can operate in suspend or snooze modes and wake the CPU on reception of a byte.
- Support for multiple masters on the same data lines.

#### System Management Bus / I2C (SMB0)

The SMBus I/O interface is a two-wire, bi-directional serial bus. The SMBus is compliant with the System Management Bus Specification, version 1.1, and compatible with the I<sup>2</sup>C serial bus.

The SMBus module includes the following features:

- · Standard (up to 100 kbps) and Fast (400 kbps) transfer speeds
- · Support for master, slave, and multi-master modes
- Hardware synchronization and arbitration for multi-master mode
- · Clock low extending (clock stretching) to interface with faster masters
- · Hardware support for 7-bit slave and general call address recognition
- Firmware support for 10-bit slave address decoding
- · Ability to inhibit all slave states
- Programmable data setup/hold times
- · Transmit and receive FIFOs (one byte) to help increase throughput in faster applications

# 4.1.5 Power Management Timing

# Table 4.5. Power Management Timing

| Parameter                 | Symbol               | Test Condition  | Min | Тур | Max | Units   |
|---------------------------|----------------------|-----------------|-----|-----|-----|---------|
| Idle Mode Wake-up Time    | t <sub>IDLEWK</sub>  |                 | 2   | _   | 3   | SYSCLKs |
| Suspend Mode Wake-up Time | t <sub>SUS-</sub>    | SYSCLK = HFOSC0 | _   | 170 | _   | ns      |
|                           | PENDWK               | CLKDIV = 0x00   |     |     |     |         |
| Snooze Mode Wake-up Time  | t <sub>SLEEPWK</sub> | SYSCLK = HFOSC0 | _   | 12  | _   | μs      |
|                           |                      | CLKDIV = 0x00   |     |     |     |         |

## 4.1.6 Internal Oscillators

# Table 4.6. Internal Oscillators

| Parameter                              | Symbol                            | Test Condition                    | Min   | Тур  | Мах   | Unit   |  |
|----------------------------------------|-----------------------------------|-----------------------------------|-------|------|-------|--------|--|
| High Frequency Oscillator 0 (24.5 MHz) |                                   |                                   |       |      |       |        |  |
| Oscillator Frequency                   | f <sub>HFOSC0</sub>               | Full Temperature and Supply Range | 24    | 24.5 | 25    | MHz    |  |
| Power Supply Sensitivity               | PSS <sub>HFOS</sub><br>C0         | T <sub>A</sub> = 25 °C            | _     | 0.5  | —     | %/V    |  |
| Temperature Sensitivity                | TS <sub>HFOSC0</sub>              | V <sub>DD</sub> = 3.0 V           | _     | 40   | _     | ppm/°C |  |
| High Frequency Oscillator 1 (49        | MHz)                              |                                   |       |      |       | 1      |  |
| Oscillator Frequency                   | f <sub>HFOSC1</sub>               | Full Temperature and Supply Range | 48.25 | 49   | 49.75 | MHz    |  |
| Power Supply Sensitivity               | PSS <sub>HFOS</sub><br>C1         | T <sub>A</sub> = 25 °C            | _     | 0.02 | _     | %/V    |  |
| Temperature Sensitivity                | TS <sub>HFOSC1</sub>              | V <sub>DD</sub> = 3.0 V           | _     | 45   | _     | ppm/°C |  |
| Low Frequency Oscillator (80 kH        | Low Frequency Oscillator (80 kHz) |                                   |       |      |       |        |  |
| Oscillator Frequency                   | f <sub>LFOSC</sub>                | Full Temperature and Supply Range | 75    | 80   | 85    | kHz    |  |
| Power Supply Sensitivity               | PSS <sub>LFOSC</sub>              | T <sub>A</sub> = 25 °C            | _     | 0.05 | _     | %/V    |  |
| Temperature Sensitivity                | TS <sub>LFOSC</sub>               | V <sub>DD</sub> = 3.0 V           | _     | 65   | _     | ppm/°C |  |

| Parameter                                                           | Symbol          | Test Condition                                             | Min                   | Тур | Мах                   | Unit |
|---------------------------------------------------------------------|-----------------|------------------------------------------------------------|-----------------------|-----|-----------------------|------|
| Output High Voltage (High Drive) <sup>1</sup>                       | V <sub>OH</sub> | I <sub>OH</sub> = -7 mA, V <sub>DD</sub> ≥ 3.0 V           | V <sub>DD</sub> - 0.7 | _   | —                     | V    |
|                                                                     |                 | $I_{OH}$ = -3.3 mA, 2.2 V ≤ V <sub>DD</sub> < 3.0 V        | V <sub>DD</sub> x 0.8 |     | _                     | V    |
| Output Low Voltage (High Drive) <sup>1</sup>                        | V <sub>OL</sub> | I <sub>OL</sub> = 13.5 mA, V <sub>DD</sub> ≥ 3.0 V         | _                     | _   | 0.6                   | V    |
|                                                                     |                 | $I_{OL}$ = 7 mA, 2.2 V $\leq$ V <sub>DD</sub> < 3.0 V      | _                     | _   | V <sub>DD</sub> x 0.2 | V    |
| Output High Voltage (Low Drive) <sup>1</sup>                        | V <sub>OH</sub> | I <sub>OH</sub> = -4.75 mA, V <sub>DD</sub> ≥ 3.0 V        | V <sub>DD</sub> - 0.7 |     | _                     | V    |
|                                                                     |                 | $I_{OH}$ = -2.25 mA, 2.2 V $\leq$ V <sub>DD</sub> < 3.0 V  | V <sub>DD</sub> x 0.8 | _   | —                     | V    |
| Output Low Voltage (Low Drive) <sup>1</sup>                         | V <sub>OL</sub> | I <sub>OL</sub> = 6.5 mA, V <sub>DD</sub> ≥ 3.0 V          | _                     | _   | 0.6                   | V    |
|                                                                     |                 | $I_{OL}$ = 3.5 mA, 2.2 V $\leq$ V <sub>DD</sub> < 3.0 V    |                       |     | V <sub>DD</sub> x 0.2 | V    |
| Input High Voltage                                                  | VIH             |                                                            | V <sub>DD</sub> - 0.6 | _   | _                     | V    |
| Input Low Voltage                                                   | VIL             |                                                            | _                     | _   | 0.6                   | V    |
| Pin Capacitance                                                     | C <sub>IO</sub> |                                                            | _                     | 7   | _                     | pF   |
| Weak Pull-Up Current                                                | I <sub>PU</sub> | V <sub>DD</sub> = 3.6                                      | -30                   | -20 | -10                   | μA   |
| (V <sub>IN</sub> = 0 V)                                             |                 |                                                            |                       |     |                       |      |
| Input Leakage (Pullups off or Ana-<br>log)                          | I <sub>LK</sub> | GND < V <sub>IN</sub> < V <sub>DD</sub>                    | -1.1                  | _   | 1.1                   | μA   |
| Input Leakage Current with V <sub>IN</sub><br>above V <sub>DD</sub> | I <sub>LK</sub> | V <sub>DD</sub> < V <sub>IN</sub> < V <sub>DD</sub> +2.0 V | 0                     | 5   | 150                   | μA   |

## Table 4.14. Port I/O

#### Note:

1. See Figure 4.6 Typical V<sub>OH</sub> Curves on page 28 and Figure 4.7 Typical V<sub>OL</sub> Curves on page 28 for more information.

# 4.2 Thermal Conditions

#### Table 4.15. Thermal Conditions

| Parameter                             | Symbol          | Test Condition  | Min | Тур   | Мах | Unit |
|---------------------------------------|-----------------|-----------------|-----|-------|-----|------|
| Thermal Resistance (Junction to       | θ <sub>JA</sub> | QFN-20 Packages | -   | 60    | _   | °C/W |
| Ambient)                              |                 | QFN-28 Packages | -   | 26    | _   | °C/W |
|                                       |                 |                 | -   | 65    | _   | °C/W |
| Thermal Resistance (Junction to Case) | θ <sub>JC</sub> | QFN-20 Packages | -   | 28.86 | _   | °C/W |
| Note:                                 |                 |                 | 1   |       |     | 1    |

1. Thermal resistance assumes a multi-layer PCB with any exposed pad soldered to a PCB pad.

#### 4.3 Absolute Maximum Ratings

Stresses above those listed in Table 4.16 Absolute Maximum Ratings on page 24 may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx.

#### Table 4.16. Absolute Maximum Ratings

| Parameter                                         | Symbol             | Test Condition                                               | Min     | Max                  | Unit |
|---------------------------------------------------|--------------------|--------------------------------------------------------------|---------|----------------------|------|
| Ambient Temperature Under Bias                    | T <sub>BIAS</sub>  |                                                              | -55     | 125                  | °C   |
| Storage Temperature                               | T <sub>STG</sub>   |                                                              | -65     | 150                  | °C   |
| Voltage on VDD                                    | V <sub>DD</sub>    |                                                              | GND-0.3 | 4.2                  | V    |
| Voltage on VREGIN                                 | V <sub>REGIN</sub> |                                                              | GND-0.3 | 5.8                  | V    |
| Voltage on I/O pins or RSTb                       | V <sub>IN</sub>    | V <sub>DD</sub> > 3.3 V                                      | GND-0.3 | 5.8                  | V    |
|                                                   |                    | V <sub>DD</sub> < 3.3 V                                      | GND-0.3 | V <sub>DD</sub> +2.5 | V    |
| Total Current Sunk into Supply Pin                | I <sub>VDD</sub>   |                                                              | -       | 200                  | mA   |
| Total Current Sourced out of Ground<br>Pin        | I <sub>GND</sub>   |                                                              | 200     | _                    | mA   |
| Current Sourced or Sunk by any I/O<br>Pin or RSTb | I <sub>IO</sub>    |                                                              | -100    | 100                  | mA   |
| Operating Junction Temperature                    | TJ                 | $T_A = -40 \ ^\circ C$ to 85 $^\circ C$                      | -40     | 105                  | °C   |
|                                                   |                    | $T_A = -40$ °C to 125 °C (I-grade or A-<br>grade parts only) | -40     | 130                  | °C   |

1. Exposure to maximum rating conditions for extended periods may affect device reliability.



Figure 4.6. Typical V<sub>OH</sub> Curves



Figure 4.7. Typical VOL Curves

#### 5.2 Debug

The diagram below shows a typical connection diagram for the debug connections pins. The pin sharing resistors are only required if the functionality on the C2D (a GPIO pin) and the C2CK (RSTb) is routed to external circuitry. For example, if the RSTb pin is connected to an external switch with debouncing filter or if the GPIO sharing with the C2D pin is connected to an external circuit, the pin sharing resistors and connections to the debug adapter must be placed on the hardware. Otherwise, these components and connections can be omitted.

For more information on debug connections, see the example schematics and information available in AN127: "Pin Sharing Techniques for the C2 Interface." Application notes can be found on the Silicon Labs website (http://www.silabs.com/8bit-appnotes) or in Simplicity Studio.



Figure 5.3. Debug Connection Diagram

#### 5.3 Other Connections

Other components or connections may be required to meet the system-level requirements. Application note, "AN203: 8-bit MCU Printed Circuit Board Design Notes", contains detailed information on these connections. Application Notes can be accessed on the Silicon Labs website (www.silabs.com/8bit-appnotes).

# 6. Pin Definitions

# 6.1 EFM8BB2x-QFN28 Pin Definitions



Figure 6.1. EFM8BB2x-QFN28 Pinout

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 26            | P0.4     | Multifunction I/O | Yes                 | P0MAT.4                         | ADC0.4           |
|               |          |                   |                     | INT0.4                          | CMP0P.4          |
|               |          |                   |                     | INT1.4                          | CMP0N.4          |
|               |          |                   |                     | UART0_TX                        |                  |
| 27            | P0.3     | Multifunction I/O | Yes                 | P0MAT.3                         | ADC0.3           |
|               |          |                   |                     | EXTCLK                          | CMP0P.3          |
|               |          |                   |                     | INT0.3                          | CMP0N.3          |
|               |          |                   |                     | INT1.3                          |                  |
| 28            | P0.2     | Multifunction I/O | Yes                 | P0MAT.2                         | ADC0.2           |
|               |          |                   |                     | INT0.2                          | CMP0P.2          |
|               |          |                   |                     | INT1.2                          | CMP0N.2          |
| Center        | GND      | Ground            |                     |                                 |                  |

| Pin<br>Number | Pin Name | Description         | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|---------------------|---------------------|---------------------------------|------------------|
| 3             | P0.1     | Multifunction I/O   | Yes                 | P0MAT.1                         | ADC0.1           |
|               |          |                     |                     | INT0.1                          | CMP0P.1          |
|               |          |                     |                     | INT1.1                          | CMP0N.1          |
|               |          |                     |                     |                                 | AGND             |
| 4             | P0.0     | Multifunction I/O   | Yes                 | P0MAT.0                         | ADC0.0           |
|               |          |                     |                     | INT0.0                          | CMP0P.0          |
|               |          |                     |                     | INT1.0                          | CMP0N.0          |
|               |          |                     |                     |                                 | VREF             |
| 5             | GND      | Ground              |                     |                                 |                  |
| 6             | VDD      | Supply Power Input  |                     |                                 |                  |
| 7             | RSTb /   | Active-low Reset /  |                     |                                 |                  |
|               | C2CK     | C2 Debug Clock      |                     |                                 |                  |
| 8             | P3.0 /   | Multifunction I/O / |                     |                                 |                  |
|               | C2D      | C2 Debug Data       |                     |                                 |                  |
| 9             | P2.3     | Multifunction I/O   | Yes                 | P2MAT.3                         | ADC0.23          |
|               |          |                     |                     |                                 | CMP1P.12         |
|               |          |                     |                     |                                 | CMP1N.12         |
| 10            | P2.2     | Multifunction I/O   | Yes                 | P2MAT.2                         | ADC0.22          |
|               |          |                     |                     |                                 | CMP1P.11         |
|               |          |                     |                     |                                 | CMP1N.11         |
| 11            | P2.1     | Multifunction I/O   | Yes                 | P2MAT.1                         | ADC0.21          |
|               |          |                     |                     |                                 | CMP1P.10         |
|               |          |                     |                     |                                 | CMP1N.10         |
| 12            | P2.0     | Multifunction I/O   | Yes                 | P2MAT.0                         | ADC0.20          |
|               |          |                     |                     |                                 | CMP1P.9          |
|               |          |                     |                     |                                 | CMP1N.9          |
| 13            | P1.7     | Multifunction I/O   | Yes                 | P1MAT.7                         | ADC0.15          |
|               |          |                     |                     |                                 | CMP1P.7          |
|               |          |                     |                     |                                 | CMP1N.7          |
| 14            | P1.6     | Multifunction I/O   | Yes                 | P1MAT.6                         | ADC0.14          |
|               |          |                     |                     | I2C0_SCL                        | CMP1P.6          |
|               |          |                     |                     |                                 | CMP1N.6          |
| 15            | P1.5     | Multifunction I/O   | Yes                 | P1MAT.5                         | ADC0.13          |
|               |          |                     |                     | I2C0_SDA                        | CMP1P.5          |
|               |          |                     |                     |                                 | CMP1N.5          |

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital<br>Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|---------------------------------|------------------|
| 16            | P1.4     | Multifunction I/O | Yes                 | P1MAT.4                         | ADC0.12          |
|               |          |                   |                     |                                 | CMP1P.4          |
|               |          |                   |                     |                                 | CMP1N.4          |
| 17            | P1.3     | Multifunction I/O | Yes                 | P1MAT.3                         | ADC0.11          |
|               |          |                   |                     |                                 | CMP1P.3          |
|               |          |                   |                     |                                 | CMP1N.3          |
| 18            | P1.2     | Multifunction I/O | Yes                 | P1MAT.2                         | ADC0.10          |
|               |          |                   |                     |                                 | CMP1P.2          |
|               |          |                   |                     |                                 | CMP1N.2          |
| 19            | P1.1     | Multifunction I/O | Yes                 | P1MAT.1                         | ADC0.9           |
|               |          |                   |                     |                                 | CMP1P.1          |
|               |          |                   |                     |                                 | CMP1N.1          |
|               |          |                   |                     |                                 | CMP0P.10         |
|               |          |                   |                     |                                 | CMP0N.10         |
| 20            | P1.0     | Multifunction I/O | Yes                 | P1MAT.0                         | ADC0.8           |
|               |          |                   |                     |                                 | CMP1P.0          |
|               |          |                   |                     |                                 | CMP1N.0          |
|               |          |                   |                     |                                 | CMP0P.9          |
|               |          |                   |                     |                                 | CMP0N.9          |
| 21            | P0.7     | Multifunction I/O | Yes                 | P0MAT.7                         | ADC0.7           |
|               |          |                   |                     | INT0.7                          | CMP0P.7          |
|               |          |                   |                     | INT1.7                          | CMP0N.7          |
| 22            | P0.6     | Multifunction I/O | Yes                 | P0MAT.6                         | ADC0.6           |
|               |          |                   |                     | CNVSTR                          | CMP0P.6          |
|               |          |                   |                     | INT0.6                          | CMP0N.6          |
|               |          |                   |                     | INT1.6                          |                  |
| 23            | P0.5     | Multifunction I/O | Yes                 | P0MAT.5                         | ADC0.5           |
|               |          |                   |                     | INT0.5                          | CMP0P.5          |
|               |          |                   |                     | INT1.5                          | CMP0N.5          |
|               |          |                   |                     | UART0_RX                        |                  |
| 24            | P0.4     | Multifunction I/O | Yes                 | P0MAT.4                         | ADC0.4           |
|               |          |                   |                     | INT0.4                          | CMP0P.4          |
|               |          |                   |                     | INT1.4                          | CMP0N.4          |
|               |          |                   |                     | UART0_TX                        |                  |

# 7.2 QFN28 PCB Land Pattern



Figure 7.2. QFN28 PCB Land Pattern Drawing

| Table 7.2. | QFN28 PCB Land Pattern Dimensions |
|------------|-----------------------------------|
|------------|-----------------------------------|

| Dimension | Min  | Max |  |
|-----------|------|-----|--|
| C1        | 4.8  | 30  |  |
| C2        | 4.80 |     |  |
| E         | 0.6  | 50  |  |
| X1        | 0.3  | 30  |  |
| X2        | 3.3  | 35  |  |
| Y1        | 0.9  | 95  |  |

| Dimension                                                                                                                     | Min | Мах |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------------------|-----|-----|--|--|--|--|
| Y2 3.35                                                                                                                       |     |     |  |  |  |  |
| Note:                                                                                                                         |     |     |  |  |  |  |
| 1. All dimensions shown are in millimeters (mm) unless otherwise noted.                                                       |     |     |  |  |  |  |
| 2. This Land Pattern Design is based on the IPC-7351 guidelines.                                                              |     |     |  |  |  |  |
| 3 All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 um |     |     |  |  |  |  |

- 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad.
- 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 5. The stencil thickness should be 0.125 mm (5 mils).
- 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.
- 7. A 2 x 2 array of 1.2 mm square openings on a 1.5 mm pitch should be used for the center pad.
- 8. A No-Clean, Type-3 solder paste is recommended.
- 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 7.3 QFN28 Package Marking



Figure 7.3. QFN28 Package Marking

The package marking consists of:

- PPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # The device revision (A, B, etc.).

# 8. QSOP24 Package Specifications

## 8.1 QSOP24 Package Dimensions



Figure 8.1. QSOP24 Package Drawing

#### Table 8.1. QSOP24 Package Dimensions

| Dimension | Min       | Тур | Мах  |
|-----------|-----------|-----|------|
| A         | _         | —   | 1.75 |
| A1        | 0.10      | —   | 0.25 |
| b         | 0.20      | —   | 0.30 |
| С         | 0.10      | _   | 0.25 |
| D         | 8.65 BSC  |     |      |
| E         | 6.00 BSC  |     |      |
| E1        | 3.90 BSC  |     |      |
| e         | 0.635 BSC |     |      |
| L         | 0.40      | —   | 1.27 |
| theta     | 0°        | —   | 8°   |

#### 8.2 QSOP24 PCB Land Pattern



Figure 8.2. QSOP24 PCB Land Pattern Drawing

| Table 8.2. | QSOP24 PCB Land Pattern Dimens | sions |
|------------|--------------------------------|-------|
|------------|--------------------------------|-------|

| Dimension | Min       | Мах  |
|-----------|-----------|------|
| С         | 5.20      | 5.30 |
| E         | 0.635 BSC |      |
| X         | 0.30      | 0.40 |
| Y         | 1.50      | 1.60 |

## Note:

1. All dimensions shown are in millimeters (mm) unless otherwise noted.

2. This land pattern design is based on the IPC-7351 guidelines.

3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 µm minimum, all the way around the pad.

4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.

5. The stencil thickness should be 0.125 mm (5 mils).

6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.

7. A No-Clean, Type-3 solder paste is recommended.

8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 9. QFN20 Package Specifications

## 9.1 QFN20 Package Dimensions



Figure 9.1. QFN20 Package Drawing

| Table 9.1. | QFN20 Package Dimensions |
|------------|--------------------------|
|------------|--------------------------|

| Dimension | Min      | Тур  | Мах  |
|-----------|----------|------|------|
| A         | 0.70     | 0.75 | 0.80 |
| A1        | 0.00     | 0.02 | 0.05 |
| A3        | 0.20 REF |      |      |
| b         | 0.18     | 0.25 | 0.30 |
| С         | 0.25     | 0.30 | 0.35 |
| D         | 3.00 BSC |      |      |
| D2        | 1.6      | 1.70 | 1.80 |
| е         | 0.50 BSC |      |      |

# 9.2 QFN20 PCB Land Pattern



Figure 9.2. QFN20 PCB Land Pattern Drawing

| Table 9.2. | QFN20 PCB Land Pattern Dimensions |
|------------|-----------------------------------|
|            |                                   |

| Dimension | Min  | Max  |
|-----------|------|------|
| C1        | 3.10 |      |
| C2        | 3.10 |      |
| C3        | 2.50 |      |
| C4        | 2.50 |      |
| E         | 0.50 |      |
| X1        | 0.30 |      |
| X2        | 0.25 | 0.35 |
| Х3        | 1.80 |      |
| Y1        | 0.90 |      |
| Y2        | 0.25 | 0.35 |
| Y3        | 1.80 |      |

| Dimension                                                                                                                               | Min                                      | Мах                                         |
|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|---------------------------------------------|
| Note:                                                                                                                                   |                                          |                                             |
| 1. All dimensions shown are in millimeters                                                                                              | (mm) unless otherwise noted.             |                                             |
| 2. Dimensioning and Tolerancing is per the                                                                                              | ANSI Y14.5M-1994 specification.          |                                             |
| 3. This Land Pattern Design is based on the IPC-7351 guidelines.                                                                        |                                          |                                             |
| <ol> <li>All metal pads are to be non-solder mas<br/>minimum, all the way around the pad.</li> </ol>                                    | defined (NSMD). Clearance between the so | older mask and the metal pad is to be 60 μm |
| 5. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. |                                          |                                             |
| 6. The stencil thickness should be 0.125 mm (5 mils).                                                                                   |                                          |                                             |
| 7. The ratio of stencil aperture to land pad size should be 1:1 for the perimeter pads.                                                 |                                          |                                             |
| 8. A 2 x 2 array of 0.75 mm openings on a 0.95 mm pitch should be used for the center pad to assure proper paste volume.                |                                          |                                             |
| 9. A No-Clean, Type-3 solder paste is reco                                                                                              | mmended.                                 |                                             |

10. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 9.3 QFN20 Package Marking



Figure 9.3. QFN20 Package Marking

The package marking consists of:

- PPPPPPP The part number designation.
- TTTTTT A trace or manufacturing code.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # The device revision (A, B, etc.).