Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Active | | Core Processor | CIP-51 8051 | | Core Size | 8-Bit | | Speed | 50MHz | | Connectivity | I <sup>2</sup> C, SMBus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 16 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 2.25K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V | | Data Converters | A/D 15x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 20-WFQFN Exposed Pad | | Supplier Device Package | 20-QFN (3x3) | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm8bb21f16g-c-qfn20r | | | | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong #### 3.2 Power All internal circuitry draws power from the VDD supply pin. External I/O pins are powered from the VIO supply voltage (or VDD on devices without a separate VIO connection), while most of the internal circuitry is supplied by an on-chip LDO regulator. Control over the device power can be achieved by enabling/disabling individual peripherals as needed. Each analog peripheral can be disabled when not in use and placed in low power mode. Digital peripherals, such as timers and serial buses, have their clocks gated off and draw little power when they are not in use. Table 3.1. Power Modes | Power Mode | Details | Mode Entry | Wake-Up Sources | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | Normal | Core and all peripherals clocked and fully operational | _ | _ | | Idle | <ul> <li>Core halted</li> <li>All peripherals clocked and fully operational</li> <li>Code resumes execution on wake event</li> </ul> | Set IDLE bit in PCON0 | Any interrupt | | Suspend | <ul> <li>Core and peripheral clocks halted</li> <li>HFOSC0 and HFOSC1 oscillators stopped</li> <li>Regulators in normal bias mode for fast wake</li> <li>Timer 3 and 4 may clock from LFOSC0</li> <li>Code resumes execution on wake event</li> </ul> | 1. Switch SYSCLK to HFOSC0 2. Set SUSPEND bit in PCON1 | <ul> <li>Timer 4 Event</li> <li>SPI0 Activity</li> <li>I2C0 Slave Activity</li> <li>Port Match Event</li> <li>Comparator 0 Falling<br/>Edge</li> </ul> | | Stop | <ul> <li>All internal power nets shut down</li> <li>5 V regulator remains active (if enabled)</li> <li>Internal 1.8 V LDO on</li> <li>Pins retain state</li> <li>Exit on any reset source</li> </ul> | 1. Clear STOPCF bit in REG0CN 2. Set STOP bit in PCON0 | Any reset source | | Snooze | <ul> <li>Core and peripheral clocks halted</li> <li>HFOSC0 and HFOSC1 oscillators stopped</li> <li>Regulators in low bias current mode for energy savings</li> <li>Timer 3 and 4 may clock from LFOSC0</li> <li>Code resumes execution on wake event</li> </ul> | 1. Switch SYSCLK to HFOSC0 2. Set SNOOZE bit in PCON1 | <ul> <li>Timer 4 Event</li> <li>SPI0 Activity</li> <li>I2C0 Slave Activity</li> <li>Port Match Event</li> <li>Comparator 0 Falling Edge</li> </ul> | | Shutdown | <ul> <li>All internal power nets shut down</li> <li>5 V regulator remains active (if enabled)</li> <li>Internal 1.8 V LDO off to save energy</li> <li>Pins retain state</li> <li>Exit on pin or power-on reset</li> </ul> | 1. Set STOPCF bit in<br>REG0CN<br>2. Set STOP bit in<br>PCON0 | RSTb pin reset Power-on reset | #### 3.3 I/O Digital and analog resources are externally available on the device's multi-purpose I/O pins. Port pins P0.0-P2.3 can be defined as general-purpose I/O (GPIO), assigned to one of the internal digital resources through the crossbar or dedicated channels, or assigned to an analog function. Port pins P3.0 and P3.1 can be used as GPIO. Additionally, the C2 Interface Data signal (C2D) is shared with P3.0. The port control block offers the following features: - Up to 22 multi-functions I/O pins, supporting digital and analog functions. - · Flexible priority crossbar decoder for digital peripheral assignment. - · Two drive strength settings for each port. - · Two direct-pin interrupt sources with dedicated interrupt vectors (INT0 and INT1). - · Up to 20 direct-pin interrupt sources with shared interrupt vector (Port Match). #### 3.4 Clocking The CPU core and peripheral subsystem may be clocked by both internal and external oscillator resources. By default, the system clock comes up running from the 24.5 MHz oscillator divided by 8. The clock control system offers the following features: - · Provides clock to core and peripherals. - 24.5 MHz internal oscillator (HFOSC0), accurate to ±2% over supply and temperature corners. - 49 MHz internal oscillator (HFOSC1), accurate to ±1.5% over supply and temperature corners. - 80 kHz low-frequency oscillator (LFOSC0). - External CMOS clock input (EXTCLK). - · Clock divider with eight settings for flexible clock scaling: - Divide the selected clock source by 1, 2, 4, 8, 16, 32, 64, or 128. - HFOSC0 and HFOSC1 include 1.5x pre-scalers for further flexibility. #### 3.5 Counters/Timers and PWM #### **Programmable Counter Array (PCA0)** The programmable counter array (PCA) provides multiple channels of enhanced timer and PWM functionality while requiring less CPU intervention than standard counter/timers. The PCA consists of a dedicated 16-bit counter/timer and one 16-bit capture/compare module for each channel. The counter/timer is driven by a programmable timebase that has flexible external and internal clocking options. Each capture/compare module may be configured to operate independently in one of five modes: Edge-Triggered Capture, Software Timer, High-Speed Output, Frequency Output, or Pulse-Width Modulated (PWM) Output. Each capture/compare module has its own associated I/O line (CEXn) which is routed through the crossbar to port I/O when enabled. - · 16-bit time base - · Programmable clock divisor and clock source selection - · Up to three independently-configurable channels - 8, 9, 10, 11 and 16-bit PWM modes (center or edge-aligned operation) - · Output polarity control - · Frequency output mode - · Capture on rising, falling or any edge - · Compare function for arbitrary waveform generation - · Software timer (internal compare) mode - · Can accept hardware "kill" signal from comparator 0 # I2C Slave (I2CSLAVE0) The I2C Slave interface is a 2-wire, bidirectional serial bus that is compatible with the I2C Bus Specification 3.0. It is capable of transferring in high-speed mode (HS-mode) at speeds of up to 3.4 Mbps. Firmware can write to the I2C interface, and the I2C interface can autonomously control the serial transfer of data. The interface also supports clock stretching for cases where the core may be temporarily prohibited from transmitting a byte or processing a received byte during an I2C transaction. This module operates only as an I2C slave device. The I2C module includes the following features: - Standard (up to 100 kbps), Fast (400 kbps), Fast Plus (1 Mbps), and High-speed (3.4 Mbps) transfer speeds - · Support for slave mode only - · Clock low extending (clock stretching) to interface with faster masters - · Hardware support for 7-bit slave address recognition - Transmit and receive FIFOs (two bytes) to help increase throughput in faster applications #### 16-bit CRC (CRC0) The cyclic redundancy check (CRC) module performs a CRC using a 16-bit polynomial. CRC0 accepts a stream of 8-bit data and posts the 16-bit result to an internal register. In addition to using the CRC block for data manipulation, hardware can automatically CRC the flash contents of the device. The CRC module is designed to provide hardware calculations for flash memory verification and communications protocols. The CRC module supports the standard CCITT-16 16-bit polynomial (0x1021), and includes the following features: - · Support for CCITT-16 polynomial - · Byte-level bit reversal - · Automatic CRC of flash contents on one or more 256-byte blocks - Initial seed selection of 0x0000 or 0xFFFF #### 3.7 Analog #### 12-Bit Analog-to-Digital Converter (ADC0) The ADC is a successive-approximation-register (SAR) ADC with 12-, 10-, and 8-bit modes, integrated track-and hold and a programmable window detector. The ADC is fully configurable under software control via several registers. The ADC may be configured to measure different signals using the analog multiplexer. The voltage reference for the ADC is selectable between internal and external reference sources. - Up to 20 external inputs. - · Single-ended 12-bit and 10-bit modes. - Supports an output update rate of 200 ksps samples per second in 12-bit mode or 800 ksps samples per second in 10-bit mode. - · Operation in low power modes at lower conversion speeds. - Asynchronous hardware conversion trigger, selectable between software, external I/O and internal timer sources. - Output data window comparator allows automatic range checking. - Support for burst mode, which produces one set of accumulated data per conversion-start trigger with programmable power-on settling and tracking time. - · Conversion complete and window compare interrupts supported. - Flexible output data formatting. - · Includes an internal fast-settling reference with two levels (1.65 V and 2.4 V) and support for external reference and signal ground. - · Integrated temperature sensor. | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------|-----|-----|------|------| | Stop Mode—Core halted and all clocks stopped,Internal LDO On, Supply monitor off. | I <sub>DD</sub> | | _ | 120 | 1045 | μА | | Shutdown Mode—Core halted and all clocks stopped,Internal LDO Off, Supply monitor off. | I <sub>DD</sub> | | _ | 0.2 | 15 | μА | | Analog Peripheral Supply Curren | ts (-40 °C to | +125 °C) | | | | | | High-Frequency Oscillator 0 | I <sub>HFOSC0</sub> | Operating at 24.5 MHz,<br>$T_A = 25 ^{\circ}\text{C}$ | _ | 105 | _ | μΑ | | High-Frequency Oscillator 1 | I <sub>HFOSC1</sub> | Operating at 49 MHz, | _ | 865 | 940 | μА | | | | T <sub>A</sub> = 25 °C | | | | | | Low-Frequency Oscillator | I <sub>LFOSC</sub> | Operating at 80 kHz, | _ | 4 | _ | μA | | | | T <sub>A</sub> = 25 °C | | | | | | ADC0 Always-on <sup>4</sup> | I <sub>ADC</sub> | 800 ksps, 10-bit conversions or | _ | 820 | 1200 | μΑ | | | | 200 ksps, 12-bit conversions | | | | | | | | Normal bias settings | | | | | | | | V <sub>DD</sub> = 3.0 V | | | | | | | | 250 ksps, 10-bit conversions or | _ | 405 | 580 | μA | | | | 62.5 ksps 12-bit conversions | | | | | | | | Low power bias settings | | | | | | | | V <sub>DD</sub> = 3.0 V | | | | | | ADC0 Burst Mode, 10-bit single conversions, external reference | I <sub>ADC</sub> | 200 ksps, V <sub>DD</sub> = 3.0 V | _ | 370 | _ | μΑ | | Conversions, external reference | | 100 ksps, V <sub>DD</sub> = 3.0 V | _ | 185 | _ | μA | | | | 10 ksps, V <sub>DD</sub> = 3.0 V | _ | 20 | _ | μA | | ADC0 Burst Mode, 10-bit single | I <sub>ADC</sub> | 200 ksps, V <sub>DD</sub> = 3.0 V | _ | 485 | _ | μА | | conversions, internal reference,<br>Low power bias settings | | 100 ksps, V <sub>DD</sub> = 3.0 V | _ | 245 | _ | μА | | | | 10 ksps, V <sub>DD</sub> = 3.0 V | _ | 25 | _ | μА | | ADC0 Burst Mode, 12-bit single | I <sub>ADC</sub> | 100 ksps, V <sub>DD</sub> = 3.0 V | _ | 505 | _ | μΑ | | conversions, external reference | | 50 ksps, V <sub>DD</sub> = 3.0 V | _ | 255 | _ | μΑ | | | | 10 ksps, V <sub>DD</sub> = 3.0 V | _ | 50 | _ | μΑ | | ADC0 Burst Mode, 12-bit single | I <sub>ADC</sub> | 100 ksps, V <sub>DD</sub> = 3.0 V, | _ | 950 | _ | μA | | conversions, internal reference | | Normal bias | | | | | | | | 50 ksps, V <sub>DD</sub> = 3.0 V, | _ | 415 | _ | μΑ | | | | Low power bias | | | | | | | | 10 ksps, V <sub>DD</sub> = 3.0 V, | _ | 80 | _ | μΑ | | | | Low power bias | | | | | | Internal ADC0 Reference, Always- | I <sub>VREFFS</sub> | Normal Power Mode | _ | 680 | 790 | μΑ | | on <sup>5</sup> | | Low Power Mode | _ | 160 | 210 | μΑ | # 4.1.5 Power Management Timing **Table 4.5. Power Management Timing** | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |---------------------------|----------------------|-----------------|-----|-----|-----|---------| | Idle Mode Wake-up Time | t <sub>IDLEWK</sub> | | 2 | _ | 3 | SYSCLKs | | Suspend Mode Wake-up Time | t <sub>SUS-</sub> | SYSCLK = HFOSC0 | _ | 170 | _ | ns | | | PENDWK | CLKDIV = 0x00 | | | | | | Snooze Mode Wake-up Time | t <sub>SLEEPWK</sub> | SYSCLK = HFOSC0 | _ | 12 | _ | μs | | | | CLKDIV = 0x00 | | | | | # 4.1.6 Internal Oscillators **Table 4.6. Internal Oscillators** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------|----------------------|-----------------------------------|-------|------|-------|--------| | High Frequency Oscillator 0 | (24.5 MHz) | | | | | | | Oscillator Frequency | f <sub>HFOSC0</sub> | Full Temperature and Supply Range | 24 | 24.5 | 25 | MHz | | Power Supply Sensitivity | PSS <sub>HFOS</sub> | T <sub>A</sub> = 25 °C | _ | 0.5 | _ | %/V | | Temperature Sensitivity | TS <sub>HFOSC0</sub> | V <sub>DD</sub> = 3.0 V | _ | 40 | _ | ppm/°C | | High Frequency Oscillator 1 | (49 MHz) | | | | | | | Oscillator Frequency | f <sub>HFOSC1</sub> | Full Temperature and Supply Range | 48.25 | 49 | 49.75 | MHz | | Power Supply Sensitivity | PSS <sub>HFOS</sub> | T <sub>A</sub> = 25 °C | _ | 0.02 | _ | %/V | | Temperature Sensitivity | TS <sub>HFOSC1</sub> | V <sub>DD</sub> = 3.0 V | _ | 45 | _ | ppm/°C | | Low Frequency Oscillator (80 | 0 kHz) | | - | 1 | 1 | 1 | | Oscillator Frequency | f <sub>LFOSC</sub> | Full Temperature and Supply Range | 75 | 80 | 85 | kHz | | Power Supply Sensitivity | PSS <sub>LFOSC</sub> | T <sub>A</sub> = 25 °C | _ | 0.05 | _ | %/V | | Temperature Sensitivity | TS <sub>LFOSC</sub> | V <sub>DD</sub> = 3.0 V | _ | 65 | _ | ppm/°C | # 4.1.8 ADC Table 4.8. ADC | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------|---------------------|---------------------------------|----------|-------|--------------------|--------| | Resolution | N <sub>bits</sub> | 12 Bit Mode | | 12 | | Bits | | | | 10 Bit Mode | | 10 | | Bits | | Throughput Rate | f <sub>S</sub> | 12 Bit Mode | _ | _ | 200 | ksps | | (High Speed Mode) | | 10 Bit Mode | _ | _ | 800 | ksps | | Throughput Rate | f <sub>S</sub> | 12 Bit Mode | _ | _ | 62.5 | ksps | | (Low Power Mode) | | 10 Bit Mode | _ | _ | 250 | ksps | | Tracking Time | t <sub>TRK</sub> | High Speed Mode | 230 | _ | _ | ns | | | | Low Power Mode | 450 | _ | _ | ns | | Power-On Time | t <sub>PWR</sub> | | 1.2 | _ | _ | μs | | SAR Clock Frequency | f <sub>SAR</sub> | High Speed Mode, | _ | _ | 6.25 | MHz | | | | Reference is 2.4 V internal | | | | | | | | High Speed Mode, | _ | _ | 12.5 | MHz | | | | Reference is not 2.4 V internal | | | | | | | | Low Power Mode | _ | _ | 4 | MHz | | Conversion Time | t <sub>CNV</sub> | 10-Bit Conversion, | | 1.1 | 1 | μs | | | | SAR Clock = 12.25 MHz, | | | | | | | | System Clock = 24.5 MHz. | | | | | | Sample/Hold Capacitor | C <sub>SAR</sub> | Gain = 1 | _ | 5 | _ | pF | | | | Gain = 0.5 | _ | 2.5 | _ | pF | | Input Pin Capacitance | C <sub>IN</sub> | | _ | 20 | _ | pF | | Input Mux Impedance | R <sub>MUX</sub> | | _ | 550 | _ | Ω | | Voltage Reference Range | V <sub>REF</sub> | | 1 | _ | V <sub>DD</sub> | V | | Input Voltage Range <sup>1</sup> | V <sub>IN</sub> | Gain = 1 | 0 | _ | V <sub>REF</sub> | V | | | | Gain = 0.5 | 0 | _ | 2xV <sub>REF</sub> | V | | Power Supply Rejection Ratio | PSRR <sub>ADC</sub> | | _ | 70 | _ | dB | | DC Performance | | | | | | | | Integral Nonlinearity | INL | 12 Bit Mode | _ | ±1 | ±2.3 | LSB | | | | 10 Bit Mode | _ | ±0.2 | ±0.6 | LSB | | Differential Nonlinearity (Guaran- | DNL | 12 Bit Mode | -1 | ±0.7 | 1.9 | LSB | | teed Monotonic) | | 10 Bit Mode | _ | ±0.2 | ±0.6 | LSB | | Offset Error | E <sub>OFF</sub> | 12 Bit Mode, VREF = 1.65 V | -3 | 0 | 3 | LSB | | Chiect Enter | | 10 Bit Mode, VREF = 1.65 V | -2 | 0 | 2 | LSB | | Offset Temperature Coefficient | TC <sub>OFF</sub> | | <u> </u> | 0.004 | _ | LSB/°C | ### 4.1.14 Port I/O Table 4.14. Port I/O | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------------------------------------|-----------------|-------------------------------------------------------------|-----------------------|-----|-----------------------|------| | Output High Voltage (High Drive) <sup>1</sup> | V <sub>OH</sub> | $I_{OH}$ = -7 mA, $V_{DD} \ge 3.0 \text{ V}$ | V <sub>DD</sub> - 0.7 | _ | _ | V | | | | $I_{OH}$ = -3.3 mA, 2.2 V $\leq$ V <sub>DD</sub> $<$ 3.0 V | V <sub>DD</sub> x 0.8 | _ | _ | ٧ | | Output Low Voltage (High Drive) <sup>1</sup> | V <sub>OL</sub> | I <sub>OL</sub> = 13.5 mA, V <sub>DD</sub> ≥ 3.0 V | _ | _ | 0.6 | ٧ | | | | $I_{OL}$ = 7 mA, 2.2 V $\leq$ V <sub>DD</sub> $<$ 3.0 V | _ | _ | V <sub>DD</sub> x 0.2 | ٧ | | Output High Voltage (Low Drive) <sup>1</sup> | V <sub>OH</sub> | I <sub>OH</sub> = -4.75 mA, V <sub>DD</sub> ≥ 3.0 V | V <sub>DD</sub> - 0.7 | _ | _ | V | | | | I <sub>OH</sub> = -2.25 mA, 2.2 V ≤ V <sub>DD</sub> < 3.0 V | V <sub>DD</sub> x 0.8 | _ | _ | V | | Output Low Voltage (Low Drive) <sup>1</sup> | V <sub>OL</sub> | $I_{OL} = 6.5 \text{ mA}, V_{DD} \ge 3.0 \text{ V}$ | _ | _ | 0.6 | ٧ | | | | I <sub>OL</sub> = 3.5 mA, 2.2 V ≤ V <sub>DD</sub> < 3.0 V | _ | _ | V <sub>DD</sub> x 0.2 | V | | Input High Voltage | V <sub>IH</sub> | | V <sub>DD</sub> - 0.6 | _ | _ | ٧ | | Input Low Voltage | V <sub>IL</sub> | | _ | _ | 0.6 | ٧ | | Pin Capacitance | C <sub>IO</sub> | | _ | 7 | _ | pF | | Weak Pull-Up Current | I <sub>PU</sub> | V <sub>DD</sub> = 3.6 | -30 | -20 | -10 | μA | | $(V_{IN} = 0 V)$ | | | | | | | | Input Leakage (Pullups off or Analog) | I <sub>LK</sub> | GND < V <sub>IN</sub> < V <sub>DD</sub> | -1.1 | _ | 1.1 | μΑ | | Input Leakage Current with V <sub>IN</sub> above V <sub>DD</sub> | I <sub>LK</sub> | V <sub>DD</sub> < V <sub>IN</sub> < V <sub>DD</sub> +2.0 V | 0 | 5 | 150 | μΑ | ### Note: # 4.2 Thermal Conditions **Table 4.15. Thermal Conditions** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------|-----------------|------------------|-----|-------|-----|------| | Thermal Resistance (Junction to | $\theta_{JA}$ | QFN-20 Packages | _ | 60 | _ | °C/W | | Ambient) | | QFN-28 Packages | _ | 26 | _ | °C/W | | | | QSOP-24 Packages | _ | 65 | _ | °C/W | | Thermal Resistance (Junction to Case) | θ <sub>JC</sub> | QFN-20 Packages | _ | 28.86 | _ | °C/W | # Note: 1. Thermal resistance assumes a multi-layer PCB with any exposed pad soldered to a PCB pad. <sup>1.</sup> See Figure 4.6 Typical $V_{OH}$ Curves on page 28 and Figure 4.7 Typical $V_{OL}$ Curves on page 28 for more information. # 4.4 Typical Performance Curves Figure 4.1. Typical Operating Supply Current using HFOSC0 Figure 4.2. Typical Operating Supply Current using HFOSC1 Figure 4.6. Typical V<sub>OH</sub> Curves Figure 4.7. Typical V<sub>OL</sub> Curves # 6. Pin Definitions #### 6.1 EFM8BB2x-QFN28 Pin Definitions Figure 6.1. EFM8BB2x-QFN28 Pinout ### 6.2 EFM8BB2x-QSOP24 Pin Definitions Figure 6.2. EFM8BB2x-QSOP24 Pinout Table 6.2. Pin Definitions for EFM8BB2x-QSOP24 | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital<br>Functions | Analog Functions | |---------------|----------|-------------------|---------------------|---------------------------------|------------------| | 1 | P0.3 | Multifunction I/O | Yes | P0MAT.3 | ADC0.3 | | | | | | EXTCLK | CMP0P.3 | | | | | | INT0.3 | CMP0N.3 | | | | | | INT1.3 | | | 2 | P0.2 | Multifunction I/O | Yes | P0MAT.2 | ADC0.2 | | | | | | INT0.2 | CMP0P.2 | | | | | | INT1.2 | CMP0N.2 | # 7.2 QFN28 PCB Land Pattern Figure 7.2. QFN28 PCB Land Pattern Drawing Table 7.2. QFN28 PCB Land Pattern Dimensions | Dimension | Min | Max | | | |-----------|------|-----|--|--| | C1 | 4.80 | | | | | C2 | 4.80 | | | | | E | 0.50 | | | | | X1 | 0.3 | 30 | | | | X2 | 3.3 | 35 | | | | Y1 | 9.0 | 95 | | | # 8. QSOP24 Package Specifications # 8.1 QSOP24 Package Dimensions Figure 8.1. QSOP24 Package Drawing Table 8.1. QSOP24 Package Dimensions | Dimension | Min | Тур | Max | | |-----------|-------------|----------|------|--| | A | _ | _ | 1.75 | | | A1 | 0.10 | _ | 0.25 | | | b | 0.20 | _ | 0.30 | | | С | 0.10 | _ | 0.25 | | | D | | 8.65 BSC | | | | Е | | 6.00 BSC | | | | E1 | | 3.90 BSC | | | | е | 0.635 BSC | | | | | L | 0.40 — 1.27 | | 1.27 | | | theta | 0° | _ | 8° | | | Dimension | Min | Тур | Max | |-----------|-----|------|-----| | aaa | | 0.20 | | | bbb | | 0.18 | | | ccc | | 0.10 | | | ddd | | 0.10 | | # Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC outline MO-137, variation AE. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. #### 8.2 QSOP24 PCB Land Pattern Figure 8.2. QSOP24 PCB Land Pattern Drawing Table 8.2. QSOP24 PCB Land Pattern Dimensions | Dimension | Min | Мах | | | | | | | | | |-----------|-----------|------|--|--|--|--|--|--|--|--| | С | 5.20 | 5.30 | | | | | | | | | | E | 0.635 BSC | | | | | | | | | | | Х | 0.30 | 0.40 | | | | | | | | | | Υ | 1.50 | 1.60 | | | | | | | | | ## Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This land pattern design is based on the IPC-7351 guidelines. - 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 $\mu$ m minimum, all the way around the pad. - 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 5. The stencil thickness should be 0.125 mm (5 mils). - 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 7. A No-Clean, Type-3 solder paste is recommended. - 8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 10. Revision History #### 10.1 Revision 1.31 November 7, 2016 Updated typical and maximum specifications in 4.1.2 Power Consumption. Added 4.1.11 1.8 V Internal LDO Voltage Regulator. #### 10.2 Revision 1.3 August 11, 2016 Added A-grade parts. Added Thermal Resistance (Junction to Case) for QFN20 packages to 4.2 Thermal Conditions. Added a note to Table 4.2 Power Consumption on page 13 providing more information about the Comparator Reference specification. Added a note linking to the Typical VOH and VOL Performance graphs in 4.1.14 Port I/O. Specified the sizes of the SMBus and I2CSLAVE transmit and receive FIFOs. Added a note to 3.1 Introduction referencing the Reference Manual. #### 10.3 Revision 1.2 February 10, 2016 Updated Figure 5.3 Debug Connection Diagram on page 30 to move the pull-up resistor on C2D / RSTb to after the series resistor instead of before. Added a reference to AN945: EFM8 Factory Bootloader User Guide in 3.10 Bootloader. Added I-grade parts. Adjusted and added maximum specifications in 4.1.2 Power Consumption for G-grade devices and added a note on which high frequency oscillator is used for the specification. Adjusted the Total Current Sunk into Supply Pin and Total Current Sourced out of Ground Pin specifications in 4.3 Absolute Maximum Ratings. #### 10.4 Revision 1.1 December 16, 2015 Updated 3.2 Power to properly reflect that a comparator falling edge wakes the device from Suspend and Snooze. Added Note 2 to Table 4.1 Recommended Operating Conditions on page 12. Added 5.2 Debug. #### 10.5 Revision 1.0 Updated any TBD numbers in and adjusted various specifications. Updated VOH and VOL graphs in Figure 4.6 Typical V<sub>OH</sub> Curves on page 28 and Figure 4.7 Typical V<sub>OL</sub> Curves on page 28 and updated the VOH and VOL specifications in Table 4.14 Port I/O on page 23. Added more information to 3.10 Bootloader. Updated part numbers to Revision C. # 10.6 Revision 0.3 Updated QFN20 packaging and landing diagram dimensions. Updated QFN28 D and E minimum value. Updated some characterization TBD values. Updated the 5 V-to-3.3 V regulator Electrical Characteristics table. Added Stop mode to the Power Modes table in 3.2 Power. # 10.7 Revision 0.2 Initial release. # **Table of Contents** | 1. | 1. Feature List | | | . 1 | |----|--------------------------------------------------|---|--|-----| | 2. | 2. Ordering Information | | | . 2 | | 3. | 3. System Overview | | | . 4 | | | 3.1 Introduction | | | . 4 | | | 3.2 Power | | | . 5 | | | 3.3 I/O | | | . 5 | | | 3.4 Clocking | | | . 6 | | | 3.5 Counters/Timers and PWM | | | | | | 3.6 Communications and Other Digital Peripherals | | | | | | 3.7 Analog | | | | | | 3.8 Reset Sources | | | | | | 3.9 Debugging | | | | | | 3.10 Bootloader | | | | | | | | | | | 4. | 4. Electrical Characteristics | | | | | | 4.1 Electrical Characteristics | | | | | | 4.1.1 Recommended Operating Conditions | | | | | | 4.1.3 Reset and Supply Monitor | | | | | | 4.1.4 Flash Memory | | | | | | 4.1.5 Power Management Timing | | | | | | 4.1.6 Internal Oscillators. | | | | | | 4.1.7 External Clock Input | | | .18 | | | 4.1.8 ADC | | | .19 | | | 4.1.9 Voltage Reference | | | | | | 4.1.10 Temperature Sensor | | | | | | 4.1.11 1.8 V Internal LDO Voltage Regulator | | | | | | 4.1.12 5 V Voltage Regulator | | | | | | 4.1.13 Comparators | | | | | | 4.1.14 Port I/O | | | | | | 4.2 Thermal Conditions | | | | | | 4.3 Absolute Maximum Ratings | | | | | | 4.4 Typical Performance Curves | • | | .25 | | 5. | 5. Typical Connection Diagrams | | | 29 | | | 5.1 Power | | | .29 | | | 5.2 Debug | | | .30 | | | 5.3 Other Connections | | | .30 | | 6. | 6. Pin Definitions | | | 31 | | | 6.1 EFM8BB2x-QFN28 Pin Definitions | | | | | | | | | | | | 6.2 EFM8BB2x-QSOP24 | Pin Defin | itioı | ns | | | | | | | | | | | .35 | |----|------------------------|-------------|-------|------------|--|--|--|--|--|--|--|--|--|--|-----| | | 6.3 EFM8BB2x-QFN20 P | in Definiti | ons | <b>3</b> . | | | | | | | | | | | .38 | | 7. | QFN28 Package Specific | cations. | | | | | | | | | | | | | 41 | | | 7.1 QFN28 Package Din | nensions | | | | | | | | | | | | | .41 | | | 7.2 QFN28 PCB Land Pa | attern . | | | | | | | | | | | | | .43 | | | 7.3 QFN28 Package Mar | king | | | | | | | | | | | | | .44 | | 8. | QSOP24 Package Speci | fications | | | | | | | | | | | | | 45 | | | 8.1 QSOP24 Package D | imensions | S . | | | | | | | | | | | | .45 | | | 8.2 QSOP24 PCB Land | Pattern . | | | | | | | | | | | | | .47 | | | 8.3 QSOP24 Package Ma | arking . | | | | | | | | | | | | | .48 | | 9. | QFN20 Package Specific | cations. | | | | | | | | | | | | | 49 | | | 9.1 QFN20 Package Din | nensions | | | | | | | | | | | | | .49 | | | 9.2 QFN20 PCB Land Pa | attern . | | | | | | | | | | | | | .51 | | | 9.3 QFN20 Package Mar | king | | | | | | | | | | | | | .52 | | 10 | ). Revision History | | | | | | | | | | | | | | 53 | | | 10.1 Revision 1.31 | | | | | | | | | | | | | | .53 | | | 10.2 Revision 1.3 | | | | | | | | | | | | | | .53 | | | 10.3 Revision 1.2 | | | | | | | | | | | | | | .53 | | | 10.4 Revision 1.1 | | | | | | | | | | | | | | .53 | | | 10.5 Revision 1.0 | | | | | | | | | | | | | | .53 | | | 10.6 Revision 0.3 | | | | | | | | | | | | | | .54 | | | 10.7 Revision 0.2 | | | | | | | | | | | | | | .54 | | | | | | | | | | | | | | | | | | Table of Contents . . . . . . . . . . . . . . . . loT Portfolio www.silabs.com/loT SW/HW www.silabs.com/simplicity Quality www.silabs.com/quality Support and Community community.silabs.com #### Disclaimer Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### **Trademark Information** Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labs®, Silabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZRadio®, EZRadio®, EZRadio®, Gecko®, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 USA