



Welcome to **E-XFL.COM** 

What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded - Microcontrollers</u>"

| _                          |                                                                          |
|----------------------------|--------------------------------------------------------------------------|
| Details                    |                                                                          |
| Product Status             | Active                                                                   |
| Core Processor             | CIP-51 8051                                                              |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 50MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SMBus, SPI, UART/USART                                 |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                    |
| Number of I/O              | 21                                                                       |
| Program Memory Size        | 16KB (16K x 8)                                                           |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | -                                                                        |
| RAM Size                   | 2.25K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V                                                              |
| Data Converters            | A/D 20x12b                                                               |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                        |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 24-SSOP (0.154", 3.90mm Width)                                           |
| Supplier Device Package    | 24-QSOP                                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/silicon-labs/efm8bb21f16g-c-gsop24r |

#### 1. Feature List

The EFM8BB2 highlighted features are listed below.

- · Core:
  - · Pipelined CIP-51 Core
  - · Fully compatible with standard 8051 instruction set
  - 70% of instructions execute in 1-2 clock cycles
  - · 50 MHz maximum operating frequency
- · Memory:
  - Up to 16 KB flash memory, in-system re-programmable from firmware, including 1 KB of 64-byte sectors and 15 KB of 512-byte sectors.
  - Up to 2304 bytes RAM (including 256 bytes standard 8051 RAM and 2048 bytes on-chip XRAM)
- · Power:
  - · 5 V-input LDO regulator
  - · Internal LDO regulator for CPU core voltage
  - · Power-on reset circuit and brownout detectors
- I/O: Up to 22 total multifunction I/O pins:
  - · All pins 5 V tolerant under bias
  - · Flexible peripheral crossbar for peripheral routing
  - 5 mA source, 12.5 mA sink allows direct drive of LEDs
- · Clock Sources:
  - Internal 49 MHz oscillator with accuracy of ±1.5%
  - Internal 24.5 MHz oscillator with ±2% accuracy
  - · Internal 80 kHz low-frequency oscillator
  - · External CMOS clock option

- · Timers/Counters and PWM:
  - 3-channel Programmable Counter Array (PCA) supporting PWM, capture/compare, and frequency output modes
  - 5 x 16-bit general-purpose timers
  - Independent watchdog timer, clocked from the low frequency oscillator
- · Communications and Digital Peripherals:
  - 2 x UART, up to 3 Mbaud
  - SPI™ Master / Slave, up to 12 Mbps
  - SMBus™/I2C™ Master / Slave, up to 400 kbps
  - I<sup>2</sup>C High-Speed Slave, up to 3.4 Mbps
  - 16-bit CRC unit, supporting automatic CRC of flash at 256byte boundaries
- · Analog:
  - 12-Bit Analog-to-Digital Converter (ADC)
  - 2 x Low-current analog comparators with adjustable reference
- · On-Chip, Non-Intrusive Debugging
  - · Full memory and register inspection
  - · Four hardware breakpoints, single-stepping
- · Pre-loaded UART bootloader
- Temperature range -40 to 85 °C or -40 to 125 °C
  - Automotive grade available (requires PPAP)
- Single power supply of 2.2 to 3.6 V or 3.0 to 5.25 V
- · QFN28, QSOP24, and QFN20 packages

With on-chip power-on reset, voltage supply monitor, watchdog timer, and clock oscillator, the EFM8BB2 devices are truly standalone system-on-a-chip solutions. The flash memory is reprogrammable in-circuit, providing nonvolatile data storage and allowing field upgrades of the firmware. The on-chip debugging interface (C2) allows non-intrusive (uses no on-chip resources), full speed, in-circuit debugging using the production MCU installed in the final application. This debug logic supports inspection and modification of memory and registers, setting breakpoints, single stepping, and run and halt commands. All analog and digital peripherals are fully functional while debugging. Each device is specified for 2.2 to 3.6 V operation (or up to 5.25 V with the 5 V regulator option) and is available in 28-pin QFN, 20-pin QFN, or 24-pin QSOP packages. All package options are lead-free and RoHS compliant.

### 2. Ordering Information



Figure 2.1. EFM8BB2 Part Numbering

All EFM8B2 family members have the following features:

- · CIP-51 Core running up to 50 MHz
- Three Internal Oscillators (49 MHz, 24.5 MHz and 80 kHz)
- SMBus
- I2C Slave
- SPI
- · 2 UARTs
- 3-Channel Programmable Counter Array (PWM, Clock Generation, Capture/Compare)
- 5 16-bit Timers
- · 2 Analog Comparators
- 12-bit Analog-to-Digital Converter with integrated multiplexer, voltage reference, and temperature sensor
- · 16-bit CRC Unit
- · AEC-Q100 qualified
- · Pre-loaded UART bootloader

In addition to these features, each part number in the EFM8BB2 family has a set of features that vary across the product line. The product selection guide shows the features available on each family member.

Table 2.1. Product Selection Guide

| Ordering Part Number  | Flash Memory (KB) | RAM (Bytes) | Digital Port I/Os (Total) | ADC0 Channels | Comparator 0 Inputs | Comparator 1 Inputs | Pb-free (RoHS Compliant) | 5-to-3.3 V Regulator | Temperature Range | Package |
|-----------------------|-------------------|-------------|---------------------------|---------------|---------------------|---------------------|--------------------------|----------------------|-------------------|---------|
| EFM8BB22F16G-C-QFN28  | 16                | 2304        | 22                        | 20            | 10                  | 12                  | Yes                      | Yes                  | -40 to +85 °C     | QFN28   |
| EFM8BB21F16G-C-QSOP24 | 16                | 2304        | 21                        | 20            | 10                  | 12                  | Yes                      | _                    | -40 to +85 °C     | QSOP24  |
| EFM8BB21F16G-C-QFN20  | 16                | 2304        | 16                        | 15            | 10                  | 7                   | Yes                      | _                    | -40 to +85 °C     | QFN20   |
| EFM8BB22F16I-C-QFN28  | 16                | 2304        | 22                        | 20            | 10                  | 12                  | Yes                      | Yes                  | -40 to +125 °C    | QFN28   |
| EFM8BB21F16I-C-QSOP24 | 16                | 2304        | 21                        | 20            | 10                  | 12                  | Yes                      | _                    | -40 to +125 °C    | QSOP24  |

## 3. System Overview

#### 3.1 Introduction



Figure 3.1. Detailed EFM8BB2 Block Diagram

This section describes the EFM8BB2 family at a high level. For more information on each module including register definitions, see the EFM8BB2 Reference Manual.

#### 3.2 Power

All internal circuitry draws power from the VDD supply pin. External I/O pins are powered from the VIO supply voltage (or VDD on devices without a separate VIO connection), while most of the internal circuitry is supplied by an on-chip LDO regulator. Control over the device power can be achieved by enabling/disabling individual peripherals as needed. Each analog peripheral can be disabled when not in use and placed in low power mode. Digital peripherals, such as timers and serial buses, have their clocks gated off and draw little power when they are not in use.

Table 3.1. Power Modes

| Power Mode | Details                                                                                                                                                                                                                                                         | Mode Entry                                                    | Wake-Up Sources                                                                                                                                        |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| Normal     | Core and all peripherals clocked and fully operational                                                                                                                                                                                                          | _                                                             | _                                                                                                                                                      |
| Idle       | <ul> <li>Core halted</li> <li>All peripherals clocked and fully operational</li> <li>Code resumes execution on wake event</li> </ul>                                                                                                                            | Set IDLE bit in PCON0                                         | Any interrupt                                                                                                                                          |
| Suspend    | <ul> <li>Core and peripheral clocks halted</li> <li>HFOSC0 and HFOSC1 oscillators stopped</li> <li>Regulators in normal bias mode for fast wake</li> <li>Timer 3 and 4 may clock from LFOSC0</li> <li>Code resumes execution on wake event</li> </ul>           | 1. Switch SYSCLK to HFOSC0 2. Set SUSPEND bit in PCON1        | <ul> <li>Timer 4 Event</li> <li>SPI0 Activity</li> <li>I2C0 Slave Activity</li> <li>Port Match Event</li> <li>Comparator 0 Falling<br/>Edge</li> </ul> |
| Stop       | <ul> <li>All internal power nets shut down</li> <li>5 V regulator remains active (if enabled)</li> <li>Internal 1.8 V LDO on</li> <li>Pins retain state</li> <li>Exit on any reset source</li> </ul>                                                            | 1. Clear STOPCF bit in REG0CN 2. Set STOP bit in PCON0        | Any reset source                                                                                                                                       |
| Snooze     | <ul> <li>Core and peripheral clocks halted</li> <li>HFOSC0 and HFOSC1 oscillators stopped</li> <li>Regulators in low bias current mode for energy savings</li> <li>Timer 3 and 4 may clock from LFOSC0</li> <li>Code resumes execution on wake event</li> </ul> | 1. Switch SYSCLK to HFOSC0 2. Set SNOOZE bit in PCON1         | <ul> <li>Timer 4 Event</li> <li>SPI0 Activity</li> <li>I2C0 Slave Activity</li> <li>Port Match Event</li> <li>Comparator 0 Falling Edge</li> </ul>     |
| Shutdown   | <ul> <li>All internal power nets shut down</li> <li>5 V regulator remains active (if enabled)</li> <li>Internal 1.8 V LDO off to save energy</li> <li>Pins retain state</li> <li>Exit on pin or power-on reset</li> </ul>                                       | 1. Set STOPCF bit in<br>REG0CN<br>2. Set STOP bit in<br>PCON0 | RSTb pin reset     Power-on reset                                                                                                                      |

### 3.3 I/O

Digital and analog resources are externally available on the device's multi-purpose I/O pins. Port pins P0.0-P2.3 can be defined as general-purpose I/O (GPIO), assigned to one of the internal digital resources through the crossbar or dedicated channels, or assigned to an analog function. Port pins P3.0 and P3.1 can be used as GPIO. Additionally, the C2 Interface Data signal (C2D) is shared with P3.0.

The port control block offers the following features:

- Up to 22 multi-functions I/O pins, supporting digital and analog functions.
- · Flexible priority crossbar decoder for digital peripheral assignment.
- · Two drive strength settings for each port.
- · Two direct-pin interrupt sources with dedicated interrupt vectors (INT0 and INT1).
- · Up to 20 direct-pin interrupt sources with shared interrupt vector (Port Match).

#### Timers (Timer 0, Timer 1, Timer 2, Timer 3, and Timer 4)

Several counter/timers are included in the device: two are 16-bit counter/timers compatible with those found in the standard 8051, and the rest are 16-bit auto-reload timers for timing peripherals or for general purpose use. These timers can be used to measure time intervals, count external events and generate periodic interrupt requests. Timer 0 and Timer 1 are nearly identical and have four primary modes of operation. The other timers offer both 16-bit and split 8-bit timer functionality with auto-reload and capture capabilities.

Timer 0 and Timer 1 include the following features:

- Standard 8051 timers, supporting backwards-compatibility with firmware and hardware.
- Clock sources include SYSCLK, SYSCLK divided by 12, 4, or 48, the External Clock divided by 8, or an external pin.
- · 8-bit auto-reload counter/timer mode
- · 13-bit counter/timer mode
- · 16-bit counter/timer mode
- Dual 8-bit counter/timer mode (Timer 0)

Timer 2, Timer 3 and Timer 4 are 16-bit timers including the following features:

- Clock sources for all timers include SYSCLK, SYSCLK divided by 12, or the External Clock divided by 8.
- LFOSC0 divided by 8 may be used to clock Timer 3 and Timer 4 in active or suspend/snooze power modes.
- Timer 4 is a low-power wake source, and can be chained together with Timer 3
- · 16-bit auto-reload timer mode
- Dual 8-bit auto-reload timer mode
- · External pin capture
- · LFOSC0 capture
- · Comparator 0 capture

### Watchdog Timer (WDT0)

The device includes a programmable watchdog timer (WDT) running off the low-frequency oscillator. A WDT overflow forces the MCU into the reset state. To prevent the reset, the WDT must be restarted by application software before overflow. If the system experiences a software or hardware malfunction preventing the software from restarting the WDT, the WDT overflows and causes a reset. Following a reset, the WDT is automatically enabled and running with the default maximum time interval. If needed, the WDT can be disabled by system software or locked on to prevent accidental disabling. Once locked, the WDT cannot be disabled until the next system reset. The state of the RST pin is unaffected by this reset.

The Watchdog Timer has the following features:

- · Programmable timeout interval
- Runs from the low-frequency oscillator
- · Lock-out feature to prevent any modification until a system reset

### 3.6 Communications and Other Digital Peripherals

#### Universal Asynchronous Receiver/Transmitter (UART0)

UART0 is an asynchronous, full duplex serial port offering modes 1 and 3 of the standard 8051 UART. Enhanced baud rate support allows a wide range of clock sources to generate standard baud rates. Received data buffering allows UART0 to start reception of a second incoming data byte before software has finished reading the previous data byte.

The UART module provides the following features:

- Asynchronous transmissions and receptions.
- Baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive).
- 8- or 9-bit data.
- Automatic start and stop generation.
- · Single-byte FIFO on transmit and receive.

### Universal Asynchronous Receiver/Transmitter (UART1)

UART1 is an asynchronous, full duplex serial port offering a variety of data formatting options. A dedicated baud rate generator with a 16-bit timer and selectable prescaler is included, which can generate a wide range of baud rates. A received data FIFO allows UART1 to receive multiple bytes before data is lost and an overflow occurs.

UART1 provides the following features:

- · Asynchronous transmissions and receptions.
- Dedicated baud rate generator supports baud rates up to SYSCLK/2 (transmit) or SYSCLK/8 (receive).
- 5, 6, 7, 8, or 9 bit data.
- · Automatic start and stop generation.
- · Automatic parity generation and checking.
- · Four byte FIFO on transmit and receive.
- · Auto-baud detection.
- · LIN break and sync field detection.
- · CTS / RTS hardware flow control.

### Serial Peripheral Interface (SPI0)

The serial peripheral interface (SPI) module provides access to a flexible, full-duplex synchronous serial bus. The SPI can operate as a master or slave device in both 3-wire or 4-wire modes, and supports multiple masters and slaves on a single SPI bus. The slave-select (NSS) signal can be configured as an input to select the SPI in slave mode, or to disable master mode operation in a multi-master environment, avoiding contention on the SPI bus when more than one master attempts simultaneous data transfers. NSS can also be configured as a firmware-controlled chip-select output in master mode, or disabled to reduce the number of pins required. Additional general purpose port I/O pins can be used to select multiple slave devices in master mode.

- · Supports 3- or 4-wire master or slave modes.
- · Supports external clock frequencies up to 12 Mbps in master or slave mode.
- · Support for all clock phase and polarity modes.
- · 8-bit programmable clock rate (master).
- · Programmable receive timeout (slave).
- · Four byte FIFO on transmit and receive.
- Can operate in suspend or snooze modes and wake the CPU on reception of a byte.
- Support for multiple masters on the same data lines.

## System Management Bus / I2C (SMB0)

The SMBus I/O interface is a two-wire, bi-directional serial bus. The SMBus is compliant with the System Management Bus Specification, version 1.1, and compatible with the I<sup>2</sup>C serial bus.

The SMBus module includes the following features:

- Standard (up to 100 kbps) and Fast (400 kbps) transfer speeds
- · Support for master, slave, and multi-master modes
- · Hardware synchronization and arbitration for multi-master mode
- · Clock low extending (clock stretching) to interface with faster masters
- Hardware support for 7-bit slave and general call address recognition
- · Firmware support for 10-bit slave address decoding
- · Ability to inhibit all slave states
- · Programmable data setup/hold times
- Transmit and receive FIFOs (one byte) to help increase throughput in faster applications

# 4.1.7 External Clock Input

Table 4.7. External Clock Input

| Parameter                           | Symbol             | Test Condition | Min | Тур | Max | Unit |
|-------------------------------------|--------------------|----------------|-----|-----|-----|------|
| External Input CMOS Clock           | f <sub>CMOS</sub>  |                | 0   | _   | 50  | MHz  |
| Frequency (at EXTCLK pin)           |                    |                |     |     |     |      |
| External Input CMOS Clock High Time | t <sub>CMOSH</sub> |                | 9   | _   | _   | ns   |
| External Input CMOS Clock Low Time  | tcmosL             |                | 9   | _   | _   | ns   |

| Parameter                        | Symbol         | Test Condition                        | Min          | Тур      | Max   | Unit |
|----------------------------------|----------------|---------------------------------------|--------------|----------|-------|------|
| Slope Error                      | E <sub>M</sub> | 12 Bit Mode                           | _            | ±0.02    | ±0.1  | %    |
|                                  |                | 10 Bit Mode                           | _            | ±0.06    | ±0.24 | %    |
| Dynamic Performance 10 kHz Si    | ne Wave Inp    | out 1 dB below full scale, Max throug | ghput, using | AGND pin |       |      |
| Signal-to-Noise                  | SNR            | 12 Bit Mode                           | 61           | 66       | _     | dB   |
|                                  |                | 10 Bit Mode                           | 53           | 60       | _     | dB   |
| Signal-to-Noise Plus Distortion  | SNDR           | 12 Bit Mode                           | 61           | 66       | _     | dB   |
|                                  |                | 10 Bit Mode                           | 53           | 60       | _     | dB   |
| Total Harmonic Distortion (Up to | THD            | 12 Bit Mode                           | _            | 71       | _     | dB   |
| 5th Harmonic)                    |                | 10 Bit Mode                           | _            | 70       | _     | dB   |
| Spurious-Free Dynamic Range      | SFDR           | 12 Bit Mode                           | _            | -79      | _     | dB   |
|                                  |                | 10 Bit Mode                           | _            | -70      | _     | dB   |

### Note:

# 4.1.9 Voltage Reference

Table 4.9. Voltage Reference

| Parameter                           | Symbol                    | Test Condition                         | Min  | Тур  | Max  | Unit   |  |  |
|-------------------------------------|---------------------------|----------------------------------------|------|------|------|--------|--|--|
| Internal Fast Settling Reference    |                           |                                        |      |      |      |        |  |  |
| Output Voltage                      | V <sub>REFFS</sub>        | 1.65 V Setting                         | 1.62 | 1.65 | 1.68 | V      |  |  |
| (Full Temperature and Supply Range) |                           | 2.4 V Setting, V <sub>DD</sub> > 2.6 V | 2.35 | 2.4  | 2.45 | V      |  |  |
| Temperature Coefficient             | TC <sub>REFFS</sub>       |                                        | _    | 50   | _    | ppm/°C |  |  |
| Turn-on Time                        | t <sub>REFFS</sub>        |                                        | _    | _    | 1.5  | μs     |  |  |
| Power Supply Rejection              | PSRR <sub>REF</sub><br>FS |                                        | _    | 400  | _    | ppm/V  |  |  |
| External Reference                  |                           |                                        |      |      |      |        |  |  |
| Input Current                       | I <sub>EXTREF</sub>       | Sample Rate = 800 ksps; VREF = 3.0 V   | _    | 8    | _    | μА     |  |  |

<sup>1.</sup> Absolute input pin voltage is limited by the  $\ensuremath{V_{DD}}$  supply.

### 4.3 Absolute Maximum Ratings

Stresses above those listed in Table 4.16 Absolute Maximum Ratings on page 24 may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx.

**Table 4.16. Absolute Maximum Ratings** 

| Parameter                                         | Symbol             | Test Condition                                           | Min     | Max                  | Unit |
|---------------------------------------------------|--------------------|----------------------------------------------------------|---------|----------------------|------|
| Ambient Temperature Under Bias                    | T <sub>BIAS</sub>  |                                                          | -55     | 125                  | °C   |
| Storage Temperature                               | T <sub>STG</sub>   |                                                          | -65     | 150                  | °C   |
| Voltage on VDD                                    | V <sub>DD</sub>    |                                                          | GND-0.3 | 4.2                  | V    |
| Voltage on VREGIN                                 | V <sub>REGIN</sub> |                                                          | GND-0.3 | 5.8                  | V    |
| Voltage on I/O pins or RSTb                       | V <sub>IN</sub>    | V <sub>DD</sub> > 3.3 V                                  | GND-0.3 | 5.8                  | V    |
|                                                   |                    | V <sub>DD</sub> < 3.3 V                                  | GND-0.3 | V <sub>DD</sub> +2.5 | V    |
| Total Current Sunk into Supply Pin                | I <sub>VDD</sub>   |                                                          | _       | 200                  | mA   |
| Total Current Sourced out of Ground Pin           | I <sub>GND</sub>   |                                                          | 200     | _                    | mA   |
| Current Sourced or Sunk by any I/O<br>Pin or RSTb | I <sub>IO</sub>    |                                                          | -100    | 100                  | mA   |
| Operating Junction Temperature                    | TJ                 | T <sub>A</sub> = -40 °C to 85 °C                         | -40     | 105                  | °C   |
|                                                   |                    | $T_A$ = -40 °C to 125 °C (I-grade or A-grade parts only) | -40     | 130                  | °C   |

## Note:

<sup>1.</sup> Exposure to maximum rating conditions for extended periods may affect device reliability.

## 4.4 Typical Performance Curves



Figure 4.1. Typical Operating Supply Current using HFOSC0



Figure 4.2. Typical Operating Supply Current using HFOSC1



Figure 4.5. Typical ADC0 Supply Current in Normal (always-on) Mode

| Pin    | Pin Name | Description         | Crossbar Capability | Additional Digital Functions | Analog Functions |
|--------|----------|---------------------|---------------------|------------------------------|------------------|
| Number |          |                     |                     |                              |                  |
| 3      | P0.1     | Multifunction I/O   | Yes                 | P0MAT.1                      | ADC0.1           |
|        |          |                     |                     | INT0.1                       | CMP0P.1          |
|        |          |                     |                     | INT1.1                       | CMP0N.1          |
|        |          |                     |                     |                              | AGND             |
| 4      | P0.0     | Multifunction I/O   | Yes                 | P0MAT.0                      | ADC0.0           |
|        |          |                     |                     | INT0.0                       | CMP0P.0          |
|        |          |                     |                     | INT1.0                       | CMP0N.0          |
|        |          |                     |                     |                              | VREF             |
| 5      | GND      | Ground              |                     |                              |                  |
| 6      | VDD      | Supply Power Input  |                     |                              |                  |
| 7      | RSTb /   | Active-low Reset /  |                     |                              |                  |
|        | C2CK     | C2 Debug Clock      |                     |                              |                  |
| 8      | P3.0 /   | Multifunction I/O / |                     |                              |                  |
|        | C2D      | C2 Debug Data       |                     |                              |                  |
| 9      | P2.3     | Multifunction I/O   | Yes                 | P2MAT.3                      | ADC0.23          |
|        |          |                     |                     |                              | CMP1P.12         |
|        |          |                     |                     |                              | CMP1N.12         |
| 10     | P2.2     | Multifunction I/O   | Yes                 | P2MAT.2                      | ADC0.22          |
|        |          |                     |                     |                              | CMP1P.11         |
|        |          |                     |                     |                              | CMP1N.11         |
| 11     | P2.1     | Multifunction I/O   | Yes                 | P2MAT.1                      | ADC0.21          |
|        |          |                     |                     |                              | CMP1P.10         |
|        |          |                     |                     |                              | CMP1N.10         |
| 12     | P2.0     | Multifunction I/O   | Yes                 | P2MAT.0                      | ADC0.20          |
|        |          |                     |                     |                              | CMP1P.9          |
|        |          |                     |                     |                              | CMP1N.9          |
| 13     | P1.7     | Multifunction I/O   | Yes                 | P1MAT.7                      | ADC0.15          |
|        |          |                     |                     |                              | CMP1P.7          |
|        |          |                     |                     |                              | CMP1N.7          |
| 14     | P1.6     | Multifunction I/O   | Yes                 | P1MAT.6                      | ADC0.14          |
|        |          |                     |                     | I2C0_SCL                     | CMP1P.6          |
|        |          |                     |                     |                              | CMP1N.6          |
| 15     | P1.5     | Multifunction I/O   | Yes                 | P1MAT.5                      | ADC0.13          |
|        |          |                     |                     | I2C0_SDA                     | CMP1P.5          |
|        |          |                     |                     |                              | CMP1N.5          |

| Pin<br>Number | Pin Name | Description       | Crossbar Capability | Additional Digital Functions | Analog Functions |
|---------------|----------|-------------------|---------------------|------------------------------|------------------|
| 16            | P1.4     | Multifunction I/O | Yes                 | P1MAT.4                      | ADC0.12          |
|               |          |                   |                     |                              | CMP1P.4          |
|               |          |                   |                     |                              | CMP1N.4          |
| 17            | P1.3     | Multifunction I/O | Yes                 | P1MAT.3                      | ADC0.11          |
|               |          |                   |                     |                              | CMP1P.3          |
|               |          |                   |                     |                              | CMP1N.3          |
| 18            | P1.2     | Multifunction I/O | Yes                 | P1MAT.2                      | ADC0.10          |
|               |          |                   |                     |                              | CMP1P.2          |
|               |          |                   |                     |                              | CMP1N.2          |
| 19            | P1.1     | Multifunction I/O | Yes                 | P1MAT.1                      | ADC0.9           |
|               |          |                   |                     |                              | CMP1P.1          |
|               |          |                   |                     |                              | CMP1N.1          |
|               |          |                   |                     |                              | CMP0P.10         |
|               |          |                   |                     |                              | CMP0N.10         |
| 20            | P1.0     | Multifunction I/O | Yes                 | P1MAT.0                      | ADC0.8           |
|               |          |                   |                     |                              | CMP1P.0          |
|               |          |                   |                     |                              | CMP1N.0          |
|               |          |                   |                     |                              | CMP0P.9          |
|               |          |                   |                     |                              | CMP0N.9          |
| 21            | P0.7     | Multifunction I/O | Yes                 | P0MAT.7                      | ADC0.7           |
|               |          |                   |                     | INT0.7                       | CMP0P.7          |
|               |          |                   |                     | INT1.7                       | CMP0N.7          |
| 22            | P0.6     | Multifunction I/O | Yes                 | P0MAT.6                      | ADC0.6           |
|               |          |                   |                     | CNVSTR                       | CMP0P.6          |
|               |          |                   |                     | INT0.6                       | CMP0N.6          |
|               |          |                   |                     | INT1.6                       |                  |
| 23            | P0.5     | Multifunction I/O | Yes                 | P0MAT.5                      | ADC0.5           |
|               |          |                   |                     | INT0.5                       | CMP0P.5          |
|               |          |                   |                     | INT1.5                       | CMP0N.5          |
|               |          |                   |                     | UART0_RX                     |                  |
| 24            | P0.4     | Multifunction I/O | Yes                 | P0MAT.4                      | ADC0.4           |
|               |          |                   |                     | INT0.4                       | CMP0P.4          |
|               |          |                   |                     | INT1.4                       | CMP0N.4          |
|               |          |                   |                     | UART0_TX                     |                  |

| Pin    | Pin Name | Description         | Crossbar Capability | Additional Digital | Analog Functions |
|--------|----------|---------------------|---------------------|--------------------|------------------|
| Number |          |                     |                     | Functions          |                  |
| 3      | GND      | Ground              |                     |                    |                  |
| 4      | VDD      | Supply Power Input  |                     |                    |                  |
| 5      | RSTb /   | Active-low Reset /  |                     |                    |                  |
|        | C2CK     | C2 Debug Clock      |                     |                    |                  |
| 6      | P2.0 /   | Multifunction I/O / | Yes                 |                    |                  |
|        | C2D      | C2 Debug Data       |                     |                    |                  |
| 7      | P1.6     | Multifunction I/O   | Yes                 | P1MAT.6            | ADC0.14          |
|        |          |                     |                     |                    | CMP1P.6          |
|        |          |                     |                     |                    | CMP1N.6          |
| 8      | P1.5     | Multifunction I/O   | Yes                 | P1MAT.5            | ADC0.13          |
|        |          |                     |                     |                    | CMP1P.5          |
|        |          |                     |                     |                    | CMP1N.5          |
| 9      | P1.4     | Multifunction I/O   | Yes                 | P1MAT.4            | ADC0.12          |
|        |          |                     |                     |                    | CMP1P.4          |
|        |          |                     |                     |                    | CMP1N.4          |
| 10     | P1.3     | Multifunction I/O   | Yes                 | P1MAT.3            | ADC0.11          |
|        |          |                     |                     | I2C0_SCL           | CMP1P.3          |
|        |          |                     |                     |                    | CMP1N.3          |
| 11     | P1.2     | Multifunction I/O   | Yes                 | P1MAT.2            | ADC0.10          |
|        |          |                     |                     | I2C0_SDA           | CMP1P.2          |
|        |          |                     |                     |                    | CMP1N.2          |
| 12     | GND      | Ground              |                     |                    |                  |
| 13     | P1.1     | Multifunction I/O   | Yes                 | P1MAT.1            | ADC0.9           |
|        |          |                     |                     |                    | CMP1P.1          |
|        |          |                     |                     |                    | CMP1N.1          |
|        |          |                     |                     |                    | CMP0P.10         |
|        |          |                     |                     |                    | CMP0N.10         |
| 14     | P1.0     | Multifunction I/O   | Yes                 | P1MAT.0            | ADC0.8           |
|        |          |                     |                     |                    | CMP1P.0          |
|        |          |                     |                     |                    | CMP1N.0          |
|        |          |                     |                     |                    | CMP0P.9          |
|        |          |                     |                     |                    | CMP0N.9          |
| 15     | P0.7     | Multifunction I/O   | Yes                 | P0MAT.7            | ADC0.7           |
|        |          |                     |                     | INT0.7             | CMP0P.7          |
|        |          |                     |                     | INT1.7             | CMP0N.7          |

| Dimension | Min | Max |
|-----------|-----|-----|
| Y2        | 3.  | 35  |

#### Note:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. This Land Pattern Design is based on the IPC-7351 guidelines.
- 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60 μm minimum, all the way around the pad.
- 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 5. The stencil thickness should be 0.125 mm (5 mils).
- 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.
- 7. A 2 x 2 array of 1.2 mm square openings on a 1.5 mm pitch should be used for the center pad.
- 8. A No-Clean, Type-3 solder paste is recommended.
- 9. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

### 7.3 QFN28 Package Marking



Figure 7.3. QFN28 Package Marking

The package marking consists of:

- PPPPPPP The part number designation.
- · TTTTTT A trace or manufacturing code.
- YY The last 2 digits of the assembly year.
- WW The 2-digit workweek when the device was assembled.
- # The device revision (A, B, etc.).

#### 8.2 QSOP24 PCB Land Pattern



Figure 8.2. QSOP24 PCB Land Pattern Drawing

Table 8.2. QSOP24 PCB Land Pattern Dimensions

| Dimension | Min       | Мах  |  |  |  |
|-----------|-----------|------|--|--|--|
| С         | 5.20      | 5.30 |  |  |  |
| E         | 0.635 BSC |      |  |  |  |
| Х         | 0.30      | 0.40 |  |  |  |
| Υ         | 1.50      | 1.60 |  |  |  |

## Note:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. This land pattern design is based on the IPC-7351 guidelines.
- 3. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be 60  $\mu$ m minimum, all the way around the pad.
- 4. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release.
- 5. The stencil thickness should be 0.125 mm (5 mils).
- 6. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads.
- 7. A No-Clean, Type-3 solder paste is recommended.
- 8. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

# 9. QFN20 Package Specifications

## 9.1 QFN20 Package Dimensions



Figure 9.1. QFN20 Package Drawing

Table 9.1. QFN20 Package Dimensions

| Dimension | Min      | Тур  | Max  |
|-----------|----------|------|------|
| А         | 0.70     | 0.75 | 0.80 |
| A1        | 0.00     | 0.02 | 0.05 |
| A3        | 0.20 REF |      |      |
| b         | 0.18     | 0.25 | 0.30 |
| С         | 0.25     | 0.30 | 0.35 |
| D         | 3.00 BSC |      |      |
| D2        | 1.6      | 1.70 | 1.80 |
| е         | 0.50 BSC |      |      |

| 1.60     | 3.00 BSC |                                                        |
|----------|----------|--------------------------------------------------------|
| 1 60     |          |                                                        |
| 1.00     | 1.70     | 1.80                                                   |
| 2.50 BSC |          |                                                        |
| 0.30     | 0.40     | 0.50                                                   |
| 0.25 REF |          |                                                        |
| 0.09     | 0.125    | 0.15                                                   |
| 0.15     |          |                                                        |
| 0.10     |          |                                                        |
| 0.10     |          |                                                        |
| 0.05     |          |                                                        |
| 0.08     |          |                                                        |
| 0.10     |          |                                                        |
|          |          | 0.30 0.40 0.25 REF 0.09 0.125 0.15 0.10 0.10 0.05 0.08 |

### Note:

- 1. All dimensions shown are in millimeters (mm) unless otherwise noted.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994.
- 3. The drawing complies with JEDEC MO-220.
- 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components.

## 10. Revision History

#### 10.1 Revision 1.31

November 7, 2016

Updated typical and maximum specifications in 4.1.2 Power Consumption.

Added 4.1.11 1.8 V Internal LDO Voltage Regulator.

#### 10.2 Revision 1.3

August 11, 2016

Added A-grade parts.

Added Thermal Resistance (Junction to Case) for QFN20 packages to 4.2 Thermal Conditions.

Added a note to Table 4.2 Power Consumption on page 13 providing more information about the Comparator Reference specification.

Added a note linking to the Typical VOH and VOL Performance graphs in 4.1.14 Port I/O.

Specified the sizes of the SMBus and I2CSLAVE transmit and receive FIFOs.

Added a note to 3.1 Introduction referencing the Reference Manual.

#### 10.3 Revision 1.2

February 10, 2016

Updated Figure 5.3 Debug Connection Diagram on page 30 to move the pull-up resistor on C2D / RSTb to after the series resistor instead of before.

Added a reference to AN945: EFM8 Factory Bootloader User Guide in 3.10 Bootloader.

Added I-grade parts.

Adjusted and added maximum specifications in 4.1.2 Power Consumption for G-grade devices and added a note on which high frequency oscillator is used for the specification.

Adjusted the Total Current Sunk into Supply Pin and Total Current Sourced out of Ground Pin specifications in 4.3 Absolute Maximum Ratings.

### 10.4 Revision 1.1

December 16, 2015

Updated 3.2 Power to properly reflect that a comparator falling edge wakes the device from Suspend and Snooze.

Added Note 2 to Table 4.1 Recommended Operating Conditions on page 12.

Added 5.2 Debug.

#### 10.5 Revision 1.0

Updated any TBD numbers in and adjusted various specifications.

Updated VOH and VOL graphs in Figure 4.6 Typical V<sub>OH</sub> Curves on page 28 and Figure 4.7 Typical V<sub>OL</sub> Curves on page 28 and updated the VOH and VOL specifications in Table 4.14 Port I/O on page 23.

Added more information to 3.10 Bootloader.

Updated part numbers to Revision C.

## 10.6 Revision 0.3

Updated QFN20 packaging and landing diagram dimensions.

Updated QFN28 D and E minimum value.

Updated some characterization TBD values.

Updated the 5 V-to-3.3 V regulator Electrical Characteristics table.

Added Stop mode to the Power Modes table in 3.2 Power.

## 10.7 Revision 0.2

Initial release.