Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | Product Status | Active | | Core Processor | CIP-51 8051 | | Core Size | 8-Bit | | Speed | 50MHz | | Connectivity | I <sup>2</sup> C, SMBus, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 21 | | Program Memory Size | 16KB (16K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 2.25K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.2V ~ 3.6V | | Data Converters | A/D 20x12b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 24-SSOP (0.154", 3.90mm Width) | | Supplier Device Package | 24-QSOP | | Purchase URL | https://www.e-xfl.com/product-detail/silicon-labs/efm8bb21f16i-c-qsop24 | ### 2. Ordering Information Figure 2.1. EFM8BB2 Part Numbering All EFM8B2 family members have the following features: - · CIP-51 Core running up to 50 MHz - Three Internal Oscillators (49 MHz, 24.5 MHz and 80 kHz) - SMBus - I2C Slave - SPI - · 2 UARTs - 3-Channel Programmable Counter Array (PWM, Clock Generation, Capture/Compare) - 5 16-bit Timers - · 2 Analog Comparators - 12-bit Analog-to-Digital Converter with integrated multiplexer, voltage reference, and temperature sensor - 16-bit CRC Unit - AEC-Q100 qualified - · Pre-loaded UART bootloader In addition to these features, each part number in the EFM8BB2 family has a set of features that vary across the product line. The product selection guide shows the features available on each family member. **Table 2.1. Product Selection Guide** | Ordering Part Number | Flash Memory (KB) | RAM (Bytes) | Digital Port I/Os (Total) | ADC0 Channels | Comparator 0 Inputs | Comparator 1 Inputs | Pb-free (RoHS Compliant) | 5-to-3.3 V Regulator | Temperature Range | Package | |-----------------------|-------------------|-------------|---------------------------|---------------|---------------------|---------------------|--------------------------|----------------------|-------------------|---------| | EFM8BB22F16G-C-QFN28 | 16 | 2304 | 22 | 20 | 10 | 12 | Yes | Yes | -40 to +85 °C | QFN28 | | EFM8BB21F16G-C-QSOP24 | 16 | 2304 | 21 | 20 | 10 | 12 | Yes | _ | -40 to +85 °C | QSOP24 | | EFM8BB21F16G-C-QFN20 | 16 | 2304 | 16 | 15 | 10 | 7 | Yes | _ | -40 to +85 °C | QFN20 | | EFM8BB22F16I-C-QFN28 | 16 | 2304 | 22 | 20 | 10 | 12 | Yes | Yes | -40 to +125 °C | QFN28 | | EFM8BB21F16I-C-QSOP24 | 16 | 2304 | 21 | 20 | 10 | 12 | Yes | _ | -40 to +125 °C | QSOP24 | | Ordering Part Number | Flash Memory (KB) | RAM (Bytes) | Digital Port I/Os (Total) | ADC0 Channels | Comparator 0 Inputs | Comparator 1 Inputs | Pb-free (RoHS Compliant) | 5-to-3.3 V Regulator | Temperature Range | Package | |----------------------|-------------------|-------------|---------------------------|---------------|---------------------|---------------------|--------------------------|----------------------|-------------------|---------| | EFM8BB21F16I-C-QFN20 | 16 | 2304 | 16 | 15 | 10 | 7 | Yes | _ | -40 to +125 °C | QFN20 | | EFM8BB22F16A-C-QFN28 | 16 | 2304 | 22 | 20 | 10 | 12 | Yes | Yes | -40 to +125 °C | QFN28 | | EFM8BB21F16A-C-QFN20 | 16 | 2304 | 16 | 15 | 10 | 7 | Yes | _ | -40 to +125 °C | QFN20 | The A-grade (i.e. EFM8BB21F16A-C-QFN20) devices receive full automotive quality production status, including AEC-Q100 qualification, registration with International Material Data System (IMDS), and Part Production Approval Process (PPAP) documentation. PPAP documentation is available at <a href="https://www.silabs.com">www.silabs.com</a> with a registered and NDA approved user account. ## I2C Slave (I2CSLAVE0) The I2C Slave interface is a 2-wire, bidirectional serial bus that is compatible with the I2C Bus Specification 3.0. It is capable of transferring in high-speed mode (HS-mode) at speeds of up to 3.4 Mbps. Firmware can write to the I2C interface, and the I2C interface can autonomously control the serial transfer of data. The interface also supports clock stretching for cases where the core may be temporarily prohibited from transmitting a byte or processing a received byte during an I2C transaction. This module operates only as an I2C slave device. The I2C module includes the following features: - Standard (up to 100 kbps), Fast (400 kbps), Fast Plus (1 Mbps), and High-speed (3.4 Mbps) transfer speeds - · Support for slave mode only - · Clock low extending (clock stretching) to interface with faster masters - · Hardware support for 7-bit slave address recognition - Transmit and receive FIFOs (two bytes) to help increase throughput in faster applications #### 16-bit CRC (CRC0) The cyclic redundancy check (CRC) module performs a CRC using a 16-bit polynomial. CRC0 accepts a stream of 8-bit data and posts the 16-bit result to an internal register. In addition to using the CRC block for data manipulation, hardware can automatically CRC the flash contents of the device. The CRC module is designed to provide hardware calculations for flash memory verification and communications protocols. The CRC module supports the standard CCITT-16 16-bit polynomial (0x1021), and includes the following features: - · Support for CCITT-16 polynomial - · Byte-level bit reversal - · Automatic CRC of flash contents on one or more 256-byte blocks - Initial seed selection of 0x0000 or 0xFFFF ### 3.7 Analog ### 12-Bit Analog-to-Digital Converter (ADC0) The ADC is a successive-approximation-register (SAR) ADC with 12-, 10-, and 8-bit modes, integrated track-and hold and a programmable window detector. The ADC is fully configurable under software control via several registers. The ADC may be configured to measure different signals using the analog multiplexer. The voltage reference for the ADC is selectable between internal and external reference sources. - Up to 20 external inputs. - · Single-ended 12-bit and 10-bit modes. - Supports an output update rate of 200 ksps samples per second in 12-bit mode or 800 ksps samples per second in 10-bit mode. - · Operation in low power modes at lower conversion speeds. - Asynchronous hardware conversion trigger, selectable between software, external I/O and internal timer sources. - Output data window comparator allows automatic range checking. - Support for burst mode, which produces one set of accumulated data per conversion-start trigger with programmable power-on settling and tracking time. - · Conversion complete and window compare interrupts supported. - Flexible output data formatting. - · Includes an internal fast-settling reference with two levels (1.65 V and 2.4 V) and support for external reference and signal ground. - · Integrated temperature sensor. #### Low Current Comparators (CMP0, CMP1) Analog comparators are used to compare the voltage of two analog inputs, with a digital output indicating which input voltage is higher. External input connections to device I/O pins and internal connections are available through separate multiplexers on the positive and negative inputs. Hysteresis, response time, and current consumption may be programmed to suit the specific needs of the application. The comparator includes the following features: - Up to 10 (CMP0) or 12 (CMP1) external positive inputs - Up to 10 (CMP0) or 12 (CMP1) external negative inputs - · Additional input options: - · Internal connection to LDO output - · Direct connection to GND - · Direct connection to VDD - · Dedicated 6-bit reference DAC - · Synchronous and asynchronous outputs can be routed to pins via crossbar - Programmable hysteresis between 0 and ±20 mV - Programmable response time - · Interrupts generated on rising, falling, or both edges - · PWM output kill feature #### 3.8 Reset Sources Reset circuitry allows the controller to be easily placed in a predefined default condition. On entry to this reset state, the following occur: - The core halts program execution. - · Module registers are initialized to their defined reset values unless the bits reset only with a power-on reset. - External port pins are forced to a known state. - · Interrupts and timers are disabled. All registers are reset to the predefined values noted in the register descriptions unless the bits only reset with a power-on reset. The contents of RAM are unaffected during a reset; any previously stored data is preserved as long as power is not lost. The Port I/O latches are reset to 1 in open-drain mode. Weak pullups are enabled during and after the reset. For Supply Monitor and power-on resets, the RSTb pin is driven low until the device exits the reset state. On exit from the reset state, the program counter (PC) is reset, and the system clock defaults to an internal oscillator. The Watchdog Timer is enabled, and program execution begins at location 0x0000. Reset sources on the device include the following: - Power-on reset - · External reset pin - Comparator reset - · Software-triggered reset - Supply monitor reset (monitors VDD supply) - Watchdog timer reset - · Missing clock detector reset - · Flash error reset #### 3.9 Debugging The EFM8BB2 devices include an on-chip Silicon Labs 2-Wire (C2) debug interface to allow flash programming and in-system debugging with the production part installed in the end application. The C2 interface uses a clock signal (C2CK) and a bi-directional C2 data signal (C2D) to transfer information between the device and a host system. See the C2 Interface Specification for details on the C2 protocol. # 4.1.2 Power Consumption Table 4.2. Power Consumption | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | |------------------------------------------------------------------------------------------|-----------------|------------------------------------------------------|-----|-----|------|------|--| | Digital Core Supply Current (G-grade devices, -40 °C to +85 °C) | | | | | | | | | Normal Mode-Full speed with code | I <sub>DD</sub> | F <sub>SYSCLK</sub> = 49 MHz (HFOSC1) <sup>2</sup> | _ | 9.4 | 10.1 | mA | | | executing from flash | | F <sub>SYSCLK</sub> = 24.5 MHz (HFOSC0) <sup>2</sup> | _ | 4.5 | 5.2 | mA | | | | | F <sub>SYSCLK</sub> = 1.53 MHz (HFOSC0) <sup>2</sup> | _ | 600 | 900 | μA | | | | | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup> | _ | 145 | 410 | μA | | | Idle Mode-Core halted with periph- | I <sub>DD</sub> | F <sub>SYSCLK</sub> = 49 MHz (HFOSC1) <sup>2</sup> | _ | 6.3 | 6.8 | mA | | | erals running | | F <sub>SYSCLK</sub> = 24.5 MHz (HFOSC0) <sup>2</sup> | _ | 2.9 | 3.3 | mA | | | | | F <sub>SYSCLK</sub> = 1.53 MHz (HFOSC0) <sup>2</sup> | _ | 440 | 750 | μA | | | | | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup> | _ | 130 | 420 | μA | | | Suspend Mode-Core halted and | I <sub>DD</sub> | LFO Running | _ | 125 | 400 | μA | | | high frequency clocks stopped,<br>Supply monitor off. | | LFO Stopped | _ | 120 | 390 | μA | | | Snooze Mode-Core halted and | I <sub>DD</sub> | LFO Running | _ | 25 | 300 | μA | | | high frequency clocks stopped.<br>Regulator in low-power state, Sup-<br>ply monitor off. | | LFO Stopped | _ | 20 | 290 | μA | | | Stop Mode—Core halted and all clocks stopped,Internal LDO On, Supply monitor off. | I <sub>DD</sub> | | _ | 120 | 390 | μА | | | Shutdown Mode—Core halted and all clocks stopped,Internal LDO Off, Supply monitor off. | I <sub>DD</sub> | | _ | 0.2 | 3 | μА | | | Digital Core Supply Current (I-gra | de or A-gra | ade devices, -40 °C to +125 °C) | | | I. | | | | Normal Mode-Full speed with code | I <sub>DD</sub> | F <sub>SYSCLK</sub> = 49 MHz (HFOSC1) <sup>2</sup> | _ | 9.4 | 10.9 | mA | | | executing from flash | | F <sub>SYSCLK</sub> = 24.5 MHz (HFOSC0) <sup>2</sup> | _ | 4.5 | 5.6 | mA | | | | | F <sub>SYSCLK</sub> = 1.53 MHz (HFOSC0) <sup>2</sup> | _ | 600 | 1555 | μA | | | | | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup> | _ | 145 | 1070 | μA | | | Idle Mode-Core halted with periph- | I <sub>DD</sub> | F <sub>SYSCLK</sub> = 49 MHz (HFOSC1) <sup>2</sup> | _ | 6.3 | 7.4 | mA | | | erals running | | F <sub>SYSCLK</sub> = 24.5 MHz (HFOSC0) <sup>2</sup> | _ | 2.9 | 3.9 | mA | | | | | F <sub>SYSCLK</sub> = 1.53 MHz (HFOSC0) <sup>2</sup> | _ | 440 | 1400 | μA | | | | | F <sub>SYSCLK</sub> = 80 kHz <sup>3</sup> | _ | 130 | 1050 | μA | | | Suspend Mode-Core halted and | I <sub>DD</sub> | LFO Running | _ | 125 | 1050 | μA | | | high frequency clocks stopped,<br>Supply monitor off. | | LFO Stopped | _ | 120 | 1045 | μA | | | Snooze Mode-Core halted and | I <sub>DD</sub> | LFO Running | _ | 25 | 950 | μA | | | high frequency clocks stopped.<br>Regulator in low-power state, Supply monitor off. | | LFO Stopped | _ | 20 | 940 | μA | | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------|---------------------|-------------------------------------------------------|-----|-----|------|------| | Stop Mode—Core halted and all clocks stopped,Internal LDO On, Supply monitor off. | I <sub>DD</sub> | | _ | 120 | 1045 | μА | | Shutdown Mode—Core halted and all clocks stopped,Internal LDO Off, Supply monitor off. | I <sub>DD</sub> | | _ | 0.2 | 15 | μА | | Analog Peripheral Supply Curren | ts (-40 °C to | +125 °C) | | | | | | High-Frequency Oscillator 0 | I <sub>HFOSC0</sub> | Operating at 24.5 MHz,<br>$T_A = 25 ^{\circ}\text{C}$ | _ | 105 | _ | μΑ | | High-Frequency Oscillator 1 | I <sub>HFOSC1</sub> | Operating at 49 MHz, | _ | 865 | 940 | μА | | | | T <sub>A</sub> = 25 °C | | | | | | Low-Frequency Oscillator | I <sub>LFOSC</sub> | Operating at 80 kHz, | _ | 4 | _ | μA | | | | T <sub>A</sub> = 25 °C | | | | | | ADC0 Always-on <sup>4</sup> | I <sub>ADC</sub> | 800 ksps, 10-bit conversions or | _ | 820 | 1200 | μΑ | | | | 200 ksps, 12-bit conversions | | | | | | | | Normal bias settings | | | | | | | | V <sub>DD</sub> = 3.0 V | | | | | | | | 250 ksps, 10-bit conversions or | _ | 405 | 580 | μA | | | | 62.5 ksps 12-bit conversions | | | | | | | | Low power bias settings | | | | | | | | V <sub>DD</sub> = 3.0 V | | | | | | ADC0 Burst Mode, 10-bit single conversions, external reference | I <sub>ADC</sub> | 200 ksps, V <sub>DD</sub> = 3.0 V | _ | 370 | _ | μΑ | | Conversions, external reference | | 100 ksps, V <sub>DD</sub> = 3.0 V | _ | 185 | _ | μA | | | | 10 ksps, V <sub>DD</sub> = 3.0 V | _ | 20 | _ | μA | | ADC0 Burst Mode, 10-bit single | I <sub>ADC</sub> | 200 ksps, V <sub>DD</sub> = 3.0 V | _ | 485 | _ | μА | | conversions, internal reference,<br>Low power bias settings | | 100 ksps, V <sub>DD</sub> = 3.0 V | _ | 245 | _ | μА | | | | 10 ksps, V <sub>DD</sub> = 3.0 V | _ | 25 | _ | μА | | ADC0 Burst Mode, 12-bit single | I <sub>ADC</sub> | 100 ksps, V <sub>DD</sub> = 3.0 V | _ | 505 | _ | μΑ | | conversions, external reference | | 50 ksps, V <sub>DD</sub> = 3.0 V | _ | 255 | _ | μΑ | | | | 10 ksps, V <sub>DD</sub> = 3.0 V | _ | 50 | _ | μΑ | | ADC0 Burst Mode, 12-bit single | I <sub>ADC</sub> | 100 ksps, V <sub>DD</sub> = 3.0 V, | _ | 950 | _ | μА | | conversions, internal reference | | Normal bias | | | | | | | | 50 ksps, V <sub>DD</sub> = 3.0 V, | _ | 415 | _ | μA | | | | Low power bias | | | | | | | | 10 ksps, V <sub>DD</sub> = 3.0 V, | _ | 80 | _ | μΑ | | | | Low power bias | | | | | | Internal ADC0 Reference, Always- | I <sub>VREFFS</sub> | Normal Power Mode | _ | 680 | 790 | μΑ | | on <sup>5</sup> | | Low Power Mode | _ | 160 | 210 | μΑ | # 4.1.7 External Clock Input Table 4.7. External Clock Input | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-------------------------------------|--------------------|----------------|-----|-----|-----|------| | External Input CMOS Clock | f <sub>CMOS</sub> | | 0 | _ | 50 | MHz | | Frequency (at EXTCLK pin) | | | | | | | | External Input CMOS Clock High Time | t <sub>CMOSH</sub> | | 9 | _ | _ | ns | | External Input CMOS Clock Low Time | tcmosL | | 9 | _ | _ | ns | # 4.1.8 ADC Table 4.8. ADC | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------------|---------------------|---------------------------------|----------|-------|--------------------|--------| | Resolution | N <sub>bits</sub> | 12 Bit Mode | | 12 | | Bits | | | | 10 Bit Mode | | 10 | | Bits | | Throughput Rate | f <sub>S</sub> | 12 Bit Mode | _ | _ | 200 | ksps | | (High Speed Mode) | | 10 Bit Mode | _ | _ | 800 | ksps | | Throughput Rate | f <sub>S</sub> | 12 Bit Mode | _ | _ | 62.5 | ksps | | (Low Power Mode) | | 10 Bit Mode | _ | _ | 250 | ksps | | Tracking Time | t <sub>TRK</sub> | High Speed Mode | 230 | _ | _ | ns | | | | Low Power Mode | 450 | _ | _ | ns | | Power-On Time | t <sub>PWR</sub> | | 1.2 | _ | _ | μs | | SAR Clock Frequency | f <sub>SAR</sub> | High Speed Mode, | _ | _ | 6.25 | MHz | | | | Reference is 2.4 V internal | | | | | | | | High Speed Mode, | _ | _ | 12.5 | MHz | | | | Reference is not 2.4 V internal | | | | | | | | Low Power Mode | _ | _ | 4 | MHz | | Conversion Time | t <sub>CNV</sub> | 10-Bit Conversion, | | 1.1 | 1 | μs | | | | SAR Clock = 12.25 MHz, | | | | | | | | System Clock = 24.5 MHz. | | | | | | Sample/Hold Capacitor | C <sub>SAR</sub> | Gain = 1 | _ | 5 | _ | pF | | | | Gain = 0.5 | _ | 2.5 | _ | pF | | Input Pin Capacitance | C <sub>IN</sub> | | _ | 20 | _ | pF | | Input Mux Impedance | R <sub>MUX</sub> | | _ | 550 | _ | Ω | | Voltage Reference Range | V <sub>REF</sub> | | 1 | _ | V <sub>DD</sub> | V | | Input Voltage Range <sup>1</sup> | V <sub>IN</sub> | Gain = 1 | 0 | _ | V <sub>REF</sub> | V | | | | Gain = 0.5 | 0 | _ | 2xV <sub>REF</sub> | V | | Power Supply Rejection Ratio | PSRR <sub>ADC</sub> | | _ | 70 | _ | dB | | DC Performance | | | | | | | | Integral Nonlinearity | INL | 12 Bit Mode | _ | ±1 | ±2.3 | LSB | | | | 10 Bit Mode | _ | ±0.2 | ±0.6 | LSB | | Differential Nonlinearity (Guaran- | DNL | 12 Bit Mode | -1 | ±0.7 | 1.9 | LSB | | teed Monotonic) | | 10 Bit Mode | _ | ±0.2 | ±0.6 | LSB | | Offset Error | E <sub>OFF</sub> | 12 Bit Mode, VREF = 1.65 V | -3 | 0 | 3 | LSB | | | | 10 Bit Mode, VREF = 1.65 V | -2 | 0 | 2 | LSB | | Offset Temperature Coefficient | TC <sub>OFF</sub> | | <u> </u> | 0.004 | _ | LSB/°C | # 4.1.13 Comparators Table 4.13. Comparators | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------------------|---------------------|------------------------------------------------|-------|------|-----------------------|------| | Response Time, CPMD = 00 | t <sub>RESP0</sub> | +100 mV Differential, V <sub>CM</sub> = 1.65 V | _ | 110 | _ | ns | | (Highest Speed) | | -100 mV Differential, V <sub>CM</sub> = 1.65 V | _ | 160 | _ | ns | | Response Time, CPMD = 11 (Low- | t <sub>RESP3</sub> | +100 mV Differential, V <sub>CM</sub> = 1.65 V | _ | 1.2 | _ | μs | | est Power) | | -100 mV Differential, V <sub>CM</sub> = 1.65 V | _ | 4.5 | _ | μs | | Positive Hysteresis | HYS <sub>CP+</sub> | CPHYP = 00 | _ | 0.4 | _ | mV | | Mode 0 (CPMD = 00) | | CPHYP = 01 | _ | 8 | _ | mV | | | | CPHYP = 10 | _ | 16 | _ | mV | | | | CPHYP = 11 | _ | 32 | _ | mV | | Negative Hysteresis | HYS <sub>CP</sub> - | CPHYN = 00 | _ | -0.4 | _ | mV | | Mode 0 (CPMD = 00) | | CPHYN = 01 | _ | -8 | _ | mV | | | | CPHYN = 10 | _ | -16 | _ | mV | | | | CPHYN = 11 | _ | -32 | _ | mV | | Positive Hysteresis | HYS <sub>CP+</sub> | CPHYP = 00 | _ | 1.5 | _ | mV | | Mode 3 (CPMD = 11) | | CPHYP = 01 | _ | 4 | _ | mV | | | | CPHYP = 10 | _ | 8 | _ | mV | | | | CPHYP = 11 | _ | 16 | _ | mV | | Negative Hysteresis | HYS <sub>CP</sub> - | CPHYN = 00 | _ | -1.5 | _ | mV | | Mode 3 (CPMD = 11) | | CPHYN = 01 | _ | -4 | _ | mV | | | | CPHYN = 10 | _ | -8 | _ | mV | | | | CPHYN = 11 | _ | -16 | _ | mV | | Input Range (CP+ or CP-) | V <sub>IN</sub> | | -0.25 | _ | V <sub>DD</sub> +0.25 | V | | Input Pin Capacitance | C <sub>CP</sub> | | _ | 7.5 | _ | pF | | Internal Reference DAC Resolution | N <sub>bits</sub> | | | 6 | | bits | | Common-Mode Rejection Ratio | CMRR <sub>CP</sub> | | _ | 70 | _ | dB | | Power Supply Rejection Ratio | PSRR <sub>CP</sub> | | _ | 72 | _ | dB | | Input Offset Voltage | V <sub>OFF</sub> | T <sub>A</sub> = 25 °C | -10 | 0 | 10 | mV | | Input Offset Tempco | TC <sub>OFF</sub> | | _ | 3.5 | _ | μV/° | ### 4.3 Absolute Maximum Ratings Stresses above those listed in Table 4.16 Absolute Maximum Ratings on page 24 may cause permanent damage to the device. This is a stress rating only and functional operation of the devices at those or any other conditions above those indicated in the operation listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. For more information on the available quality and reliability data, see the Quality and Reliability Monitor Report at http://www.silabs.com/support/quality/pages/default.aspx. **Table 4.16. Absolute Maximum Ratings** | Parameter | Symbol | Test Condition | Min | Max | Unit | |---------------------------------------------------|--------------------|----------------------------------------------------------|---------|----------------------|------| | Ambient Temperature Under Bias | T <sub>BIAS</sub> | | -55 | 125 | °C | | Storage Temperature | T <sub>STG</sub> | | -65 | 150 | °C | | Voltage on VDD | V <sub>DD</sub> | | GND-0.3 | 4.2 | V | | Voltage on VREGIN | V <sub>REGIN</sub> | | GND-0.3 | 5.8 | V | | Voltage on I/O pins or RSTb | V <sub>IN</sub> | V <sub>DD</sub> > 3.3 V | GND-0.3 | 5.8 | V | | | | V <sub>DD</sub> < 3.3 V | GND-0.3 | V <sub>DD</sub> +2.5 | V | | Total Current Sunk into Supply Pin | I <sub>VDD</sub> | | _ | 200 | mA | | Total Current Sourced out of Ground<br>Pin | I <sub>GND</sub> | | 200 | _ | mA | | Current Sourced or Sunk by any I/O<br>Pin or RSTb | I <sub>IO</sub> | | -100 | 100 | mA | | Operating Junction Temperature | TJ | T <sub>A</sub> = -40 °C to 85 °C | -40 | 105 | °C | | | | $T_A$ = -40 °C to 125 °C (I-grade or A-grade parts only) | -40 | 130 | °C | ### Note: <sup>1.</sup> Exposure to maximum rating conditions for extended periods may affect device reliability. ## 4.4 Typical Performance Curves Figure 4.1. Typical Operating Supply Current using HFOSC0 Figure 4.2. Typical Operating Supply Current using HFOSC1 Figure 4.3. Typical Operating Supply Current using LFOSC Figure 4.4. Typical ADC0 and Internal Reference Supply Current in Burst Mode Figure 4.5. Typical ADC0 Supply Current in Normal (always-on) Mode ### 5.2 Debug The diagram below shows a typical connection diagram for the debug connections pins. The pin sharing resistors are only required if the functionality on the C2D (a GPIO pin) and the C2CK (RSTb) is routed to external circuitry. For example, if the RSTb pin is connected to an external switch with debouncing filter or if the GPIO sharing with the C2D pin is connected to an external circuit, the pin sharing resistors and connections to the debug adapter must be placed on the hardware. Otherwise, these components and connections can be omitted. For more information on debug connections, see the example schematics and information available in AN127: "Pin Sharing Techniques for the C2 Interface." Application notes can be found on the Silicon Labs website (http://www.silabs.com/8bit-appnotes) or in Simplicity Studio. Figure 5.3. Debug Connection Diagram #### 5.3 Other Connections Other components or connections may be required to meet the system-level requirements. Application note, "AN203: 8-bit MCU Printed Circuit Board Design Notes", contains detailed information on these connections. Application Notes can be accessed on the Silicon Labs website (www.silabs.com/8bit-appnotes). Figure 6.3. EFM8BB2x-QFN20 Pinout Table 6.3. Pin Definitions for EFM8BB2x-QFN20 | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|-------------------|---------------------|------------------------------|------------------| | 1 | P0.1 | Multifunction I/O | Yes | P0MAT.1 | ADC0.1 | | | | | | INT0.1 | CMP0P.1 | | | | | | INT1.1 | CMP0N.1 | | | | | | | AGND | | 2 | P0.0 | Multifunction I/O | Yes | P0MAT.0 | ADC0.0 | | | | | | INT0.0 | CMP0P.0 | | | | | | INT1.0 | CMP0N.0 | | | | | | | VREF | | Pin<br>Number | Pin Name | Description | Crossbar Capability | Additional Digital Functions | Analog Functions | |---------------|----------|---------------------|---------------------|------------------------------|------------------| | 3 | GND | Ground | | | | | 4 | VDD | Supply Power Input | | | | | 5 | RSTb / | Active-low Reset / | | | | | | C2CK | C2 Debug Clock | | | | | 6 | P2.0 / | Multifunction I/O / | Yes | | | | | C2D | C2 Debug Data | | | | | 7 | P1.6 | Multifunction I/O | Yes | P1MAT.6 | ADC0.14 | | | | | | | CMP1P.6 | | | | | | | CMP1N.6 | | 8 | P1.5 | Multifunction I/O | Yes | P1MAT.5 | ADC0.13 | | | | | | | CMP1P.5 | | | | | | | CMP1N.5 | | 9 | P1.4 | Multifunction I/O | Yes | P1MAT.4 | ADC0.12 | | | | | | | CMP1P.4 | | | | | | | CMP1N.4 | | 10 | P1.3 | Multifunction I/O | Yes | P1MAT.3 | ADC0.11 | | | | | | 12C0_SCL | CMP1P.3 | | | | | | | CMP1N.3 | | 11 | P1.2 | Multifunction I/O | Yes | P1MAT.2 | ADC0.10 | | | | | | I2C0_SDA | CMP1P.2 | | | | | | | CMP1N.2 | | 12 | GND | Ground | | | | | 13 | P1.1 | Multifunction I/O | Yes | P1MAT.1 | ADC0.9 | | | | | | | CMP1P.1 | | | | | | | CMP1N.1 | | | | | | | CMP0P.10 | | | | | | | CMP0N.10 | | 14 | P1.0 | Multifunction I/O | Yes | P1MAT.0 | ADC0.8 | | | | | | | CMP1P.0 | | | | | | | CMP1N.0 | | | | | | | CMP0P.9 | | | | | | | CMP0N.9 | | 15 | P0.7 | Multifunction I/O | Yes | P0MAT.7 | ADC0.7 | | | | | | INT0.7 | CMP0P.7 | | | | | | INT1.7 | CMP0N.7 | ## 7.2 QFN28 PCB Land Pattern Figure 7.2. QFN28 PCB Land Pattern Drawing Table 7.2. QFN28 PCB Land Pattern Dimensions | Dimension | Min | Max | | | |-----------|------|-----|--|--| | C1 | 4.8 | 30 | | | | C2 | 4.80 | | | | | E | 0.50 | | | | | X1 | 0.3 | 30 | | | | X2 | 3.3 | 35 | | | | Y1 | 9.0 | 95 | | | | Dimension | Min | Тур | Max | |-----------|-----|------|-----| | aaa | | 0.20 | | | bbb | | 0.18 | | | ccc | | 0.10 | | | ddd | | 0.10 | | ## Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to JEDEC outline MO-137, variation AE. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. ## 9.2 QFN20 PCB Land Pattern Figure 9.2. QFN20 PCB Land Pattern Drawing Table 9.2. QFN20 PCB Land Pattern Dimensions | Dimension | Min | Max | | |-----------|------|------|--| | C1 | 3.10 | | | | C2 | 3.10 | | | | C3 | 2.50 | | | | C4 | 2.50 | | | | Е | 0.50 | | | | X1 | 0.30 | | | | X2 | 0.25 | 0.35 | | | X3 | 1.80 | | | | Y1 | 0.90 | | | | Y2 | 0.25 | 0.35 | | | Y3 | 1.80 | | | ### 10. Revision History #### 10.1 Revision 1.31 November 7, 2016 Updated typical and maximum specifications in 4.1.2 Power Consumption. Added 4.1.11 1.8 V Internal LDO Voltage Regulator. #### 10.2 Revision 1.3 August 11, 2016 Added A-grade parts. Added Thermal Resistance (Junction to Case) for QFN20 packages to 4.2 Thermal Conditions. Added a note to Table 4.2 Power Consumption on page 13 providing more information about the Comparator Reference specification. Added a note linking to the Typical VOH and VOL Performance graphs in 4.1.14 Port I/O. Specified the sizes of the SMBus and I2CSLAVE transmit and receive FIFOs. Added a note to 3.1 Introduction referencing the Reference Manual. #### 10.3 Revision 1.2 February 10, 2016 Updated Figure 5.3 Debug Connection Diagram on page 30 to move the pull-up resistor on C2D / RSTb to after the series resistor instead of before. Added a reference to AN945: EFM8 Factory Bootloader User Guide in 3.10 Bootloader. Added I-grade parts. Adjusted and added maximum specifications in 4.1.2 Power Consumption for G-grade devices and added a note on which high frequency oscillator is used for the specification. Adjusted the Total Current Sunk into Supply Pin and Total Current Sourced out of Ground Pin specifications in 4.3 Absolute Maximum Ratings. ### 10.4 Revision 1.1 December 16, 2015 Updated 3.2 Power to properly reflect that a comparator falling edge wakes the device from Suspend and Snooze. Added Note 2 to Table 4.1 Recommended Operating Conditions on page 12. Added 5.2 Debug. #### 10.5 Revision 1.0 Updated any TBD numbers in and adjusted various specifications. Updated VOH and VOL graphs in Figure 4.6 Typical V<sub>OH</sub> Curves on page 28 and Figure 4.7 Typical V<sub>OL</sub> Curves on page 28 and updated the VOH and VOL specifications in Table 4.14 Port I/O on page 23. Added more information to 3.10 Bootloader. Updated part numbers to Revision C.