

Welcome to E-XFL.COM

Embedded - Microcontrollers - Application Specific: Tailored Solutions for Precision and Performance

### Embedded - Microcontrollers - Application Specific

represents a category of microcontrollers designed with unique features and capabilities tailored to specific application needs. Unlike general-purpose microcontrollers, application-specific microcontrollers are optimized for particular tasks, offering enhanced performance, efficiency, and functionality to meet the demands of specialized applications.

#### What Are <u>Embedded - Microcontrollers -</u> <u>Application Specific</u>?

Application enacific microcontrollars are angineered to

#### Details

ХF

| Details                 |                                                                              |
|-------------------------|------------------------------------------------------------------------------|
| Product Status          | Obsolete                                                                     |
| Applications            | Capacitive Sensing                                                           |
| Core Processor          | M8C                                                                          |
| Program Memory Type     | FLASH (32kB)                                                                 |
| Controller Series       | CY8C20xx7/S                                                                  |
| RAM Size                | 3K x 8                                                                       |
| Interface               | I <sup>2</sup> C, SPI                                                        |
| Number of I/O           | 28                                                                           |
| Voltage - Supply        | 1.71V ~ 5.5V                                                                 |
| Operating Temperature   | -40°C ~ 85°C                                                                 |
| Mounting Type           | Surface Mount                                                                |
| Package / Case          | 32-UFQFN Exposed Pad                                                         |
| Supplier Device Package | 32-QFN (5x5)                                                                 |
| Purchase URL            | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c20467s-24lqxi |
|                         |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# CY8C20xx7/S

## Contents

| 0                                                |      |
|--------------------------------------------------|------|
| PSoC <sup>®</sup> Functional Overview            |      |
| PSoC Core                                        |      |
| CapSense System                                  |      |
| Additional System Resources                      | 5    |
| Getting Started                                  |      |
| Application Notes/Design Guides                  |      |
| Development Kits                                 |      |
| Training                                         | 5    |
| CYPros Consultants                               | 5    |
| Solutions Library                                | 5    |
| Technical Support                                | 5    |
| Designing with PSoC Designer                     | 6    |
| Select Components                                | 6    |
| Configure Components                             | 6    |
| Organize and Connect                             | 6    |
| Generate, Verify, and Debug                      | 6    |
| Pinouts                                          |      |
| 16-pin SOIC (10 Sensing Inputs)                  | 7    |
| 16-pin QFN (10 Sensing Inputs)[9]                | 8    |
| 24-pin QFN (16 Sensing Inputs)[15]               | 9    |
| 30-ball WLCSP (24 Sensing Inputs)                |      |
| 32-pin QFN (25 Sensing Inputs)[26]               | .11  |
| 48-pin QFN (31 Sensing Inputs)[32]               | .12  |
| Electrical Specifications                        | .13  |
| Absolute Maximum Ratings                         | . 13 |
| Operating Temperature                            | .13  |
| DC Chip-Level Specifications                     | . 14 |
| DC GPIO Specifications                           | . 15 |
| DC Analog Mux Bus Specifications                 | . 17 |
| DC Low Power Comparator Specifications           | . 17 |
| Comparator User Module Electrical Specifications | .18  |
| ADC Electrical Specifications                    |      |
| DC POR and LVD Specifications                    |      |
| DC Programming Specifications                    |      |
| DC I2C Specifications                            |      |
| Shield Driver DC Specifications                  |      |
| I                                                |      |

| DC IDAC Specifications                  |    |
|-----------------------------------------|----|
| AC Chip-Level Specifications            |    |
| AC General Purpose I/O Specifications   |    |
| AC Comparator Specifications            |    |
| AC External Clock Specifications        |    |
| AC Programming Specifications           |    |
| AC I2C Specifications                   |    |
| Packaging Information                   | 27 |
| Thermal Impedances                      |    |
| Capacitance on Crystal Pins             |    |
| Solder Reflow Peak Temperature          |    |
| Development Tool Selection              |    |
| Software                                | 31 |
| Development Kits                        |    |
| Evaluation Tools                        | 31 |
| Device Programmers                      |    |
| Third Party Tools                       |    |
| Ordering Information                    |    |
| Ordering Code Definitions               |    |
| Acronyms                                |    |
| Reference Documents                     |    |
| Document Conventions                    | 35 |
| Units of Measure                        | 35 |
| Numeric Naming                          |    |
| Glossary                                |    |
| Errata                                  |    |
| CY8C20xx7/S Qualification Status        |    |
| CY8C20xx7/S Errata Summary              |    |
| Document History Page                   |    |
| Sales, Solutions, and Legal Information |    |
| Worldwide Sales and Design Support      |    |
| Products                                |    |
| PSoC® Solutions                         |    |
| Cypress Developer Community             |    |
| Technical Support                       | 45 |





## **Designing with PSoC Designer**

The PSoC development process can be summarized in the following four steps:

- 1. Select User Modules
- 2. Configure User Modules
- 3. Organize and Connect
- 4. Generate and Verify

#### Select Components

PSoC Designer provides a library of pre-built, pre-tested hardware peripheral components called "user modules". User modules make selecting and implementing peripheral devices, both analog and digital, simple.

#### **Configure Components**

Each of the User Modules you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that allow you to tailor their precise configuration to your particular application. The user module parameters permit you to establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus. All the user modules are documented in datasheets that may be viewed directly in PSoC Designer or on the Cypress website. These user module datasheets explain the internal operation of the User Module and provide performance specifications. Each datasheet describes the use of each user module parameter, and other information you may need to successfully implement your design.

#### **Organize and Connect**

You build signal chains at the chip level by interconnecting user modules to each other and the I/O pins. You perform the selection, configuration, and routing so that you have complete control over all on-chip resources.

#### Generate, Verify, and Debug

When you are ready to test the hardware configuration or move on to developing code for the project, you perform the "Generate Configuration Files" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system. The generated code provides application programming interfaces (APIs) with high-level functions to control and respond to hardware events at run time and interrupt service routines that you can adapt as needed.

A complete code development environment allows you to develop and customize your applications in C, assembly language, or both.



## **Pinouts**

The CY8C20x37/47/67/S PSoC device is available in a variety of packages, which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of digital I/O and connection to the common analog bus. However, V<sub>SS</sub>, V<sub>DD</sub>, and XRES are not capable of digital I/O.

## 16-pin SOIC (10 Sensing Inputs)

| Pin | Ту      | pe     | Name            | Description                                                                |
|-----|---------|--------|-----------------|----------------------------------------------------------------------------|
| No. | Digital | Analog | Name            | Description                                                                |
| 1   | I/O     | I      | P0[3]           | Integrating Input                                                          |
| 2   | I/O     | I      | P0[1]           | Integrating Input                                                          |
| 3   | I/O     | I      | P2[5]           | Crystal output (XOut)                                                      |
| 4   | I/O     | I      | P2[3]           | Crystal input (XIn)                                                        |
| 5   | I/O     | I      | P1[7]           | I2C SCL, SPI SS                                                            |
| 6   | I/O     | I      | P1[5]           | I2C SDA, SPI MISO                                                          |
| 7   | I/O     | I      | P1[3]           |                                                                            |
| 8   | I/O     | I      | P1[1]           | ISSP CLK <sup>[4]</sup> , I <sup>2</sup> C SCL, SPI<br>MOSI                |
| 9   | Po      | wer    | V <sub>SS</sub> | Ground connection <sup>[7]</sup>                                           |
| 10  | I/O     | I      | P1[0]           | ISSP DATA <sup>[4]</sup> , I <sup>2</sup> C SDA, SPI<br>CLK <sup>[5]</sup> |
| 11  | I/O     | I      | P1[2]           | Driven Shield Output (optional)                                            |
| 12  | I/O     | I      | P1[4]           | Optional external clock<br>(EXTCLK)                                        |
| 13  | INF     | PUT    | XRES            | Active high external reset with internal pull-down <sup>[6]</sup>          |
| 14  | I/O     | I      | P0[4]           |                                                                            |
| 15  | Po      | wer    | V <sub>DD</sub> | Supply voltage                                                             |
| 16  | I/O     | I      | P0[7]           |                                                                            |

### Table 1. Pin Definitions – CY8C20237-24SXI, CY8C20247/S-24SXI <sup>[3]</sup>



LEGEND A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive, R = Regulated Output.

Notes

 Notes
 13 GPIOs = 10 pins for capacitive sensing+2 pins for I<sup>2</sup>C + 1 pin for modulator capacitor.
 On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1]) line drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the I2C bus. Use character area in the provide the state. alternate pins if you encounter issues.

5. Alternate SPI clock.

The internal pull down is 5KOhm. 6.

<sup>7.</sup> All VSS pins should be brought out to one common GND plane.



## 24-pin QFN (16 Sensing Inputs)<sup>[14]</sup>

### Table 3. Pin Definitions – CY8C20337, CY8C20347/S <sup>[15]</sup>

| Pin | Ту      | ре     | Nama                                                                  | Description                                                                  |
|-----|---------|--------|-----------------------------------------------------------------------|------------------------------------------------------------------------------|
| No. | Digital | Analog | Name                                                                  | Description                                                                  |
| 1   | I/O     | I      | P2[5]                                                                 | Crystal output (XOut)                                                        |
| 2   | I/O     | I      | P2[3]                                                                 | Crystal input (XIn)                                                          |
| 3   | I/O     | I      | P2[1]                                                                 |                                                                              |
| 4   | IOHR    | I      | P1[7]                                                                 | I <sup>2</sup> C SCL, SPI SS                                                 |
| 5   | IOHR    | I      | P1[5]                                                                 | I <sup>2</sup> C SDA, SPI MISO                                               |
| 6   | IOHR    | I      | P1[3]                                                                 | SPI CLK                                                                      |
| 7   | IOHR    | I      | P1[1]                                                                 | ISSP CLK <sup>[16]</sup> , I <sup>2</sup> C SCL, SPI<br>MOSI                 |
| 8   |         |        | NC                                                                    | No connection                                                                |
| 9   | Po      | wer    | V <sub>SS</sub>                                                       | Ground connection <sup>[19]</sup>                                            |
| 10  | IOHR    | I      | P1[0]                                                                 | ISSP DATA <sup>[16]</sup> , I <sup>2</sup> C SDA, SPI<br>CLK <sup>[17]</sup> |
| 11  | IOHR    | I      | P1[2]                                                                 | Driven Shield Output<br>(optional)                                           |
| 12  | IOHR    | I      | P1[4]                                                                 | Optional external clock input (EXTCLK)                                       |
| 13  | IOHR    | I      | P1[6]                                                                 |                                                                              |
| 14  | Inj     | put    | XRES Active high external res<br>with internal pull-down <sup>[</sup> |                                                                              |
| 15  | I/O     | I      | P2[2]                                                                 | Driven Shield Output<br>(optional)                                           |
| 16  | I/O     | I      | P2[4]                                                                 | Driven Shield Output<br>(optional)                                           |
| 17  | IOH     | I      | P0[0]                                                                 | Driven Shield Output<br>(optional)                                           |
| 18  | IOH     | I      | P0[2]                                                                 | Driven Shield Output<br>(optional)                                           |
| 19  | IOH     | I      | P0[4]                                                                 |                                                                              |
| 20  | Po      | wer    | $V_{DD}$                                                              | Supply voltage                                                               |
| 21  | IOH     | I      | P0[7]                                                                 |                                                                              |
| 22  | IOH     | I      | P0[3]                                                                 | Integrating input                                                            |
| 23  | Po      | wer    | $V_{SS}$                                                              | Ground connection <sup>[19]</sup>                                            |
| 24  | IOH     | I      | P0[1]                                                                 | Integrating input                                                            |
| СР  | Po      | wer    | $V_{SS}$                                                              | Center pad must be connected to ground                                       |

#### Figure 4. CY8C20337, CY8C20347/S Device



LEGEND A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive, R = Regulated Output.

#### Notes

- 14. The center pad (CP) on the QFN package must be connected to ground ( $V_{SS}$ ) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal. 15. 19 GPIOs = 16 pins for capacitive sensing+2 pins for  $I^2C + 1$  pin for modulator capacitor.
- 16. On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1]) line drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the I<sup>2</sup>C bus. Use alternate pins if you encounter issues.

<sup>17.</sup> Alternate SPI clock.

<sup>18.</sup> The internal pull down is 5KOhm.

<sup>19.</sup> All VSS pins should be brought out to one common GND plane.



P2[4], AI

P2[2], AI

P2[0], AI

P4[2], AI

P4[0], Al

P3[2], Al

P3[0], AI

XRES

24

23

22

21

20

19

18

## 32-pin QFN (25 Sensing Inputs)<sup>[25]</sup> Table 5. Pin Definitions - CY8C20437, CY8C20447/S, CY8C20467/S [26]

| Pin | Туре    |        | Nama            | Description                                                                  |  |  |
|-----|---------|--------|-----------------|------------------------------------------------------------------------------|--|--|
| No. | Digital | Analog | Name            | Description                                                                  |  |  |
| 1   | IOH     | I      | P0[1]           | Integrating input                                                            |  |  |
| 2   | I/O     | I      | P2[5]           | Crystal output (XOut)                                                        |  |  |
| 3   | I/O     | I      | P2[3]           | Crystal input (XIn)                                                          |  |  |
| 4   | I/O     | I      | P2[1]           |                                                                              |  |  |
| 5   | I/O     | I      | P4[3]           |                                                                              |  |  |
| 6   | I/O     | I      | P3[3]           |                                                                              |  |  |
| 7   | I/O     | I      | P3[1]           |                                                                              |  |  |
| 8   | IOHR    | I      | P1[7]           | I <sup>2</sup> C SCL, SPI SS                                                 |  |  |
| 9   | IOHR    | I      | P1[5]           | I <sup>2</sup> C SDA, SPI MISO                                               |  |  |
| 10  | IOHR    | I      | P1[3]           | SPI CLK.                                                                     |  |  |
| 11  | IOHR    | I      | P1[1]           | ISSP CLK <sup>[27]</sup> , I <sup>2</sup> C SCL, SPI<br>MOSI.                |  |  |
| 12  | Po      | wer    | V <sub>SS</sub> | Ground connection <sup>[30]</sup>                                            |  |  |
| 13  | IOHR    | I      | P1[0]           | ISSP DATA <sup>[27]</sup> , I <sup>2</sup> C SDA,<br>SPI CLK <sup>[28]</sup> |  |  |
| 14  | IOHR    |        | P1[2]           | Driven Shield Output (optional)                                              |  |  |
| 15  | IOHR    | I      | P1[4]           | Optional external clock input<br>(EXTCLK)                                    |  |  |
| 16  | IOHR    | I      | P1[6]           |                                                                              |  |  |
| 17  | In      | put    | XRES            | Active high external reset with internal pull-down <sup>[29]</sup>           |  |  |
| 18  | I/O     | I      | P3[0]           |                                                                              |  |  |
| 19  | I/O     | I      | P3[2]           |                                                                              |  |  |
| 20  | I/O     | I      | P4[0]           |                                                                              |  |  |
| 21  | I/O     | I      | P4[2]           |                                                                              |  |  |
| 22  | I/O     | I      | P2[0]           |                                                                              |  |  |
| 23  | I/O     | I      | P2[2]           | Driven Shield Output (optional)                                              |  |  |
| 24  | I/O     | I      | P2[4]           | Driven Shield Output (optional)                                              |  |  |
| 25  | IOH     |        | P0[0]           | Driven Shield Output (optional)                                              |  |  |
| 26  | IOH     |        | P0[2]           | Driven Shield Output (optional)                                              |  |  |
| 27  | IOH     | I      | P0[4]           |                                                                              |  |  |
| 28  | IOH     |        | P0[6]           |                                                                              |  |  |
| 29  | Po      | wer    | V <sub>DD</sub> |                                                                              |  |  |
| 30  | IOH     | I      | P0[7]           |                                                                              |  |  |
| 31  | IOH     | I      | P0[3]           | Integrating input                                                            |  |  |
| 32  | Po      | wer    | V <sub>SS</sub> | Ground connection <sup>[30]</sup>                                            |  |  |
| СР  | Po      | wer    | V <sub>SS</sub> | Center pad must be connected to ground                                       |  |  |

Figure 6. CY8C20437, CY8C20447/S, CY8C20467/S Device

1

2

4

**6** 

7

AI, 12C SDA, SPI MISO, P 1[5] AI, SPI CLK, P1[3] AI,ISSP CLK, I2C SCL, SPI MOSI, P1[1]

AI, P0[1]

Al , XIn, P2[3] 🗖 3

AI, P3[3]

AI, P3[1]

AI, P2[1]

AI, P4[3] 🗖 5

AI, XOut, P2[5]

AI, I2C SCL, SPI SS,P1[7]

ਵ ਵ

ৰ ৰ ৰ ৰ

Vss Po[3], Po[7], V<sub>DD</sub> Po[6], Po[4], Po[2], Po[0], 

QFN

(Top View)

Vss Vss Uss A, P1[2]

ISSP DATA , I2C SDA,

Ā

, P 1[4]

ĒX

Ę

P 1[6] CLK, Ę

п. 

**LEGEND** A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive, R = Regulated Output.

#### Notes

25. The center pad (CP) on the QFN package must be connected to ground (V<sub>SS</sub>) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal. 26.28 GPIOs = 25 pins for capacitive sensing+2 pins for  $l^2C + 1$  pin for modulator capacitor.

 On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1]) line drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the l<sup>2</sup>C bus. Use alternate pins if you encounter issues.

28. Alternate SPI clock.

29. The internal pull down is 5KOhm.

<sup>30.</sup> All VSS pins should be brought out to one common GND plane.



## **Electrical Specifications**

This section presents the DC and AC electrical specifications of the CY8C20x37/47/67/S PSoC devices. For the latest electrical specifications, confirm that you have the most recent datasheet by visiting the web at http://www.cypress.com/psoc.



## Figure 8. Voltage versus CPU Frequency

## Absolute Maximum Ratings

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

### Table 7. Absolute Maximum Ratings

| Symbol           | Description                         | Conditions                                                                                                                                                                          | Min              | Тур | Max                   | Units |
|------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-----------------------|-------|
| T <sub>STG</sub> | Storage temperature                 | Higher storage temperatures reduce data retention time. Recommended Storage Temperature is +25 °C ± 25 °C. Extended duration storage temperatures above 85 °C degrades reliability. | -55              | +25 | +125                  | °C    |
| V <sub>DD</sub>  | Supply voltage relative to $V_{SS}$ | -                                                                                                                                                                                   | -0.5             | -   | +6.0                  | V     |
| V <sub>IO</sub>  | DC input voltage                    | -                                                                                                                                                                                   | $V_{SS} - 0.5$   | -   | V <sub>DD</sub> + 0.5 | V     |
| V <sub>IOZ</sub> | DC voltage applied to tristate      | -                                                                                                                                                                                   | $V_{\rm SS}-0.5$ | -   | V <sub>DD</sub> + 0.5 | V     |
| I <sub>MIO</sub> | Maximum current into any port pin   | -                                                                                                                                                                                   | -25              | -   | +50                   | mA    |
| ESD              | Electro static discharge voltage    | Human body model ESD                                                                                                                                                                | 2000             | -   | -                     | V     |
| LU               | Latch up current                    | In accordance with JESD78 standard                                                                                                                                                  | _                |     | 200                   | mA    |

## **Operating Temperature**

## Table 8. Operating Temperature

| Symbol         | Description                  | Conditions                                                                                                                                                                                         | Min | Тур | Max  | Units |
|----------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------|
| T <sub>A</sub> | Ambient temperature          | -                                                                                                                                                                                                  | -40 | -   | +85  | °C    |
| T <sub>C</sub> | Commercial temperature range | -                                                                                                                                                                                                  | 0   |     | 70   | °C    |
| ТJ             | Operational die temperature  | The temperature rise from ambient to junction<br>is package specific. See the Thermal Imped-<br>ances on page 30. The user must limit the<br>power consumption to comply with this<br>requirement. | -40 | _   | +100 | °C    |



## **DC Chip-Level Specifications**

Table 9 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

#### Table 9. DC Chip-Level Specifications

| Symbol                                         | Description                                   | Conditions                                                                                                                                   | Min  | Тур  | Max  | Units |
|------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>DD</sub> <sup>[37, 38, 39]</sup>        | Supply voltage                                | See Table 14 on page 17.                                                                                                                     | 1.71 | -    | 5.50 | V     |
| I <sub>DD24</sub>                              | Supply current, IMO = 24 MHz                  | Conditions are V <sub>DD</sub> $\leq$ 3.0 V, T <sub>A</sub> = 25 °C,<br>CPU = 24 MHz. CapSense running at 12 MHz,<br>no I/O sourcing current | -    | 2.88 | 4.00 | mA    |
| I <sub>DD12</sub>                              | Supply current, IMO = 12 MHz                  | Conditions are $V_{DD} \le 3.0$ V, $T_A = 25$ °C,<br>CPU = 12 MHz. CapSense running at<br>12 MHz, no I/O sourcing current                    | _    | 1.71 | 2.60 | mA    |
| I <sub>DD6</sub>                               | Supply current, IMO = 6 MHz                   | Conditions are $V_{DD} \le 3.0$ V, $T_A = 25$ °C,<br>CPU = 6 MHz. CapSense running at 6 MHz,<br>no I/O sourcing current                      | -    | 1.16 | 1.80 | mA    |
| I <sub>SB0</sub> <sup>[40, 41, 42, 43]</sup>   | Deep sleep current                            | $V_{DD} \leq 3.0$ V, $T_A$ = 25 °C, I/O regulator turned off                                                                                 | -    | 0.10 | 1.1  | μA    |
| I <sub>SB1</sub> <sup>[40, 41, 42, 43]</sup>   |                                               | $V_{DD}{\leq}3.0$ V, $T_{A}$ = 25 °C, I/O regulator turned off                                                                               | _    | 1.07 | 1.50 | μA    |
| I <sub>SBI2C</sub> <sup>[40, 41, 42, 43]</sup> | Standby current with I <sup>2</sup> C enabled | Conditions are $V_{DD}$ = 3.3 V, $T_A$ = 25 °C and CPU = 24 MHz                                                                              | -    | 1.64 | _    | μA    |

Notes

Notes
37. When V<sub>DD</sub> remains in the range from 1.71 V to 1.9 V for more than 50 µs, the slew rate when moving from the 1.71 V to 1.9 V range to greater than 2 V must be slower than 1 V/500 µs to avoid triggering POR. The only other restriction on slew rates for any other voltage range or transition is the SR<sub>POWER\_UP</sub> parameter.
38. If powering down in standby sleep mode, to properly detect and recover from a V<sub>DD</sub> brown out condition any of the following actions must be taken:

a. Bring the device out of sleep before powering down.
b. Assure that V<sub>DD</sub> falls below 100 mV before powering back up.
c. Set the No Buzz bit in the OSC\_CR0 register to keep the voltage monitoring circuit powered during sleep.
d. Increase the buzz rate to assure that the falling edge of V<sub>DD</sub> is captured. The rate is configured through the PSSDC bits in the SLP\_CFG register. For the referenced registers, refer to the Technical Reference Manual. In deep sleep/standby sleep mode, additional low power voltage monitoring circuitry allows V<sub>DD</sub> brown out conditions to be detected and resets the device when V<sub>DD</sub> goes lower than 1.1 V at edge rates slower than 1 V/ms.
39. For proper CapSense block functionality, if the drop in V<sub>DD</sub> exceeds 5% of the base V<sub>DD</sub>, the rate at which V<sub>DD</sub> drops should not exceed 200 mV/s. Base V<sub>DD</sub> can

39. For proper CapSense block functionality, if the drop in VDp exceeds 5% of the base VDp, the rate at which VDp drops should not exceed 200 mV/s. Base VDp can be between 1.8 V and 5.5 V.

40. Errata: When programmable timer 0 is used in "one-shot" mode by setting bit 1 of register 0,B0h (PT0\_CFG), and the timer interrupt is used to wake the device from sleep, the interrupt service routine (ISR) may be executed twice. For more information, see the "Errata" on page 37.
41. Errata: When in sleep mode, if a GPIO interrupt happens simultaneously with a Timer0 or Sleep Timer interrupt, the GPIO interrupt may be missed, and the corresponding GPIO ISR not run. For more information, see the "Errata" on page 37.

42. Errata: If an interrupt is posted a short time (within 2.5 CPU cycles) before firmware commands the device to sleep, the interrupt will be missed. For more information, see the "Errata" on page 37.

43. Errata: Device wakes up from sleep when an analog interrupt is trigger. For more information, see the "Errata" on page 37.



## Table 11. 2.4 V to 3.0 V DC GPIO Specifications

| Symbol                | Description                                                                       | Conditions                                                                                                                                                                          | Min                    | Тур  | Max                   | Units |
|-----------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-----------------------|-------|
| R <sub>PU</sub>       | Pull-up resistor                                                                  | -                                                                                                                                                                                   | 4                      | 5.60 | 8                     | kΩ    |
| V <sub>OH1</sub>      | High output voltage<br>Port 2 or 3 pins                                           | $I_{OH}$ < 10 $\mu$ A, maximum of 10 mA source current in all I/Os                                                                                                                  | V <sub>DD</sub> - 0.20 | _    | _                     | V     |
| V <sub>OH2</sub>      | High output voltage<br>Port 2 or 3 Pins                                           | I <sub>OH</sub> = 0.2 mA, maximum of 10 mA<br>source current in all I/Os                                                                                                            | V <sub>DD</sub> - 0.40 | _    | -                     | V     |
| V <sub>OH3</sub>      | High output voltage<br>Port 0 or 1 pins with LDO regulator<br>Disabled for port 1 | $I_{OH}$ < 10 $\mu$ A, maximum of 10 mA source current in all I/Os                                                                                                                  | V <sub>DD</sub> - 0.20 | _    | _                     | V     |
| V <sub>OH4</sub>      | High output voltage<br>Port 0 or 1 pins with LDO regulator<br>Disabled for Port 1 | I <sub>OH</sub> = 2 mA, maximum of 10 mA source<br>current in all I/Os                                                                                                              | V <sub>DD</sub> - 0.50 | _    | _                     | V     |
| V <sub>OH5A</sub>     | High output voltage<br>Port 1 pins with LDO enabled for 1.8 V<br>out              | $I_{OH}$ < 10 $\mu$ A, $V_{DD}$ > 2.4 V, maximum of 20 mA source current in all I/Os                                                                                                | 1.50                   | 1.80 | 2.10                  | V     |
| V <sub>OH6A</sub>     | High output voltage<br>Port 1 pins with LDO enabled for 1.8 V<br>out              | I <sub>OH</sub> = 1 mA, V <sub>DD</sub> > 2.4 V, maximum of 20 mA source current in all I/Os                                                                                        | 1.20                   | -    | -                     | V     |
| V <sub>OL</sub>       | Low output voltage                                                                | $I_{OL}$ = 10 mA, maximum of 30 mA sink<br>current on even port pins (for example,<br>P0[2] and P1[4]) and 30 mA sink<br>current on odd port pins (for example,<br>P0[3] and P1[5]) | _                      | _    | 0.75                  | V     |
| V <sub>IL</sub>       | Input low voltage                                                                 | -                                                                                                                                                                                   | -                      | -    | 0.72                  | V     |
| V <sub>IH</sub>       | Input high voltage                                                                | -                                                                                                                                                                                   | V <sub>DD</sub> × 0.65 | _    | V <sub>DD</sub> + 0.7 | V     |
| V <sub>H</sub>        | Input hysteresis voltage                                                          | -                                                                                                                                                                                   | -                      | 80   | -                     | mV    |
| I <sub>IL</sub>       | Input leakage (absolute value)                                                    |                                                                                                                                                                                     | _                      | 1    | 1000                  | nA    |
| C <sub>PIN</sub>      | Capacitive load on pins                                                           | Package and pin dependent<br>Temp = 25 °C                                                                                                                                           | 0.50                   | 1.70 | 7                     | pF    |
| V <sub>ILLVT2.5</sub> | Input Low Voltage with low threshold<br>enable set, Enable for Port1              | Bit3 of IO_CFG1 set to enable low<br>threshold voltage of Port1 input                                                                                                               | 0.7                    | V    | _                     |       |
| V <sub>IHLVT2.5</sub> | Input High Voltage with low threshold<br>enable set, Enable for Port1             | Bit3 of IO_CFG1 set to enable low<br>threshold voltage of Port1 input                                                                                                               | 1.2                    |      | _                     | V     |

| Symbol           | Description                                                                       | Conditions                                                              | Min                    | Тур  | Мах | Units |
|------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------|------|-----|-------|
| R <sub>PU</sub>  | Pull-up resistor                                                                  | _                                                                       | 4                      | 5.60 | 8   | kΩ    |
| V <sub>OH1</sub> | High output voltage<br>Port 2 or 3 pins                                           | I <sub>OH</sub> = 10 μA, maximum of 10 mA<br>source current in all I/Os |                        |      | _   | V     |
| V <sub>OH2</sub> | High output voltage<br>Port 2 or 3 pins                                           | I <sub>OH</sub> = 0.5 mA, maximum of 10 mA source current in all I/Os   | V <sub>DD</sub> – 0.50 | _    | _   | V     |
| V <sub>OH3</sub> | High output voltage<br>Port 0 or 1 pins with LDO regulator<br>Disabled for Port 1 | $I_{OH}$ = 100 $\mu$ A, maximum of 10 mA source current in all I/Os     | V <sub>DD</sub> – 0.20 | _    | _   | V     |
| V <sub>OH4</sub> | High output voltage<br>Port 0 or 1 Pins with LDO Regulator<br>Disabled for Port 1 | I <sub>OH</sub> = 2 mA, maximum of 10 mA source<br>current in all I/Os  | V <sub>DD</sub> – 0.50 | _    | _   | V     |



## Table 12. 1.71 V to 2.4 V DC GPIO Specifications (continued)

| Symbol           | Description                    | Conditions                                                                                                                                                                                | Min                  | Тур  | Max                  | Units |
|------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|----------------------|-------|
| V <sub>OL</sub>  | Low output voltage             | I <sub>OL</sub> = 5 mA, maximum of 20 mA sink<br>current on even port pins (for example,<br>P0[2] and P1[4]) and 30 mA sink<br>current on odd port pins (for example,<br>P0[3] and P1[5]) | _                    | _    | 0.40                 | V     |
| V <sub>IL</sub>  | Input low voltage              | -                                                                                                                                                                                         | -                    | -    | $0.30 \times V_{DD}$ | V     |
| V <sub>IH</sub>  | Input high voltage             | -                                                                                                                                                                                         | $0.65 \times V_{DD}$ | -    | -                    | V     |
| V <sub>H</sub>   | Input hysteresis voltage       | -                                                                                                                                                                                         | -                    | 80   | -                    | mV    |
| IIL              | Input leakage (absolute value) | -                                                                                                                                                                                         | -                    | 1    | 1000                 | nA    |
| C <sub>PIN</sub> | Capacitive load on pins        | Package and pin dependent temp = 25 °C                                                                                                                                                    | 0.50                 | 1.70 | 7                    | pF    |

#### Table 13. GPIO Current Sink and Source Specifications

| Supply<br>Voltage | Mode   | Port 0/1 per I/O<br>(max) | Port 2/3/4 per<br>I/O (max) | Total Current Even<br>Pins (max) | Total Current Odd<br>Pins (max) | Units |
|-------------------|--------|---------------------------|-----------------------------|----------------------------------|---------------------------------|-------|
| 1.71–2.4          | Sink   | 5                         | 5                           | 20                               | 30                              | mA    |
| 1.71-2.4          | Source | 2                         | 0.5                         | 10                               | [45]                            | mA    |
| 2.4–3.0           | Sink   | 10                        | 10                          | 30                               | 30                              | mA    |
| 2.4-3.0           | Source | 2                         | 0.2                         | 10                               | [45]                            | mA    |
| 3.0-5.0           | Sink   | 25                        | 25                          | 60                               | 60                              | mA    |
| 3.0-5.0           | Source | 5                         | 1                           | 20                               | [45]                            | mA    |

## **DC Analog Mux Bus Specifications**

Table 14 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

#### Table 14. DC Analog Mux Bus Specifications

| Symbol | Description                                     | Conditions | Min | Тур | Max | Units |
|--------|-------------------------------------------------|------------|-----|-----|-----|-------|
| ROW    | Switch resistance to common analog bus          | _          | _   | -   | 800 | Ω     |
|        | Resistance of initialization switch to $V_{SS}$ | _          | _   | -   | 800 | Ω     |

The maximum pin voltage for measuring  $\rm R_{SW}$  and  $\rm R_{GND}$  is 1.8 V

## **DC Low Power Comparator Specifications**

Table 15 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

## Table 15. DC Comparator Specifications

| Symbol             | Description                            | Conditions                          | Min | Тур | Max | Units |
|--------------------|----------------------------------------|-------------------------------------|-----|-----|-----|-------|
| V <sub>LPC</sub>   | Low power comparator (LPC) common mode | Maximum voltage limited to $V_{DD}$ | 0.2 | -   | 1.8 | V     |
| I <sub>LPC</sub>   | LPC supply current                     | -                                   | -   | 10  | 80  | μA    |
| V <sub>OSLPC</sub> | LPC voltage offset                     | _                                   | _   | 2.5 | 30  | mV    |





## **AC Chip-Level Specifications**

Table 24 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

### Table 24. AC Chip-Level Specifications

| Symbol                               | Description                                                   | Conditions                                | Min  | Тур | Max   | Units |
|--------------------------------------|---------------------------------------------------------------|-------------------------------------------|------|-----|-------|-------|
| F <sub>IMO24</sub>                   | IMO frequency at 24 MHz Setting                               | -                                         | 22.8 | 24  | 25.2  | MHz   |
| F <sub>IMO12</sub>                   | IMO frequency at 12 MHz setting                               | -                                         | 11.4 | 12  | 12.6  | MHz   |
| F <sub>IMO6</sub>                    | IMO frequency at 6 MHz setting                                | -                                         | 5.7  | 6.0 | 6.3   | MHz   |
| F <sub>CPU</sub>                     | CPU frequency                                                 | -                                         | 0.75 | _   | 25.20 | MHz   |
| F <sub>32K1</sub>                    | ILO frequency                                                 | -                                         | 15   | 32  | 50    | kHz   |
| F <sub>32K_U</sub>                   | ILO untrimmed frequency                                       | -                                         | -    | 32  | -     | kHz   |
| DC <sub>IMO</sub>                    | Duty cycle of IMO                                             | -                                         | 40   | 50  | 60    | %     |
| DC <sub>ILO</sub>                    | ILO duty cycle                                                | -                                         | 40   | 50  | 60    | %     |
| SR <sub>POWER_UP</sub>               | Power supply slew rate                                        | V <sub>DD</sub> slew rate during power-up | -    | _   | 250   | V/ms  |
| t <sub>XRST</sub>                    | External reset pulse width at power-up                        | After supply voltage is valid             | 1    | _   | -     | ms    |
| t <sub>XRST2</sub>                   | External reset pulse width after power-up <sup>[52]</sup>     | Applies after part has booted             | 10   | _   | -     | μS    |
|                                      | 6 MHz IMO cycle-to-cycle jitter (RMS)                         | -                                         | -    | 0.7 | 6.7   | ns    |
|                                      | 6 MHz IMO long term N cycle-to-cycle jitter<br>(RMS); N = 32  | -                                         | _    | 4.3 | 29.3  | ns    |
|                                      | 6 MHz IMO period jitter (RMS)                                 | -                                         | -    | 0.7 | 3.3   | ns    |
|                                      | 12 MHz IMO cycle-to-cycle jitter (RMS)                        | -                                         | _    | 0.5 | 5.2   | ns    |
| t <sub>JIT_IMO</sub> <sup>[53]</sup> | 12 MHz IMO long term N cycle-to-cycle jitter (RMS); N = 32    | -                                         |      | 2.3 | 5.6   | ns    |
|                                      | 12 MHz IMO period jitter (RMS)                                | -                                         | _    | 0.4 | 2.6   | ns    |
|                                      | 24 MHz IMO cycle-to-cycle jitter (RMS)                        | -                                         | _    | 1.0 | 8.7   | ns    |
|                                      | 24 MHz IMO long term N cycle-to-cycle jitter<br>(RMS); N = 32 | -                                         | _    | 1.4 | 6.0   | ns    |
|                                      | 24 MHz IMO period jitter (RMS)                                | -                                         | -    | 0.6 | 4.0   | ns    |

Note 52. The minimum required XRES pulse length is longer when programming the device (see Table 28 on page 23). 53. See the Cypress Jitter Specifications application note, Understanding Datasheet Jitter Specifications for Cypress Timing Products – AN5054 for more information.



## **AC Programming Specifications**





Table 28 lists the guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

## Table 28. AC Programming Specifications

| Symbol                               | Description                                                                               | Conditions                                                  | Min   | Тур | Max   | Units |
|--------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------|-------|-----|-------|-------|
| t <sub>RSCLK</sub>                   | Rise time of SCLK                                                                         | _                                                           | 1     | -   | 20    | ns    |
| t <sub>FSCLK</sub>                   | Fall time of SCLK                                                                         | _                                                           | 1     | —   | 20    | ns    |
| t <sub>SSCLK</sub>                   | Data setup time to falling edge of SCLK                                                   | _                                                           | 40    | —   | -     | ns    |
| t <sub>HSCLK</sub>                   | Data hold time from falling edge of SCLK                                                  | _                                                           | 40    | -   | -     | ns    |
| F <sub>SCLK</sub>                    | Frequency of SCLK                                                                         | _                                                           | 0     | —   | 8     | MHz   |
| t <sub>ERASEB</sub>                  | Flash erase time (block)                                                                  | _                                                           | -     | —   | 18    | ms    |
| t <sub>WRITE</sub>                   | Flash block write time                                                                    | _                                                           | _     | _   | 25    | ms    |
| t <sub>DSCLK</sub>                   | Data out delay from falling edge of SCLK                                                  | 3.6 < V <sub>DD</sub>                                       | -     | —   | 60    | ns    |
| t <sub>DSCLK3</sub>                  | Data out delay from falling edge of SCLK                                                  | $3.0 \le V_{DD} \le 3.6$                                    | -     | —   | 85    | ns    |
| t <sub>DSCLK2</sub>                  | Data out delay from falling edge of SCLK                                                  | $1.71 \le V_{DD} \le 3.0$                                   | -     | -   | 130   | ns    |
| t <sub>XRST3</sub>                   | External reset pulse width after power-up                                                 | Required to enter programming mode when coming out of sleep | 300   | -   | -     | μs    |
| t <sub>XRES</sub>                    | XRES pulse length                                                                         | _                                                           | 300   | -   | -     | μS    |
| t <sub>VDDWAIT</sub> <sup>[54]</sup> | V <sub>DD</sub> stable to wait-and-poll hold off                                          | _                                                           | 0.1   | —   | 1     | ms    |
| t <sub>VDDXRES</sub> <sup>[54]</sup> | V <sub>DD</sub> stable to XRES assertion delay                                            | _                                                           | 14.27 | -   | -     | ms    |
| t <sub>POLL</sub>                    | SDAT high pulse time                                                                      | _                                                           | 0.01  | _   | 200   | ms    |
| t <sub>ACQ</sub> <sup>[54]</sup>     | "Key window" time after a V <sub>DD</sub> ramp<br>acquire event, based on 256 ILO clocks. | _                                                           | 3.20  | -   | 19.60 | ms    |
| t <sub>XRESINI</sub> <sup>[54]</sup> | "Key window" time after an XRES event,<br>based on 8 ILO clocks                           | -                                                           | 98    | -   | 615   | μs    |

Note 54. Valid from 5 to 50 °C. See the spec, CY8C20X66, CY8C20X46, CY8C20X36, CY7C643XX, CY7C604XX, CY8CTST2XX, CY8CTMG2XX, CY8C20X67, CY8C20X47, CY8C20X37, Programming Spec for more details.



001-13937 \*F

## Figure 18. 24-Pin (4 × 4 × 0.6 mm) QFN



## <u>NOTES</u> :

- 1. 🕅 HATCH IS SOLDERABLE EXPOSED METAL.
- 2. REFERENCE JEDEC # MO-248
- 3. PACKAGE WEIGHT :  $29 \pm 3$  mg
- 4. ALL DIMENSIONS ARE IN MILLIMETERS

### Figure 19. 32-Pin (5 × 5 × 0.6 mm) QFN





## **Development Tool Selection**

#### Software

#### PSoC Designer™

At the core of the PSoC development software suite is PSoC Designer, used to generate PSoC firmware applications. PSoC Designer is a Microsoft<sup>®</sup> Windows-based, integrated development environment for the Programmable System-on-Chip (PSoC) devices. The PSoC Designer IDE and application runs on Windows XP and Windows Vista.

This system provides design database management by project, in-system programming support, and built-in support for thirdparty assemblers and C compilers. PSoC Designer also supports C language compilers developed specifically for the devices in the PSoC family. PSoC Designer is available free of charge at

http://www.cypress.com/psocdesigner and includes a free C compiler.

#### PSoC Designer Software Subsystems

You choose a base device to work with and then select different onboard analog and digital components called user modules that use the PSoC blocks. Examples of user modules are ADCs, DACs, Amplifiers, and Filters. You configure the user modules for your chosen application and connect them to each other and to the proper pins. Then you generate your project. This prepopulates your project with APIs and libraries that you can use to program your application.

The tool also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration allows for changing configurations at run time. Code Generation Tools PSoC Designer supports multiple third-party C compilers and assemblers. The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. The choice is yours.

**Assemblers.** The assemblers allow assembly code to be merged seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing.

**C Language Compilers.** C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices. The optimizing C compilers provide all the features of C tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.

#### PSoC Programmer

PSoC Programmer is flexible enough and is used on the bench in development and is also suitable for factory programming. PSoC Programmer works either as a standalone programming application or operates directly from PSoC Designer. PSoC Programmer software is compatible with both PSoC ICE Cube in-circuit Emulator and PSoC MiniProg. PSoC programmer is available free of cost at

http://www.cypress.com/psocprogrammer.

### **Development Kits**

All development kits are sold at the Cypress Online Store.

#### **Evaluation Tools**

All evaluation tools are sold at the Cypress Online Store.

#### CY3210-MiniProg1

The CY3210-MiniProg1 kit allows you to program PSoC devices through the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC through a provided USB 2.0 cable. The kit includes:

- MiniProg programming unit
- MiniEval socket programming and evaluation board
- 28-pin CY8C29466-24PXI PDIP PSoC device sample
- 28-pin CY8C27443-24PXI PDIP PSoC device sample
- PSoC Designer software CD
- Getting Started guide
- USB 2.0 cable

#### CY3210-PSoCEval1

The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes an LCD module, potentiometer, LEDs, and plenty of breadboarding space to meet all of your evaluation needs. The kit includes:

- Evaluation board with LCD module
- MiniProg programming unit
- Two 28-pin CY8C29466-24PXI PDIP PSoC device samples
- PSoC Designer software CD
- Getting Started guide
- USB 2.0 cable



### Table 35. PSoC Device Key Features and Ordering Information (continued)

| Ordering Code     | Package                      |      | SRAM<br>(Bytes) | CapSense<br>Sensors | Digital I/O<br>Pins | Analog<br>Inputs <sup>[59]</sup> | XRES<br>Pin | ADC |
|-------------------|------------------------------|------|-----------------|---------------------|---------------------|----------------------------------|-------------|-----|
| CY8C20767-24FDXC  | 30-pin WLCSP                 | 32 K | 2 K             | 24                  | 27                  | 27                               | Yes         | Yes |
| CY8C20767-24FDXCT | 30-pin WLCSP (Tape and Reel) | 32 K | 2 K             | 24                  | 27                  | 27                               | Yes         | Yes |

## Ordering Code Definitions





## Acronyms

The following table lists the acronyms that are used in this document.  $% \left( {{\left[ {{{\rm{c}}} \right]}_{{\rm{c}}}}_{{\rm{c}}}} \right)$ 

#### Table 36. Acronyms Used in this Document

| Acronym          | Description                             |
|------------------|-----------------------------------------|
| AC               | alternating current                     |
| ADC              | analog-to-digital converter             |
| API              | application programming interface       |
| CMOS             | complementary metal oxide semiconductor |
| CPU              | central processing unit                 |
| DAC              | digital-to-analog converter             |
| DC               | direct current                          |
| ESD              | electrostatic discharge                 |
| FSR              | full scale range                        |
| GPIO             | general purpose input/output            |
| l <sup>2</sup> C | inter-integrated circuit                |
| ICE              | in-circuit emulator                     |
| ILO              | internal low speed oscillator           |
| IMO              | internal main oscillator                |
| I/O              | input/output                            |
| ISSP             | in-system serial programming            |
| LCD              | liquid crystal display                  |
| LDO              | low dropout (regulator)                 |
| LED              | light-emitting diode                    |
| LPC              | low power comparator                    |
| LSB              | least-significant bit                   |
| LVD              | low voltage detect                      |
| MCU              | micro-controller unit                   |
| MIPS             | million instructions per second         |
| MISO             | master in slave out                     |
| MOSI             | master out slave in                     |
| MSB              | most-significant bit                    |
| OCD              | on-chip debug                           |
| PCB              | printed circuit board                   |
| POR              | power on reset                          |
| PSRR             | power supply rejection ratio            |
| PWRSYS           | power system                            |
| PSoC             | programmable system-on-chip             |
| QFN              | quad flat no-lead                       |
| SCLK             | serial I <sup>2</sup> C clock           |
| SDA              | serial I <sup>2</sup> C data            |
| SDATA            | serial ISSP data                        |
| SOIC             | small outline integrated circuit        |
| SPI              | serial peripheral interface             |
| SRAM             | static random access memory             |
| SS               | slave select                            |
| USB              | universal serial bus                    |
| WLCSP            | wafer level chip scale package          |

## **Reference Documents**

- Technical reference manual for CY20xx7 devices
- In-system Serial Programming (ISSP) protocol for 20xx7
- Host Sourced Serial Programming for 20xx7 devices

## **Document Conventions**

## **Units of Measure**

Table 37 lists all the abbreviations used to measure the PSoC devices.

### Table 37. Units of Measure

| Symbol | Unit of Measure         |  |  |  |
|--------|-------------------------|--|--|--|
| °C     | degree Celsius          |  |  |  |
| dB     | ecibel                  |  |  |  |
| kHz    | kilohertz               |  |  |  |
| ksps   | kilo samples per second |  |  |  |
| kΩ     | kilohm                  |  |  |  |
| MHz    | megahertz               |  |  |  |
| μA     | microampere             |  |  |  |
| μS     | microsecond             |  |  |  |
| mA     | milliampere             |  |  |  |
| mm     | millimeter              |  |  |  |
| ms     | millisecond             |  |  |  |
| mV     | millivolt               |  |  |  |
| nA     | nanoampere              |  |  |  |
| ns     | nanosecond              |  |  |  |
| Ω      | ohm                     |  |  |  |
| %      | percent                 |  |  |  |
| pF     | picofarad               |  |  |  |
| V      | volt                    |  |  |  |
| W      | watt                    |  |  |  |



## **Errata**

This section describes the errata for the CY8C20xx7/S family. Details include errata trigger conditions, scope of impact, available workaround, and silicon revision applicability.

Contact your local Cypress Sales Representative if you have questions.

## CY8C20xx7/S Qualification Status

Product Status: Production released.

### CY8C20xx7/S Errata Summary

The following Errata items apply to the CY8C20xx7/S datasheet 001-69257.

#### 1. DoubleTimer0 ISR

#### ■Problem Definition

When programmable timer 0 is used in "one-shot" mode by setting bit 1 of register 0,B0h (PT0\_CFG), and the timer interrupt is used to wake the device from sleep, the interrupt service routine (ISR) may be executed twice.

#### ■Parameters Affected

No datasheet parameters are affected.

#### ■Trigger Condition(S)

Triggered by enabling one-shot mode in the timer, and using the timer to wake from sleep mode.

#### ■Scope of Impact

The ISR may be executed twice.

#### Workaround

In the ISR, firmware should clear the one-shot bit with a statement such as "and reg[B0h], FDh"

### ■Fix Status

Will not be fixed

#### ■Changes

None

#### 2. Missed GPIO Interrupt

#### Problem Definition

When in sleep mode, if a GPIO interrupt happens simultaneously with a Timer0 or Sleep Timer interrupt, the GPIO interrupt may be missed, and the corresponding GPIO ISR not run.

#### ■Parameters Affected

No datasheet parameters are affected.

#### ■Trigger Condition(S)

Triggered by enabling sleep mode, then having GPIO interrupt occur simultaneously with a Timer 0 or Sleep Timer interrupt.

#### ■Scope of Impact

The GPIO interrupt service routine will not be run.

#### ■Workaround

The system should be architected such that a missed GPIO interrupt may be detected. For example, if a GPIO is used to wake the system to perform some function, the system should detect if the function is not performed, and re-issue the GPIO interrupt. Alternatively, if a GPIO interrupt is required to wake the system, then firmware should disable the Sleep Timer and Timer0. Alternatively, the ISR's for Sleep Timer and Timer0 should manually check the state of the GPIO to determine if the host system has attempted to generate a GPIO interrupt.

#### Fix Status

Will not be fixed

#### ■Changes



### 3. Missed Interrupt During Transition to Sleep

#### ■Problem Definition

If an interrupt is posted a short time (within 2.5 CPU cycles) before firmware commands the device to sleep, the interrupt will be missed.

#### ■Parameters Affected

No datasheet parameters are affected.

#### Trigger Condition(S)

Triggered by enabling sleep mode just prior to an interrupt.

#### ■Scope of Impact

The relevant interrupt service routine will not be run.

#### ■Workaround

None.

## ■Fix Status

Will not be fixed

#### ■Changes

None

#### 4. Wakeup from sleep with analog interrupt

#### Problem Definition

Device wakes up from sleep when an analog interrupt is trigger

#### ■Parameters Affected

No datasheet parameters are affected.

#### ■Trigger Condition(S)

Triggered by enabling analog interrupt during sleep mode when device operating temperature is 50 °C or above

#### ■Scope of Impact

Device unexpectedly wakes up from sleep

#### ■Workaround

Disable the analog interrupt before entering sleep and turn it back on upon wake-up.

#### ■Fix Status

Will not be fixed

## ■Changes



### 5. Wake-up from Sleep with Hardware I2C Address match on Pins P1[0], P1[1]

#### ■Problem Definition

I2C interface needs 20 ns hold time on SDA line with respect to falling edge of SCL, to wake-up from sleep using I2C hardware address match event.

#### ■Parameters Affected

t<sub>HD:DAT</sub> increased to 20 ns from 0 ns

#### ■Trigger Condition(S)

This is an issue only when all these three conditions are met:

- 1) P1.0 and P1.1 are used as I2C pins,
- 2) Wakeup from sleep with hardware address match feature is enabled, and
- 3) I2C master does not provide 20 ns hold time on SDA with respect to falling edge of SCL.

#### ■Scope of Impact

These trigger conditions cause the device to never wake-up from sleep based on I2C address match event.

#### ■Workaround

For a design that meets all of the trigger conditions, the following suggested circuit has to be implemented as a work-around. The R and C values proposed are 100 ohm and 200 pF respectively.



■Fix Status

Will not be fixed

## ■Changes



## 6. I2C Port Pin Pull-up Supply Voltage

#### Problem Definition

Pull-up resistor on I2C interface cannot be connected to a supply voltage that is greater than 0.7 V of CY8C20xx7/S V<sub>DD</sub>.

#### ■Parameters Affected

None.

#### ■Trigger Condition(S)

This problem occurs only when the I2C master is powered at a higher voltage than CY8C20xx7/S.

### ■Scope of Impact

This trigger condition will corrupt the I2C communication between the I2C host and the CY8C20xx7/S CapSense controller.

#### ■Workaround

I2C master cannot be powered at a supply voltage that is greater than 0.7 V compared to CY8C20xx7/S supply voltage.

#### ■Fix Status

Will not be fixed

## ■Changes

None

## 7. Port1 Pin Voltage

#### Problem Definition

Pull-up resistor on port1 pins cannot be connected to a voltage that is greater than 0.7 V higher than CY8C20xx7/S V<sub>DD</sub>.

#### ■Parameters Affected

None.

#### ■Trigger Condition(S)

This problem occurs only when port1 pins are at voltage 0.7 V higher than  $V_{DD}$  of CY8C20xx7/S.

#### ■Scope of Impact

This trigger condition will not allow CY8C20xx7/S to drive the output signal on port1 pins, input path is unaffected by this condition.

#### Workaround

Port1 should not be connected to a higher voltage than V<sub>DD</sub> of CY8C20xx7/S.

#### ■Fix Status

Will not be fixed

## ■Changes





# **Document History Page**

| Sensors  | Title: CY8C |                    | V CapSense <sup>®</sup> ( | Controller with SmartSense™ Auto-tuning 31 Buttons, 6 Sliders, Proximity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|-------------|--------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision | ECN         | Orig. of<br>Change | Submission<br>Date        | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| **       | 3276782     | DST                | 06/27/2011                | New silicon and document                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| *A       | 3327230     | DST                | 07/28/2011                | Changed 48-pin dimensions to 6 × 6 × 0.6 mm QFN<br>Updated pins name in Table 3 on page 9 and removed USB column and<br>updated dimensions for 48-pin parts in Table 35 on page 33<br>Updated Figure 20 on page 29<br>Removed ICE and Debugger sections.<br>Removed CY3215 Development Kit and CY3280-20x66 UCC sections.<br>Updated Ordering Information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *B       | 3403111     | YVA                | 10/12/2011                | Moved status from Advance to Preliminary.<br>Updated Ordering Information<br>Removed the row named "48-Pin (6 × 6 mm) QFN (OCD)".<br>Changed all 48-pin ordering code column from CY8C20XXX-24LTxx to<br>CY8C20XXX-24LQxx.<br>Updated 16-pin SOIC and 16-pin QFN package drawings.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| *C       | 3473317     | DST                | 12/23/2011                | Updated Features.<br>Updated Pinouts (Removed PSoC in captions of Figure 2, Figure 3, Figure 4, Figure 6, and Figure 7).<br>Updated DC Chip-Level Specifications under Electrical Specifications (Updated typical value of $I_{DD24}$ parameter from 3.32 mA to 2.88 mA, updated typical value of $I_{DD12}$ parameter from 1.86 mA to 1.71 mA, updated typical value of $I_{DD6}$ parameter from 1.13 mA to 1.16 mA, updated maximum value of $I_{BD0}$ parameter from 0.50 $\mu$ A to 1.1 $\mu$ A, added $I_{SB12C}$ parameter and its details).<br>Updated DC GPIO Specifications under Electrical Specifications (Added the parameters namely $V_{ILLVT3.3}$ , $V_{ILLVT3.5}$ , $V_{IHLVT2.5}$ and their details in Table 10, added the parameters namely $V_{ILLVT3.3}$ , $V_{ILLVT3.5}$ , $V_{IHLVT2.5}$ and their details in Table 11).<br>Added the following sections namely DC I2C Specifications, Shield Driver DC Specifications, and DC IDAC Specifications under Electrical Specifications.<br>Updated AC Chip-Level Specifications (Added the parameter namely $t_{JIT_IMO}$ and its details). |
| *D       | 3510277     | YVA/DST            | 02/16/2012                | Added CY8C20x37/37S/47/47S/67/67S part numbers and changed title to "1.8<br>V CapSense® Controller with SmartSense ™ Auto-tuning<br>31 Buttons, 6 Sliders"<br>Updated Features.<br>Modified comparator blocks in Logic Block Diagram.<br>Replaced SmartSense with SmartSense auto-tuning.<br>Added CY8C20xx7S part numbers in Pin Definitions.<br>Added footnote for Table 20.<br>Updated Table 21 and Table 22 and added Table 23.<br>Updated Fa <sub>32K1</sub> min value.<br>Updated data hold time min values.<br>Updated CY8C206x7 part information in Table "Emulation and Programming<br>Accessories".<br>Updated Ordering Information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *E       | 3539259     | DST                | 03/01/2012                | Changed Datasheet status from Preliminary to Final.<br>Updated all Pinouts to include Driven Shield Output (optional) information.<br>Updated Min value for $V_{LPC}$ Table 15.<br>Updated Offset and Input range in Table 16.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |