

Welcome to E-XFL.COM

Embedded - Microcontrollers - Application Specific: Tailored Solutions for Precision and Performance

## Embedded - Microcontrollers - Application Specific

represents a category of microcontrollers designed with unique features and capabilities tailored to specific application needs. Unlike general-purpose microcontrollers, application-specific microcontrollers are optimized for particular tasks, offering enhanced performance, efficiency, and functionality to meet the demands of specialized applications.

#### What Are <u>Embedded - Microcontrollers -</u> <u>Application Specific</u>?

Application enacific microcontrollars are angineered to

#### Details

XF

| Product Status          | Obsolete                                                                    |
|-------------------------|-----------------------------------------------------------------------------|
| Applications            | Capacitive Sensing                                                          |
| Core Processor          | M8C                                                                         |
| Program Memory Type     | FLASH (16kB)                                                                |
| Controller Series       | CY8C20xx7/S                                                                 |
| RAM Size                | 2K x 8                                                                      |
| Interface               | I <sup>2</sup> C, SPI                                                       |
| Number of I/O           | 33                                                                          |
| Voltage - Supply        | 1.71V ~ 5.5V                                                                |
| Operating Temperature   | -40°C ~ 85°C                                                                |
| Mounting Type           | Surface Mount                                                               |
| Package / Case          | 48-UFQFN Exposed Pad                                                        |
| Supplier Device Package | 48-QFN (6x6)                                                                |
| Purchase URL            | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c20647-24lqxi |
|                         |                                                                             |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# Logic Block Diagram





## Additional System Resources

System resources provide additional capability, such as configurable  $I^2C$  slave, SPI master/slave communication interface, three 16-bit programmable timers, various system resets supported by the M8C low voltage detection and power-on reset. The merits of each system resource are listed here:

- The I<sup>2</sup>C slave/SPI master-slave module provides 50/100/ 400 kHz communication over two wires. SPI communication over three or four wires runs at speeds of 46.9 kHz to 3 MHz (lower for a slower system clock).
- The I<sup>2</sup>C hardware address recognition feature reduces the already low power consumption by eliminating the need for CPU intervention until a packet addressed to the target device is received.
- The I<sup>2</sup>C enhanced slave interface appears as a 32-byte RAM buffer to the external I<sup>2</sup>C master. Using a simple predefined protocol, the master controls the read and write pointers into the RAM. When this method is enabled, the slave does not stall the bus when receiving data bytes in active mode. For more details, refer to the I2CSBUF User Module datasheet.
- Low-voltage detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced poweron reset (POR) circuit eliminates the need for a system supervisor.
- An internal reference provides an absolute reference for capacitive sensing.
- A register-controlled bypass mode allows the user to disable the LDO regulator.

## **Getting Started**

The quickest way to understand PSoC silicon is to read this datasheet and then use the PSoC Designer Integrated Development Environment (IDE). This datasheet is an overview of the PSoC integrated circuit and presents specific pin, register, and electrical specifications.

For in depth information, along with detailed programming details, see the Technical Reference Manual for the CY8C20x37/ 47/67/S PSoC devices.

For up-to-date ordering, packaging, and electrical specification information, see the latest PSoC device datasheets on the web at www.cypress.com/psoc.

## **Application Notes/Design Guides**

Application notes and design guides are an excellent introduction to the wide variety of possible PSoC designs. They are located at www.cypress.com/gocapsense. Select Application Notes under the Related Documentation tab.

## **Development Kits**

PSoC Development Kits are available online from Cypress at www.cypress.com/shop and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark. See "Development Kits" on page 31.

## Training

Free PSoC and CapSense technical training (on demand, webinars, and workshops) is available online at www.cypress.com/training. The training covers a wide variety of topics and skill levels to assist you in your designs.

## **CYPros Consultants**

Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant go to www.cypress.com/cypros.

#### **Solutions Library**

Visit our growing library of solution focused designs at www.cypress.com/solutions. Here you can find various application designs that include firmware and hardware design files that enable you to complete your designs quickly.

#### **Technical Support**

For assistance with technical issues, search KnowledgeBase articles and forums at www.cypress.com/support. If you cannot find an answer to your question, create a technical support case or call technical support at 1-800-541-4736.



# **Pinouts**

The CY8C20x37/47/67/S PSoC device is available in a variety of packages, which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of digital I/O and connection to the common analog bus. However, V<sub>SS</sub>, V<sub>DD</sub>, and XRES are not capable of digital I/O.

## 16-pin SOIC (10 Sensing Inputs)

| Pin | Ту      | pe     | Name            | Description                                                                |
|-----|---------|--------|-----------------|----------------------------------------------------------------------------|
| No. | Digital | Analog | Name            | Description                                                                |
| 1   | I/O     | I      | P0[3]           | Integrating Input                                                          |
| 2   | I/O     | I      | P0[1]           | Integrating Input                                                          |
| 3   | I/O     | I      | P2[5]           | Crystal output (XOut)                                                      |
| 4   | I/O     | I      | P2[3]           | Crystal input (XIn)                                                        |
| 5   | I/O     | I      | P1[7]           | I2C SCL, SPI SS                                                            |
| 6   | I/O     | I      | P1[5]           | I2C SDA, SPI MISO                                                          |
| 7   | I/O     | I      | P1[3]           |                                                                            |
| 8   | I/O     | I      | P1[1]           | ISSP CLK <sup>[4]</sup> , I <sup>2</sup> C SCL, SPI<br>MOSI                |
| 9   | Po      | wer    | V <sub>SS</sub> | Ground connection <sup>[7]</sup>                                           |
| 10  | I/O     | I      | P1[0]           | ISSP DATA <sup>[4]</sup> , I <sup>2</sup> C SDA, SPI<br>CLK <sup>[5]</sup> |
| 11  | I/O     | I      | P1[2]           | Driven Shield Output (optional)                                            |
| 12  | I/O     | I      | P1[4]           | Optional external clock<br>(EXTCLK)                                        |
| 13  | INF     | PUT    | XRES            | Active high external reset with internal pull-down <sup>[6]</sup>          |
| 14  | I/O     | I      | P0[4]           |                                                                            |
| 15  | Po      | wer    | V <sub>DD</sub> | Supply voltage                                                             |
| 16  | I/O     | I      | P0[7]           |                                                                            |

## Table 1. Pin Definitions – CY8C20237-24SXI, CY8C20247/S-24SXI <sup>[3]</sup>



LEGEND A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive, R = Regulated Output.

Notes

 Notes
 13 GPIOs = 10 pins for capacitive sensing+2 pins for I<sup>2</sup>C + 1 pin for modulator capacitor.
 On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1]) line drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the I2C bus. Use character area in the provide the state. alternate pins if you encounter issues.

5. Alternate SPI clock.

The internal pull down is 5KOhm. 6.

<sup>7.</sup> All VSS pins should be brought out to one common GND plane.



# 24-pin QFN (16 Sensing Inputs)<sup>[14]</sup>

### Table 3. Pin Definitions – CY8C20337, CY8C20347/S <sup>[15]</sup>

| Pin | Ту      | ре     | Nama            | Description                                                                  |
|-----|---------|--------|-----------------|------------------------------------------------------------------------------|
| No. | Digital | Analog | Name            | Description                                                                  |
| 1   | I/O     | I      | P2[5]           | Crystal output (XOut)                                                        |
| 2   | I/O     | I      | P2[3]           | Crystal input (XIn)                                                          |
| 3   | I/O     | I      | P2[1]           |                                                                              |
| 4   | IOHR    | I      | P1[7]           | I <sup>2</sup> C SCL, SPI SS                                                 |
| 5   | IOHR    | I      | P1[5]           | I <sup>2</sup> C SDA, SPI MISO                                               |
| 6   | IOHR    | I      | P1[3]           | SPI CLK                                                                      |
| 7   | IOHR    | I      | P1[1]           | ISSP CLK <sup>[16]</sup> , I <sup>2</sup> C SCL, SPI<br>MOSI                 |
| 8   |         |        | NC              | No connection                                                                |
| 9   | Po      | wer    | V <sub>SS</sub> | Ground connection <sup>[19]</sup>                                            |
| 10  | IOHR    | I      | P1[0]           | ISSP DATA <sup>[16]</sup> , I <sup>2</sup> C SDA, SPI<br>CLK <sup>[17]</sup> |
| 11  | IOHR    | I      | P1[2]           | Driven Shield Output<br>(optional)                                           |
| 12  | IOHR    | I      | P1[4]           | Optional external clock input (EXTCLK)                                       |
| 13  | IOHR    | I      | P1[6]           |                                                                              |
| 14  | Inj     | put    | XRES            | Active high external reset with internal pull-down <sup>[18]</sup>           |
| 15  | I/O     | I      | P2[2]           | Driven Shield Output<br>(optional)                                           |
| 16  | I/O     | I      | P2[4]           | Driven Shield Output<br>(optional)                                           |
| 17  | IOH     | I      | P0[0]           | Driven Shield Output<br>(optional)                                           |
| 18  | IOH     | I      | P0[2]           | Driven Shield Output<br>(optional)                                           |
| 19  | IOH     | I      | P0[4]           |                                                                              |
| 20  | Po      | wer    | $V_{DD}$        | Supply voltage                                                               |
| 21  | IOH     | I      | P0[7]           |                                                                              |
| 22  | IOH     | I      | P0[3]           | Integrating input                                                            |
| 23  | Po      | wer    | $V_{SS}$        | Ground connection <sup>[19]</sup>                                            |
| 24  | IOH     | I      | P0[1]           | Integrating input                                                            |
| СР  | Po      | wer    | $V_{SS}$        | Center pad must be connected to ground                                       |

#### Figure 4. CY8C20337, CY8C20347/S Device



LEGEND A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive, R = Regulated Output.

#### Notes

- 14. The center pad (CP) on the QFN package must be connected to ground ( $V_{SS}$ ) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal. 15. 19 GPIOs = 16 pins for capacitive sensing+2 pins for  $I^2C + 1$  pin for modulator capacitor.
- 16. On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1]) line drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the I<sup>2</sup>C bus. Use alternate pins if you encounter issues.

<sup>17.</sup> Alternate SPI clock.

<sup>18.</sup> The internal pull down is 5KOhm.

<sup>19.</sup> All VSS pins should be brought out to one common GND plane.



P2[4], AI

P2[2], AI

P2[0], AI

P4[2], AI

P4[0], Al

P3[2], AI

P3[0], AI

XRES

24

23

22

21

20

19

18

# 32-pin QFN (25 Sensing Inputs)<sup>[25]</sup> Table 5. Pin Definitions - CY8C20437, CY8C20447/S, CY8C20467/S [26]

| Pin | Ту      | /pe    | Nama            | Description                                                                  |
|-----|---------|--------|-----------------|------------------------------------------------------------------------------|
| No. | Digital | Analog | Name            | Description                                                                  |
| 1   | IOH     | I      | P0[1]           | Integrating input                                                            |
| 2   | I/O     | I      | P2[5]           | Crystal output (XOut)                                                        |
| 3   | I/O     | I      | P2[3]           | Crystal input (XIn)                                                          |
| 4   | I/O     | I      | P2[1]           |                                                                              |
| 5   | I/O     | I      | P4[3]           |                                                                              |
| 6   | I/O     | I      | P3[3]           |                                                                              |
| 7   | I/O     | I      | P3[1]           |                                                                              |
| 8   | IOHR    | I      | P1[7]           | I <sup>2</sup> C SCL, SPI SS                                                 |
| 9   | IOHR    | I      | P1[5]           | I <sup>2</sup> C SDA, SPI MISO                                               |
| 10  | IOHR    | I      | P1[3]           | SPI CLK.                                                                     |
| 11  | IOHR    | I      | P1[1]           | ISSP CLK <sup>[27]</sup> , I <sup>2</sup> C SCL, SPI<br>MOSI.                |
| 12  | Po      | wer    | V <sub>SS</sub> | Ground connection <sup>[30]</sup>                                            |
| 13  | IOHR    | I      | P1[0]           | ISSP DATA <sup>[27]</sup> , I <sup>2</sup> C SDA,<br>SPI CLK <sup>[28]</sup> |
| 14  | IOHR    |        | P1[2]           | Driven Shield Output (optional)                                              |
| 15  | IOHR    | I      | P1[4]           | Optional external clock input<br>(EXTCLK)                                    |
| 16  | IOHR    | I      | P1[6]           |                                                                              |
| 17  | In      | put    | XRES            | Active high external reset with internal pull-down <sup>[29]</sup>           |
| 18  | I/O     | I      | P3[0]           |                                                                              |
| 19  | I/O     | I      | P3[2]           |                                                                              |
| 20  | I/O     | I      | P4[0]           |                                                                              |
| 21  | I/O     | I      | P4[2]           |                                                                              |
| 22  | I/O     | I      | P2[0]           |                                                                              |
| 23  | I/O     | I      | P2[2]           | Driven Shield Output (optional)                                              |
| 24  | I/O     | I      | P2[4]           | Driven Shield Output (optional)                                              |
| 25  | IOH     |        | P0[0]           | Driven Shield Output (optional)                                              |
| 26  | IOH     |        | P0[2]           | Driven Shield Output (optional)                                              |
| 27  | IOH     | I      | P0[4]           |                                                                              |
| 28  | IOH     |        | P0[6]           |                                                                              |
| 29  | Po      | wer    | V <sub>DD</sub> |                                                                              |
| 30  | IOH     | I      | P0[7]           |                                                                              |
| 31  | IOH     | I      | P0[3]           | Integrating input                                                            |
| 32  | Po      | wer    | V <sub>SS</sub> | Ground connection <sup>[30]</sup>                                            |
| СР  | Po      | wer    | V <sub>SS</sub> | Center pad must be connected to ground                                       |

Figure 6. CY8C20437, CY8C20447/S, CY8C20467/S Device

1

2

4

**6** 

7

AI, 12C SDA, SPI MISO, P 1[5] AI, SPI CLK, P1[3] AI,ISSP CLK, I2C SCL, SPI MOSI, P1[1]

AI, P0[1]

Al , XIn, P2[3] 🗖 3

AI, P3[3]

AI, P3[1]

AI, P2[1]

AI, P4[3] 🗖 5

AI, XOut, P2[5]

AI, I2C SCL, SPI SS,P1[7]

ਵ ਵ

ৰ ৰ ৰ ৰ

Vss Po[3], Po[7], V<sub>DD</sub> Po[6], Po[4], Po[2], Po[0], 

QFN

(Top View)

Vss v, SPI CLK, P1[0] AI, P1[2]

ISSP DATA , I2C SDA,

Ā

, P 1[4]

ĒX

Ę

P 1[6] CLK, Ę

п. 

**LEGEND** A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive, R = Regulated Output.

#### Notes

25. The center pad (CP) on the QFN package must be connected to ground (V<sub>SS</sub>) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal. 26.28 GPIOs = 25 pins for capacitive sensing+2 pins for  $l^2C + 1$  pin for modulator capacitor.

 On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1]) line drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the l<sup>2</sup>C bus. Use alternate pins if you encounter issues.

28. Alternate SPI clock.

29. The internal pull down is 5KOhm.

<sup>30.</sup> All VSS pins should be brought out to one common GND plane.



## **DC Chip-Level Specifications**

Table 9 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

### Table 9. DC Chip-Level Specifications

| Symbol                                         | Description                                   | Conditions                                                                                                                                   | Min  | Тур  | Max  | Units |
|------------------------------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>DD</sub> <sup>[37, 38, 39]</sup>        | Supply voltage                                | See Table 14 on page 17.                                                                                                                     | 1.71 | -    | 5.50 | V     |
| I <sub>DD24</sub>                              | Supply current, IMO = 24 MHz                  | Conditions are V <sub>DD</sub> $\leq$ 3.0 V, T <sub>A</sub> = 25 °C,<br>CPU = 24 MHz. CapSense running at 12 MHz,<br>no I/O sourcing current | -    | 2.88 | 4.00 | mA    |
| I <sub>DD12</sub>                              | Supply current, IMO = 12 MHz                  | Conditions are $V_{DD} \le 3.0$ V, $T_A = 25$ °C,<br>CPU = 12 MHz. CapSense running at<br>12 MHz, no I/O sourcing current                    | _    | 1.71 | 2.60 | mA    |
| I <sub>DD6</sub>                               | Supply current, IMO = 6 MHz                   | Conditions are $V_{DD} \le 3.0$ V, $T_A = 25$ °C,<br>CPU = 6 MHz. CapSense running at 6 MHz,<br>no I/O sourcing current                      | -    | 1.16 | 1.80 | mA    |
| I <sub>SB0</sub> <sup>[40, 41, 42, 43]</sup>   | Deep sleep current                            | $V_{DD} \leq 3.0$ V, $T_A$ = 25 °C, I/O regulator turned off                                                                                 | -    | 0.10 | 1.1  | μA    |
| I <sub>SB1</sub> <sup>[40, 41, 42, 43]</sup>   |                                               | $V_{DD}{\leq}3.0$ V, $T_{A}$ = 25 °C, I/O regulator turned off                                                                               | _    | 1.07 | 1.50 | μA    |
| I <sub>SBI2C</sub> <sup>[40, 41, 42, 43]</sup> | Standby current with I <sup>2</sup> C enabled | Conditions are $V_{DD}$ = 3.3 V, $T_A$ = 25 °C and CPU = 24 MHz                                                                              | -    | 1.64 | _    | μA    |

Notes

Notes
37. When V<sub>DD</sub> remains in the range from 1.71 V to 1.9 V for more than 50 µs, the slew rate when moving from the 1.71 V to 1.9 V range to greater than 2 V must be slower than 1 V/500 µs to avoid triggering POR. The only other restriction on slew rates for any other voltage range or transition is the SR<sub>POWER\_UP</sub> parameter.
38. If powering down in standby sleep mode, to properly detect and recover from a V<sub>DD</sub> brown out condition any of the following actions must be taken:

a. Bring the device out of sleep before powering down.
b. Assure that V<sub>DD</sub> falls below 100 mV before powering back up.
c. Set the No Buzz bit in the OSC\_CR0 register to keep the voltage monitoring circuit powered during sleep.
d. Increase the buzz rate to assure that the falling edge of V<sub>DD</sub> is captured. The rate is configured through the PSSDC bits in the SLP\_CFG register. For the referenced registers, refer to the Technical Reference Manual. In deep sleep/standby sleep mode, additional low power voltage monitoring circuitry allows V<sub>DD</sub> brown out conditions to be detected and resets the device when V<sub>DD</sub> goes lower than 1.1 V at edge rates slower than 1 V/ms.
39. For proper CapSense block functionality, if the drop in V<sub>DD</sub> exceeds 5% of the base V<sub>DD</sub>, the rate at which V<sub>DD</sub> drops should not exceed 200 mV/s. Base V<sub>DD</sub> can

39. For proper CapSense block functionality, if the drop in VDp exceeds 5% of the base VDp, the rate at which VDp drops should not exceed 200 mV/s. Base VDp can be between 1.8 V and 5.5 V.

40. Errata: When programmable timer 0 is used in "one-shot" mode by setting bit 1 of register 0,B0h (PT0\_CFG), and the timer interrupt is used to wake the device from sleep, the interrupt service routine (ISR) may be executed twice. For more information, see the "Errata" on page 37.
41. Errata: When in sleep mode, if a GPIO interrupt happens simultaneously with a Timer0 or Sleep Timer interrupt, the GPIO interrupt may be missed, and the corresponding GPIO ISR not run. For more information, see the "Errata" on page 37.

42. Errata: If an interrupt is posted a short time (within 2.5 CPU cycles) before firmware commands the device to sleep, the interrupt will be missed. For more information, see the "Errata" on page 37.

43. Errata: Device wakes up from sleep when an analog interrupt is trigger. For more information, see the "Errata" on page 37.



# Table 11. 2.4 V to 3.0 V DC GPIO Specifications

| Symbol                | Description                                                                       | Conditions                                                                                                                                                                          | Min                    | Тур  | Max                   | Units |
|-----------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-----------------------|-------|
| R <sub>PU</sub>       | Pull-up resistor                                                                  | -                                                                                                                                                                                   | 4                      | 5.60 | 8                     | kΩ    |
| V <sub>OH1</sub>      | High output voltage<br>Port 2 or 3 pins                                           | $I_{OH}$ < 10 $\mu$ A, maximum of 10 mA source current in all I/Os                                                                                                                  | V <sub>DD</sub> - 0.20 | _    | _                     | V     |
| V <sub>OH2</sub>      | High output voltage<br>Port 2 or 3 Pins                                           | I <sub>OH</sub> = 0.2 mA, maximum of 10 mA<br>source current in all I/Os                                                                                                            | V <sub>DD</sub> - 0.40 | _    | -                     | V     |
| V <sub>OH3</sub>      | High output voltage<br>Port 0 or 1 pins with LDO regulator<br>Disabled for port 1 | $I_{OH}$ < 10 $\mu$ A, maximum of 10 mA source current in all I/Os                                                                                                                  | V <sub>DD</sub> - 0.20 | _    | _                     | V     |
| V <sub>OH4</sub>      | High output voltage<br>Port 0 or 1 pins with LDO regulator<br>Disabled for Port 1 | I <sub>OH</sub> = 2 mA, maximum of 10 mA source<br>current in all I/Os                                                                                                              | V <sub>DD</sub> - 0.50 | _    | _                     | V     |
| V <sub>OH5A</sub>     | High output voltage<br>Port 1 pins with LDO enabled for 1.8 V<br>out              | $I_{OH}$ < 10 $\mu$ A, $V_{DD}$ > 2.4 V, maximum of 20 mA source current in all I/Os                                                                                                | 1.50                   | 1.80 | 2.10                  | V     |
| V <sub>OH6A</sub>     | High output voltage<br>Port 1 pins with LDO enabled for 1.8 V<br>out              | I <sub>OH</sub> = 1 mA, V <sub>DD</sub> > 2.4 V, maximum of 20 mA source current in all I/Os                                                                                        | 1.20                   | -    | -                     | V     |
| V <sub>OL</sub>       | Low output voltage                                                                | $I_{OL}$ = 10 mA, maximum of 30 mA sink<br>current on even port pins (for example,<br>P0[2] and P1[4]) and 30 mA sink<br>current on odd port pins (for example,<br>P0[3] and P1[5]) | _                      | _    | 0.75                  | V     |
| V <sub>IL</sub>       | Input low voltage                                                                 | -                                                                                                                                                                                   | -                      | -    | 0.72                  | V     |
| V <sub>IH</sub>       | Input high voltage                                                                | -                                                                                                                                                                                   | V <sub>DD</sub> × 0.65 | _    | V <sub>DD</sub> + 0.7 | V     |
| V <sub>H</sub>        | Input hysteresis voltage                                                          | -                                                                                                                                                                                   | -                      | 80   | -                     | mV    |
| I <sub>IL</sub>       | Input leakage (absolute value)                                                    |                                                                                                                                                                                     | _                      | 1    | 1000                  | nA    |
| C <sub>PIN</sub>      | Capacitive load on pins                                                           | Package and pin dependent<br>Temp = 25 °C                                                                                                                                           | 0.50                   | 1.70 | 7                     | pF    |
| V <sub>ILLVT2.5</sub> | Input Low Voltage with low threshold<br>enable set, Enable for Port1              | Bit3 of IO_CFG1 set to enable low<br>threshold voltage of Port1 input                                                                                                               | 0.7                    | V    | _                     |       |
| V <sub>IHLVT2.5</sub> | Input High Voltage with low threshold<br>enable set, Enable for Port1             | Bit3 of IO_CFG1 set to enable low<br>threshold voltage of Port1 input                                                                                                               | 1.2                    |      | _                     | V     |

| Symbol           | Description                                                                       | Conditions                                                              | Min                    | Тур  | Мах | Units |
|------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------|------|-----|-------|
| R <sub>PU</sub>  | Pull-up resistor                                                                  | _                                                                       | 4                      | 5.60 | 8   | kΩ    |
| V <sub>OH1</sub> | High output voltage<br>Port 2 or 3 pins                                           | I <sub>OH</sub> = 10 μA, maximum of 10 mA<br>source current in all I/Os |                        |      | _   | V     |
| V <sub>OH2</sub> | High output voltage<br>Port 2 or 3 pins                                           | I <sub>OH</sub> = 0.5 mA, maximum of 10 mA source current in all I/Os   | V <sub>DD</sub> – 0.50 | _    | _   | V     |
| V <sub>OH3</sub> | High output voltage<br>Port 0 or 1 pins with LDO regulator<br>Disabled for Port 1 | $I_{OH}$ = 100 $\mu$ A, maximum of 10 mA source current in all I/Os     | V <sub>DD</sub> – 0.20 | _    | _   | V     |
| V <sub>OH4</sub> | High output voltage<br>Port 0 or 1 Pins with LDO Regulator<br>Disabled for Port 1 | I <sub>OH</sub> = 2 mA, maximum of 10 mA source<br>current in all I/Os  | V <sub>DD</sub> – 0.50 | _    | _   | V     |



## **Comparator User Module Electrical Specifications**

Table 16 lists the guaranteed maximum and minimum specifications. Unless stated otherwise, the specifications are for the entire device voltage and temperature operating range: –40 °C  $\leq$  TA  $\leq$  85 °C, 1.71 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V.

Table 16. Comparator User Module Electrical Specifications

| Symbol            | Description              | Conditions                          | Min | Тур | Max | Units |
|-------------------|--------------------------|-------------------------------------|-----|-----|-----|-------|
| T <sub>COMP</sub> | Comparator response time | 50 mV overdrive                     | -   | 70  | 100 | ns    |
| Offset            | _                        | Valid from 0.2 V to 1.5 V           | -   | 2.5 | 30  | mV    |
| Current           | -                        | Average DC current, 50 mV overdrive | -   | 20  | 80  | μA    |
| PSRR              | Supply voltage > 2 V     | Power supply rejection ratio        | -   | 80  | -   | dB    |
|                   | Supply voltage < 2 V     | Power supply rejection ratio        | -   | 40  | -   | dB    |
| Input range       | -                        | -                                   | 0.2 |     | 1.5 | V     |

## ADC Electrical Specifications

#### Table 17. ADC User Module Electrical Specifications

| Symbol                 | Description                  | Conditions                                                                                                   | Min                       | Тур                       | Max                       | Units |
|------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------|---------------------------|---------------------------|---------------------------|-------|
| Input                  |                              |                                                                                                              |                           |                           |                           |       |
| V <sub>IN</sub>        | Input voltage range          | _                                                                                                            | 0                         | _                         | VREFADC                   | V     |
| C <sub>IIN</sub>       | Input capacitance            | -                                                                                                            | -                         | -                         | 5                         | pF    |
| R <sub>IN</sub>        | Input resistance             | Equivalent switched cap input resistance for 8-, 9-, or 10-bit resolution                                    | 1/(500fF ×<br>data clock) | 1/(400fF ×<br>data clock) | 1/(300fF ×<br>data clock) | Ω     |
| Reference              | •                            | •                                                                                                            |                           |                           |                           |       |
| V <sub>REFADC</sub>    | ADC reference voltage        | _                                                                                                            | 1.14                      | _                         | 1.26                      | V     |
| <b>Conversion Rate</b> | ;<br>                        |                                                                                                              |                           |                           | 1                         | 1     |
| F <sub>CLK</sub>       | Data clock                   | Source is chip's internal main<br>oscillator. See AC Chip-Level<br>Specifications on page 21 for<br>accuracy | 2.25                      | _                         | 6                         | MHz   |
| S8                     | 8-bit sample rate            | Data clock set to 6 MHz.<br>sample rate = 0.001/<br>(2^Resolution/Data Clock)                                | _                         | 23.43                     | _                         | ksps  |
| S10                    | 10-bit sample rate           | Data clock set to 6 MHz.<br>sample rate = 0.001/<br>(2^resolution/data clock)                                | _                         | 5.85                      | _                         | ksps  |
| DC Accuracy            |                              |                                                                                                              |                           |                           | •                         |       |
| RES                    | Resolution                   | Can be set to 8, 9, or 10 bit                                                                                | 8                         | -                         | 10                        | bits  |
| DNL                    | Differential nonlinearity    | -                                                                                                            | -1                        | -                         | +2                        | LSB   |
| INL                    | Integral nonlinearity        | -                                                                                                            | -2                        | -                         | +2                        | LSB   |
| L L                    | Offset error                 | 8-bit resolution                                                                                             | 0                         | 3.20                      | 19.20                     | LSB   |
| E <sub>OFFSET</sub>    | Oliset en ol                 | 10-bit resolution                                                                                            | 0                         | 12.80                     | 76.80                     | LSB   |
| E <sub>GAIN</sub>      | Gain error                   | For any resolution                                                                                           | -5                        | -                         | +5                        | %FSR  |
| Power                  |                              | •                                                                                                            | •                         | •                         |                           | •     |
| I <sub>ADC</sub>       | Operating current            | -                                                                                                            | -                         | 2.10                      | 2.60                      | mA    |
| PSRR                   | Power supply rejection ratio | PSRR (V <sub>DD</sub> > 3.0 V)                                                                               | -                         | 24                        | -                         | dB    |
|                        |                              | PSRR (V <sub>DD</sub> < 3.0 V)                                                                               | -                         | 30                        | -                         | dB    |



# DC I<sup>2</sup>C Specifications

Table 20 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 3.0 V to 5.5 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 2.4 V to 3.0 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 1.71 V to 2.4 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

## Table 20. DC I<sup>2</sup>C Specifications<sup>[50]</sup>

| Symbol             | Description      | Conditions                                                  | Min                                                    | Тур | Max                                        | Units |
|--------------------|------------------|-------------------------------------------------------------|--------------------------------------------------------|-----|--------------------------------------------|-------|
|                    |                  | $3.1 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$  | -                                                      | -   | $0.25 \times V_{DD}$                       | V     |
| V <sub>ILI2C</sub> | Input low level  | $2.5 \text{ V} \le \text{V}_{\text{DD}} \le 3.0 \text{ V}$  | -                                                      | -   | $0.3 \times V_{DD}$                        | V     |
|                    |                  | $1.71 \text{ V} \le \text{V}_{\text{DD}} \le 2.4 \text{ V}$ | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | V   |                                            |       |
| V <sub>IHI2C</sub> | Input high level | 1.71 V ≤ V <sub>DD</sub> ≤ 5.5 V                            | 0.65 × V <sub>DD</sub>                                 | -   | V <sub>DD</sub> +<br>0.7 V <sup>[51]</sup> | V     |

## **Shield Driver DC Specifications**

Table 21 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 3.0 V to 5.5 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 2.4 V to 3.0 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 1.71 V to 2.4 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

#### Table 21. Shield Driver DC Specifications

| Symbol             | Description             | Conditions                                                 | Min   | Тур | Max   | Units |
|--------------------|-------------------------|------------------------------------------------------------|-------|-----|-------|-------|
| V <sub>Ref</sub>   | Reference buffer output | $1.7 \text{ V} \le \text{V}_{\text{DD}} \le 5.5 \text{ V}$ | 0.942 | -   | 1.106 | V     |
| V <sub>RefHi</sub> | Reference buffer output | 1.7 V ≤ V <sub>DD</sub> ≤ 5.5 V                            | 1.104 | -   | 1.296 | V     |

## **DC IDAC Specifications**

Table 22 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

## Table 22. DC IDAC Specifications (8-bit IDAC)

| Symbol       | Description               | Min | Тур | Max | Units | Notes                 |
|--------------|---------------------------|-----|-----|-----|-------|-----------------------|
| IDAC_DNL     | Differential nonlinearity | –1  | -   | 1   | LSB   | -                     |
| IDAC_DNL     | Integral nonlinearity     | -2  | _   | 2   | LSB   | -                     |
| IDAC_Current | Range = 4x                | 138 | _   | 169 | μA    | DAC setting = 127 dec |
|              | Range = 8x                | 138 | _   | 169 | μA    | DAC setting = 64 dec  |

#### Table 23. DC IDAC Specifications (7-bit IDAC)

| Symbol       | Description               | Min | Тур | Max | Units | Notes                 |
|--------------|---------------------------|-----|-----|-----|-------|-----------------------|
| IDAC_DNL     | Differential nonlinearity | -1  | _   | 1   | LSB   | -                     |
| IDAC_DNL     | Integral nonlinearity     | -2  | _   | 2   | LSB   | -                     |
| IDAC Current | Range = 4x                | 137 | -   | 168 | μA    | DAC setting = 127 dec |
|              | Range = 8x                | 138 | -   | 169 | μA    | DAC setting = 64 dec  |

Notes

51. Errata: For more information see item #6 in the "Errata" on page 37.

<sup>50.</sup> Errata: Pull-up resistors on I2C interface cannot be connected to a supply voltage that is more than 0.7 V higher than the CY8C20xx7/S power supply. For more information see item #6 in the "Errata" on page 37.





## **AC Chip-Level Specifications**

Table 24 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

## Table 24. AC Chip-Level Specifications

| Symbol                               | Description                                                   | Conditions                                | Min  | Тур | Max   | Units |
|--------------------------------------|---------------------------------------------------------------|-------------------------------------------|------|-----|-------|-------|
| F <sub>IMO24</sub>                   | IMO frequency at 24 MHz Setting                               | -                                         | 22.8 | 24  | 25.2  | MHz   |
| F <sub>IMO12</sub>                   | IMO frequency at 12 MHz setting                               | -                                         | 11.4 | 12  | 12.6  | MHz   |
| F <sub>IMO6</sub>                    | IMO frequency at 6 MHz setting                                | -                                         | 5.7  | 6.0 | 6.3   | MHz   |
| F <sub>CPU</sub>                     | CPU frequency                                                 | -                                         | 0.75 | _   | 25.20 | MHz   |
| F <sub>32K1</sub>                    | ILO frequency                                                 | -                                         | 15   | 32  | 50    | kHz   |
| F <sub>32K_U</sub>                   | ILO untrimmed frequency                                       | -                                         | -    | 32  | -     | kHz   |
| DC <sub>IMO</sub>                    | Duty cycle of IMO                                             | -                                         | 40   | 50  | 60    | %     |
| DC <sub>ILO</sub>                    | ILO duty cycle                                                | -                                         | 40   | 50  | 60    | %     |
| SR <sub>POWER_UP</sub>               | Power supply slew rate                                        | V <sub>DD</sub> slew rate during power-up | -    | _   | 250   | V/ms  |
| t <sub>XRST</sub>                    | External reset pulse width at power-up                        | After supply voltage is valid             | 1    | _   | -     | ms    |
| t <sub>XRST2</sub>                   | External reset pulse width after power-up <sup>[52]</sup>     | Applies after part has booted             | 10   | _   | -     | μS    |
|                                      | 6 MHz IMO cycle-to-cycle jitter (RMS)                         | -                                         | -    | 0.7 | 6.7   | ns    |
|                                      | 6 MHz IMO long term N cycle-to-cycle jitter<br>(RMS); N = 32  | -                                         | _    | 4.3 | 29.3  | ns    |
|                                      | 6 MHz IMO period jitter (RMS)                                 | -                                         | -    | 0.7 | 3.3   | ns    |
|                                      | 12 MHz IMO cycle-to-cycle jitter (RMS)                        | -                                         | _    | 0.5 | 5.2   | ns    |
| t <sub>JIT_IMO</sub> <sup>[53]</sup> | 12 MHz IMO long term N cycle-to-cycle jitter (RMS); N = 32    | -                                         |      | 2.3 | 5.6   | ns    |
|                                      | 12 MHz IMO period jitter (RMS)                                | -                                         | _    | 0.4 | 2.6   | ns    |
|                                      | 24 MHz IMO cycle-to-cycle jitter (RMS)                        | -                                         | _    | 1.0 | 8.7   | ns    |
|                                      | 24 MHz IMO long term N cycle-to-cycle jitter<br>(RMS); N = 32 | -                                         | _    | 1.4 | 6.0   | ns    |
|                                      | 24 MHz IMO period jitter (RMS)                                | -                                         | -    | 0.6 | 4.0   | ns    |

Note 52. The minimum required XRES pulse length is longer when programming the device (see Table 28 on page 23). 53. See the Cypress Jitter Specifications application note, Understanding Datasheet Jitter Specifications for Cypress Timing Products – AN5054 for more information.



## AC General Purpose I/O Specifications

Table 25 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

## Table 25. AC GPIO Specifications

| Symbol               | Description                                                       | Conditions                                                             | Min | Тур | Max                                               | Units |
|----------------------|-------------------------------------------------------------------|------------------------------------------------------------------------|-----|-----|---------------------------------------------------|-------|
| Faria                | GPIO operating frequency                                          | Normal strong mode Port 0, 1                                           | 0   | -   | 6 MHz for<br>1.71 V <v<sub>DD &lt; 2.40 V</v<sub> | MHz   |
| F <sub>GPIO</sub>    |                                                                   |                                                                        | 0   | -   | 12 MHz for<br>2.40 V < V <sub>DD</sub> < 5.50 V   | MHz   |
| t <sub>RISE23</sub>  | Rise time, strong mode, Cload = 50 pF<br>Ports 2 or 3             | V <sub>DD</sub> = 3.0 to 3.6 V, 10% to 90%                             | 15  | -   | 80                                                | ns    |
| t <sub>RISE23L</sub> | Rise time, strong mode low supply,<br>Cload = 50 pF, Ports 2 or 3 | V <sub>DD</sub> = 1.71 to 3.0 V, 10% to 90%                            | 15  | -   | 80                                                | ns    |
| t <sub>RISE01</sub>  | Rise time, strong mode, Cload = 50 pF<br>Ports 0 or 1             | V <sub>DD</sub> = 3.0 to 3.6 V, 10% to 90%<br>LDO enabled or disabled  | 10  | -   | 50                                                | ns    |
| t <sub>RISE01L</sub> | Rise time, strong mode low supply,<br>Cload = 50 pF, Ports 0 or 1 | V <sub>DD</sub> = 1.71 to 3.0 V, 10% to 90%<br>LDO enabled or disabled | 10  | -   | 80                                                | ns    |
| t <sub>FALL</sub>    | Fall time, strong mode, Cload = 50 pF<br>all ports                | V <sub>DD</sub> = 3.0 to 3.6 V, 10% to 90%                             | 10  | _   | 50                                                | ns    |
| t <sub>FALLL</sub>   | Fall time, strong mode low supply,<br>Cload = 50 pF, all ports    | V <sub>DD</sub> = 1.71 to 3.0 V, 10% to 90%                            | 10  | -   | 70                                                | ns    |

## Figure 9. GPIO Timing Diagram



## **AC Comparator Specifications**

Table 26 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

## Table 26. AC Low Power Comparator Specifications

| Symbol           | Description                                  | Conditions                                          | Min | Тур | Max | Units |
|------------------|----------------------------------------------|-----------------------------------------------------|-----|-----|-----|-------|
| t <sub>LPC</sub> | Comparator response time,<br>50 mV overdrive | 50 mV overdrive does not include<br>offset voltage. | -   | -   | 100 | ns    |

## **AC External Clock Specifications**

Table 27 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

| Table 27. | AC External Clock Specification | ons |
|-----------|---------------------------------|-----|
|-----------|---------------------------------|-----|

| Symbol  | Description                                  | Conditions | Min   | Тур | Max   | Units |
|---------|----------------------------------------------|------------|-------|-----|-------|-------|
|         | Frequency (external oscillator<br>frequency) | _          | 0.75  | -   | 25.20 | MHz   |
| FOSCEXT | High period                                  | _          | 20.60 | _   | 5300  | ns    |
|         | Low period                                   | _          | 20.60 | -   | -     | ns    |
|         | Power-up IMO to switch                       | _          | 150   | -   | -     | μS    |



# AC I<sup>2</sup>C Specifications

Table 29 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

Table 29. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins

| Symbol                              | Description                                                                                 |     | ndard<br>ode | Fast Mode           |      | Units |
|-------------------------------------|---------------------------------------------------------------------------------------------|-----|--------------|---------------------|------|-------|
| -                                   |                                                                                             | Min | Max          | Min                 | Max  |       |
| f <sub>SCL</sub>                    | SCL clock frequency                                                                         | 0   | 100          | 0                   | 400  | kHz   |
| t <sub>HD;STA</sub>                 | Hold time (repeated) START condition. After this period, the first clock pulse is generated | 4.0 | -            | 0.6                 | -    | μs    |
| t <sub>LOW</sub>                    | LOW period of the SCL clock                                                                 | 4.7 | -            | 1.3                 | -    | μs    |
| t <sub>HIGH</sub>                   | HIGH Period of the SCL clock                                                                | 4.0 | -            | 0.6                 | -    | μs    |
| t <sub>SU;STA</sub>                 | Setup time for a repeated START condition                                                   | 4.7 | -            | 0.6                 | -    | μs    |
| t <sub>HD;DAT</sub> <sup>[55]</sup> | Data hold time                                                                              | 20  | 3.45         | 20                  | 0.90 | μs    |
| t <sub>SU;DAT</sub>                 | Data setup time                                                                             | 250 | -            | 100 <sup>[56]</sup> | -    | ns    |
| t <sub>SU;STO</sub>                 | Setup time for STOP condition                                                               | 4.0 | -            | 0.6                 | -    | μs    |
| t <sub>BUF</sub>                    | Bus free time between a STOP and START condition                                            | 4.7 | -            | 1.3                 | —    | μs    |
| t <sub>SP</sub>                     | Pulse width of spikes are suppressed by the input filter                                    | _   | _            | 0                   | 50   | ns    |





#### Notes

55. Errata: To wake up from sleep using I2C hardware address match event, I2C interface needs 20 ns hold time on SDA line with respect to falling edge of SCL. For more information see item #5 in the "Errata" on page 37.
 56. A Fast-Mode I<sup>2</sup>C-bus device can be used in a standard mode I<sup>2</sup>C-bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250 ns must then be met. This automatically be the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I<sup>2</sup>C-bus specification) before the SCL line is released.



## Table 35. PSoC Device Key Features and Ordering Information (continued)

| Ordering Code     | Package                      |      | SRAM<br>(Bytes) | CapSense<br>Sensors | Digital I/O<br>Pins | Analog<br>Inputs <sup>[59]</sup> | XRES<br>Pin | ADC |
|-------------------|------------------------------|------|-----------------|---------------------|---------------------|----------------------------------|-------------|-----|
| CY8C20767-24FDXC  | 30-pin WLCSP                 | 32 K | 2 K             | 24                  | 27                  | 27                               | Yes         | Yes |
| CY8C20767-24FDXCT | 30-pin WLCSP (Tape and Reel) | 32 K | 2 K             | 24                  | 27                  | 27                               | Yes         | Yes |

## Ordering Code Definitions





## 3. Missed Interrupt During Transition to Sleep

#### ■Problem Definition

If an interrupt is posted a short time (within 2.5 CPU cycles) before firmware commands the device to sleep, the interrupt will be missed.

#### ■Parameters Affected

No datasheet parameters are affected.

#### Trigger Condition(S)

Triggered by enabling sleep mode just prior to an interrupt.

#### ■Scope of Impact

The relevant interrupt service routine will not be run.

#### ■Workaround

None.

## ■Fix Status

Will not be fixed

### ■Changes

None

#### 4. Wakeup from sleep with analog interrupt

#### Problem Definition

Device wakes up from sleep when an analog interrupt is trigger

#### ■Parameters Affected

No datasheet parameters are affected.

#### ■Trigger Condition(S)

Triggered by enabling analog interrupt during sleep mode when device operating temperature is 50 °C or above

#### ■Scope of Impact

Device unexpectedly wakes up from sleep

### ■Workaround

Disable the analog interrupt before entering sleep and turn it back on upon wake-up.

#### ■Fix Status

Will not be fixed

## ■Changes

None



## 6. I2C Port Pin Pull-up Supply Voltage

#### Problem Definition

Pull-up resistor on I2C interface cannot be connected to a supply voltage that is greater than 0.7 V of CY8C20xx7/S V<sub>DD</sub>.

#### ■Parameters Affected

None.

#### ■Trigger Condition(S)

This problem occurs only when the I2C master is powered at a higher voltage than CY8C20xx7/S.

### ■Scope of Impact

This trigger condition will corrupt the I2C communication between the I2C host and the CY8C20xx7/S CapSense controller.

#### ■Workaround

I2C master cannot be powered at a supply voltage that is greater than 0.7 V compared to CY8C20xx7/S supply voltage.

#### ■Fix Status

Will not be fixed

## ■Changes

None

## 7. Port1 Pin Voltage

#### Problem Definition

Pull-up resistor on port1 pins cannot be connected to a voltage that is greater than 0.7 V higher than CY8C20xx7/S V<sub>DD</sub>.

#### ■Parameters Affected

None.

#### ■Trigger Condition(S)

This problem occurs only when port1 pins are at voltage 0.7 V higher than  $V_{DD}$  of CY8C20xx7/S.

#### ■Scope of Impact

This trigger condition will not allow CY8C20xx7/S to drive the output signal on port1 pins, input path is unaffected by this condition.

#### Workaround

Port1 should not be connected to a higher voltage than V<sub>DD</sub> of CY8C20xx7/S.

#### ■Fix Status

Will not be fixed

## ■Changes

None





# **Document History Page**

| Sensors  | Title: CY8C |                    | V CapSense <sup>®</sup> ( | Controller with SmartSense™ Auto-tuning 31 Buttons, 6 Sliders, Proximity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|-------------|--------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision | ECN         | Orig. of<br>Change | Submission<br>Date        | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| **       | 3276782     | DST                | 06/27/2011                | New silicon and document                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| *A       | 3327230     | DST                | 07/28/2011                | Changed 48-pin dimensions to 6 × 6 × 0.6 mm QFN<br>Updated pins name in Table 3 on page 9 and removed USB column and<br>updated dimensions for 48-pin parts in Table 35 on page 33<br>Updated Figure 20 on page 29<br>Removed ICE and Debugger sections.<br>Removed CY3215 Development Kit and CY3280-20x66 UCC sections.<br>Updated Ordering Information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *B       | 3403111     | YVA                | 10/12/2011                | Moved status from Advance to Preliminary.<br>Updated Ordering Information<br>Removed the row named "48-Pin (6 × 6 mm) QFN (OCD)".<br>Changed all 48-pin ordering code column from CY8C20XXX-24LTxx to<br>CY8C20XXX-24LQxx.<br>Updated 16-pin SOIC and 16-pin QFN package drawings.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| *C       | 3473317     | DST                | 12/23/2011                | Updated Features.<br>Updated Pinouts (Removed PSoC in captions of Figure 2, Figure 3, Figure 4, Figure 6, and Figure 7).<br>Updated DC Chip-Level Specifications under Electrical Specifications (Updated typical value of $I_{DD24}$ parameter from 3.32 mA to 2.88 mA, updated typical value of $I_{DD12}$ parameter from 1.86 mA to 1.71 mA, updated typical value of $I_{DD6}$ parameter from 1.13 mA to 1.16 mA, updated maximum value of $I_{BD0}$ parameter from 0.50 $\mu$ A to 1.1 $\mu$ A, added $I_{SB12C}$ parameter and its details).<br>Updated DC GPIO Specifications under Electrical Specifications (Added the parameters namely $V_{ILLVT3.3}$ , $V_{ILLVT3.5}$ , $V_{IHLVT2.5}$ and their details in Table 10, added the parameters namely $V_{ILLVT3.3}$ , $V_{ILLVT3.5}$ , $V_{IHLVT2.5}$ and their details in Table 11).<br>Added the following sections namely DC I2C Specifications, Shield Driver DC Specifications, and DC IDAC Specifications under Electrical Specifications.<br>Updated AC Chip-Level Specifications (Added the parameter namely $t_{JIT_IMO}$ and its details). |
| *D       | 3510277     | YVA/DST            | 02/16/2012                | Added CY8C20x37/37S/47/47S/67/67S part numbers and changed title to "1.8<br>V CapSense® Controller with SmartSense ™ Auto-tuning<br>31 Buttons, 6 Sliders"<br>Updated Features.<br>Modified comparator blocks in Logic Block Diagram.<br>Replaced SmartSense with SmartSense auto-tuning.<br>Added CY8C20xx7S part numbers in Pin Definitions.<br>Added footnote for Table 20.<br>Updated Table 21 and Table 22 and added Table 23.<br>Updated F <sub>32K1</sub> min value.<br>Updated data hold time min values.<br>Updated CY8C206x7 part information in Table "Emulation and Programming<br>Accessories".<br>Updated Ordering Information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| *E       | 3539259     | DST                | 03/01/2012                | Changed Datasheet status from Preliminary to Final.<br>Updated all Pinouts to include Driven Shield Output (optional) information.<br>Updated Min value for $V_{LPC}$ Table 15.<br>Updated Offset and Input range in Table 16.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



# Document History Page (continued)

| Sensors  | Title: CY8C |                    | V CapSense <sup>®</sup> ( | Controller with SmartSense™ Auto-tuning 31 Buttons, 6 Sliders, Proximity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------|-------------|--------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision | ECN         | Orig. of<br>Change | Submission<br>Date        | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| *F       | 3645807     | DST/BVI            | 07/03/2012                | <ul> <li>Updated F<sub>SCLK</sub> parameter in the Table 31, "SPI Slave AC Specifications," on page 26</li> <li>Changed t<sub>OUT_HIGH</sub> to t<sub>OUT_H</sub> in Table 30, "SPI Master AC Specifications," on page 25</li> <li>Updated Features section, "Programmable pin configurations" bullet:</li> <li>Included the following sub-bullet point - 5 mA source current on port 0 and 1 and 1 mA on port 2,3 and 4</li> <li>Changed the bullet point "High sink current of 25 mA for each GPIO" to "High sink current of 25 mA for each GPIO. Total 120 mA maximum sink current per chip"</li> <li>Added "QuietZone™ Controller" bullet and updated "Low power CapSense<sup>®</sup> block with SmartSense™ auto-tuning" bullet.</li> <li>Updated package diagrams 001-13937 to *D and 001-57280 to *C revisions.</li> </ul> |
| *G       | 3800055     | DST                | 11/23/2012                | Changed document title.<br>Part named changed from CY8C20xx7 to CY8C20xx7/S<br>Table 20: Update to VIHI2C to match Item #6 in K2 Si Errata document (001-<br>75370)<br>Updated package diagrams:<br>51-85068 to *E<br>001-09116 to *G<br>001-13937 to *E<br>001-42168 to *E<br>001-57280 to *E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *H       | 3881332     | SRLI               | 02/04/2013                | Updated Features:<br>Added Note "Please contact your nearest sales office for additional details."<br>and referred the same note in "24 Sensing Inputs – 30-pin WLCSP".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *        | 3993458     | DST                | 05/07/2013                | Updated Electrical Specifications (Updated DC GPIO Specifications (Updated heading of third column as "Port 0/1 per I/O (max)" for Table 13)).<br>Updated Packaging Information:<br>spec 001-09116 – Changed revision from *G to *H (Figure 17).<br>Added Errata.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| *ل       | 4081796     | DST                | 07/31/2013                | Added Errata footnotes (Note 40, 41, 42, 43, 44).<br>Updated already existing footnotes (Note 50, 51, 55) as Errata footnotes.<br>Updated DC Chip-Level Specifications:<br>Added Note 40, 41, 42, 43 and referred the same notes in I <sub>SB0</sub> , I <sub>SB1</sub> , I <sub>SB12C</sub><br>parameters.<br>Updated DC GPIO Specifications:<br>Added Note 44 and referred the same note in description of V <sub>ILLVT3.3</sub> parameter<br>in Table 10.<br>Updated DC I2C Specifications:<br>Updated Note 50, 51 referred in Table 20.<br>Updated AC I2C Specifications:<br>Updated Note 55 referred in Table 29.<br>Updated to new template.                                                                                                                                                                                |



# Document History Page (continued)

| Revision | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|----------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *К       | 4248645 | DST                | 01/16/2014         | Updated Pinouts:<br>Updated 32-pin QFN (25 Sensing Inputs)[25]:<br>Updated Figure 6.<br>Updated Packaging Information:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|          |         |                    |                    | spec 001-09116 – Changed revision from *H to *I.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| *L       | 4404150 | SLAN               | 06/10/2014         | Updated Pinouts:<br>Updated 16-pin SOIC (10 Sensing Inputs):<br>Updated Table 1:<br>Added Note 6 and referred the same note in description of XRES pin.<br>Updated Table 2:<br>Added Note 12 and referred the same note in description of XRES pin.<br>Updated 24-pin QFN (16 Sensing Inputs)[4]:<br>Updated Table 3:<br>Added Note 18 and referred the same note in description of XRES pin.<br>Updated Table 3:<br>Added Note 18 and referred the same note in description of XRES pin.<br>Updated Table 4:<br>Added Note 21 and referred the same note in description of XRES pin.<br>Updated Table 4:<br>Added Note 21 and referred the same note in description of XRES pin.<br>Updated Table 5:<br>Added Note 29 and referred the same note in description of XRES pin.<br>Updated Table 5:<br>Added Note 29 and referred the same note in description of XRES pin.<br>Updated Table 5:<br>Added Note 35 and referred the same note in description of XRES pin.<br>Updated Table 6:<br>Added Note 35 and referred the same note in description of XRES pin.<br>Updated Table 6:<br>Added Note 35 and referred the same note in description of XRES pin.<br>Updated Table 10:<br>Updated Table 10:<br>Updated Table 10:<br>Updated Table 10:<br>Updated Table 11:<br>Updated Table 11:<br>Updated Table 12:<br>Updated Table 24:<br>Removed minimum and maximum values of V <sub>IH</sub> parameter.<br>Updated Table 24:<br>Removed minimum and maximum values of "ILO untrimmed frequency".<br>Updated Packaging Information:<br>spec 001-09116 – Changed revision from *I to *J.<br>Completing Sunset Review. |
| *M       | 4825924 | SLAN               | 07/07/2015         | Added the footnote "All VSS pins should be brought out to one common GNE<br>plane" in pinout tables (Table 1 through Table 6).<br>Updated Packaging Information:<br>spec 001-13937 – Changed revision from *E to *F.<br>Updated to new template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| *N       | 5068999 | ARVI               | 12/31/2015         | Updated hyperlink of "Technical Reference Manual" in all instances across the<br>document.<br>Updated PSoC <sup>®</sup> Functional Overview:<br>Updated Additional System Resources:<br>Updated description.<br>Updated Development Tool Selection:<br>Removed "Accessories (Emulation and Programming)".<br>Removed "Build a PSoC Emulator into Your Board".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |



# Document History Page (continued)

| Document Title: CY8C20xx7/S, 1.8 V CapSense <sup>®</sup> Controller with SmartSense™ Auto-tuning 31 Buttons, 6 Sliders, Proximity<br>Sensors<br>Document Number: 001-69257 |         |                    |                    |                                                                                                                                                                                                           |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Revision                                                                                                                                                                   | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                     |  |
| *0                                                                                                                                                                         | 5122184 | JFMD               | 02/02/2016         | Updated Features:<br>Removed Note "Please contact your nearest sales office for additional details."<br>and its reference.<br>Updated Ordering Information:<br>Updated Table 35:<br>Updated part numbers. |  |



# Sales, Solutions, and Legal Information

## Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| Automotive               | cypress.com/go/automotive |
|--------------------------|---------------------------|
| Clocks & Buffers         | cypress.com/go/clocks     |
| Interface                | cypress.com/go/interface  |
| Lighting & Power Control | cypress.com/go/powerpsoc  |
| Memory                   | cypress.com/go/memory     |
| PSoC                     | cypress.com/go/psoc       |
| Touch Sensing            | cypress.com/go/touch      |
| USB Controllers          | cypress.com/go/USB        |
| Wireless/RF              | cypress.com/go/wireless   |

# **PSoC<sup>®</sup> Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

Cypress Developer Community Community | Forums | Blogs | Video | Training

Technical Support cypress.com/go/support

© Cypress Semiconductor Corporation, 2011-2016. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

#### Document Number: 001-69257 Rev. \*O

Revised February 2, 2016

All products and company names mentioned in this document may be the trademarks of their respective holders.