

Welcome to E-XFL.COM

Embedded - Microcontrollers - Application Specific: Tailored Solutions for Precision and Performance

### Embedded - Microcontrollers - Application Specific

represents a category of microcontrollers designed with unique features and capabilities tailored to specific application needs. Unlike general-purpose microcontrollers, application-specific microcontrollers are optimized for particular tasks, offering enhanced performance, efficiency, and functionality to meet the demands of specialized applications.

#### What Are <u>Embedded - Microcontrollers -</u> <u>Application Specific</u>?

Application energific microcontrollars are analyzared to

#### Details

XF

| 2 0 0 0 0 0             |                                                                              |
|-------------------------|------------------------------------------------------------------------------|
| Product Status          | Obsolete                                                                     |
| Applications            | Capacitive Sensing                                                           |
| Core Processor          | M8C                                                                          |
| Program Memory Type     | FLASH (16kB)                                                                 |
| Controller Series       | CY8C20xx7/S                                                                  |
| RAM Size                | 2K x 8                                                                       |
| Interface               | I <sup>2</sup> C, SPI                                                        |
| Number of I/O           | 33                                                                           |
| Voltage - Supply        | 1.71V ~ 5.5V                                                                 |
| Operating Temperature   | -40°C ~ 85°C                                                                 |
| Mounting Type           | Surface Mount                                                                |
| Package / Case          | 48-UFQFN Exposed Pad                                                         |
| Supplier Device Package | 48-QFN (6x6)                                                                 |
| Purchase URL            | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c20647-24lqxit |
|                         |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# Logic Block Diagram





# CY8C20xx7/S

# Contents

| 0                                                |      |
|--------------------------------------------------|------|
| PSoC <sup>®</sup> Functional Overview            |      |
| PSoC Core                                        |      |
| CapSense System                                  |      |
| Additional System Resources                      | 5    |
| Getting Started                                  |      |
| Application Notes/Design Guides                  |      |
| Development Kits                                 |      |
| Training                                         | 5    |
| CYPros Consultants                               | 5    |
| Solutions Library                                | 5    |
| Technical Support                                | 5    |
| Designing with PSoC Designer                     | 6    |
| Select Components                                | 6    |
| Configure Components                             | 6    |
| Organize and Connect                             | 6    |
| Generate, Verify, and Debug                      | 6    |
| Pinouts                                          |      |
| 16-pin SOIC (10 Sensing Inputs)                  | 7    |
| 16-pin QFN (10 Sensing Inputs)[9]                | 8    |
| 24-pin QFN (16 Sensing Inputs)[15]               | 9    |
| 30-ball WLCSP (24 Sensing Inputs)                |      |
| 32-pin QFN (25 Sensing Inputs)[26]               | .11  |
| 48-pin QFN (31 Sensing Inputs)[32]               | .12  |
| Electrical Specifications                        | .13  |
| Absolute Maximum Ratings                         | . 13 |
| Operating Temperature                            | .13  |
| DC Chip-Level Specifications                     | . 14 |
| DC GPIO Specifications                           | . 15 |
| DC Analog Mux Bus Specifications                 | . 17 |
| DC Low Power Comparator Specifications           | . 17 |
| Comparator User Module Electrical Specifications | .18  |
| ADC Electrical Specifications                    |      |
| DC POR and LVD Specifications                    |      |
| DC Programming Specifications                    |      |
| DC I2C Specifications                            |      |
| Shield Driver DC Specifications                  |      |
| I                                                |      |

| DC IDAC Specifications                  |    |
|-----------------------------------------|----|
| AC Chip-Level Specifications            |    |
| AC General Purpose I/O Specifications   |    |
| AC Comparator Specifications            |    |
| AC External Clock Specifications        |    |
| AC Programming Specifications           |    |
| AC I2C Specifications                   |    |
| Packaging Information                   | 27 |
| Thermal Impedances                      |    |
| Capacitance on Crystal Pins             |    |
| Solder Reflow Peak Temperature          |    |
| Development Tool Selection              | 31 |
| Software                                | 31 |
| Development Kits                        |    |
| Evaluation Tools                        | 31 |
| Device Programmers                      |    |
| Third Party Tools                       |    |
| Ordering Information                    |    |
| Ordering Code Definitions               |    |
| Acronyms                                |    |
| Reference Documents                     |    |
| Document Conventions                    | 35 |
| Units of Measure                        | 35 |
| Numeric Naming                          |    |
| Glossary                                |    |
| Errata                                  |    |
| CY8C20xx7/S Qualification Status        |    |
| CY8C20xx7/S Errata Summary              |    |
| Document History Page                   |    |
| Sales, Solutions, and Legal Information |    |
| Worldwide Sales and Design Support      |    |
| Products                                |    |
| PSoC® Solutions                         |    |
| Cypress Developer Community             |    |
| Technical Support                       | 45 |



# **PSoC<sup>®</sup>** Functional Overview

The PSoC family consists of many devices with on-chip controllers. These devices are designed to replace multiple traditional MCU-based system components with one low-cost single-chip programmable component. A PSoC device includes configurable blocks of analog and digital logic, and programmable interconnect. This architecture makes it possible for you to create customized peripheral configurations, to match the requirements of each individual application. Additionally, a fast central processing unit (CPU), flash program memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts.

The architecture for this device family, as shown in the "Logic Block Diagram" on page 2, consists of three main areas:

- The core
- CapSense analog system
- System resources

A common, versatile bus allows connection between I/O and the analog system.

Each CY8C20x37/47/67/S PSoC device includes a dedicated CapSense block that provides sensing and scanning control circuitry for capacitive sensing applications. Depending on the PSoC package, up to 34 GPIOs are also included. The GPIOs provide access to the MCU and analog mux.

### **PSoC Core**

The PSoC core is a powerful engine that supports a rich instruction set. It encompasses SRAM for data storage, an interrupt controller, sleep and watchdog timers, and IMO and ILO. The CPU core, called the M8C, is a powerful processor with speeds up to 24 MHz. The M8C is a 4-million instructions per second (MIPS), 8-bit Harvard-architecture microprocessor.

## CapSense System

The analog system contains the capacitive sensing hardware. Several hardware algorithms are supported. This hardware performs capacitive sensing and scanning without requiring external components. The analog system is composed of the CapSense PSoC block and an internal 1 V or 1.2 V analog reference, which together support capacitive sensing of up to 31 inputs<sup>[2]</sup>. Capacitive sensing is configurable on each GPIO pin. Scanning of enabled CapSense pins is completed quickly and easily across multiple ports.

### SmartSense™ Auto-tuning

SmartSense auto-tuning is an innovative solution from Cypress that removes manual tuning of CapSense applications. This solution is easy to use and provides robust noise immunity. It is the only auto-tuning solution that establishes, monitors, and maintains all required tuning parameters of each sensor during run time. SmartSense auto-tuning allows engineers to go from prototyping to mass production without retuning for manufacturing variations in PCB and/or overlay material properties.



### Figure 1. CapSense System Block Diagram

#### Analog Multiplexer System

The analog mux bus can connect to every GPIO pin. Pins are connected to the bus individually or in any combination. The bus also connects to the analog system for analysis with the CapSense block comparator.

Switch-control logic enables selected pins to precharge continuously under hardware control. This enables capacitive measurement for applications such as touch sensing. Other multiplexer applications include:

- Complex capacitive sensing interfaces, such as sliders and touchpads.
- Chip-wide mux that allows analog input from any I/O pin.
- Crosspoint connection between any I/O pin combinations.

#### Note

2. 34 GPIOs = 31 pins for capacitive sensing+2 pins for  $I^2C + 1$  pin for modulator capacitor.





# **Designing with PSoC Designer**

The PSoC development process can be summarized in the following four steps:

- 1. Select User Modules
- 2. Configure User Modules
- 3. Organize and Connect
- 4. Generate and Verify

#### Select Components

PSoC Designer provides a library of pre-built, pre-tested hardware peripheral components called "user modules". User modules make selecting and implementing peripheral devices, both analog and digital, simple.

#### **Configure Components**

Each of the User Modules you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that allow you to tailor their precise configuration to your particular application. The user module parameters permit you to establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus. All the user modules are documented in datasheets that may be viewed directly in PSoC Designer or on the Cypress website. These user module datasheets explain the internal operation of the User Module and provide performance specifications. Each datasheet describes the use of each user module parameter, and other information you may need to successfully implement your design.

#### **Organize and Connect**

You build signal chains at the chip level by interconnecting user modules to each other and the I/O pins. You perform the selection, configuration, and routing so that you have complete control over all on-chip resources.

#### Generate, Verify, and Debug

When you are ready to test the hardware configuration or move on to developing code for the project, you perform the "Generate Configuration Files" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system. The generated code provides application programming interfaces (APIs) with high-level functions to control and respond to hardware events at run time and interrupt service routines that you can adapt as needed.

A complete code development environment allows you to develop and customize your applications in C, assembly language, or both.



P2[4], AI

P2[2], AI

P2[0], AI

P4[2], AI

P4[0], Al

P3[2], Al

P3[0], AI

XRES

24

23

22

21

20

19

18

# 32-pin QFN (25 Sensing Inputs)<sup>[25]</sup> Table 5. Pin Definitions - CY8C20437, CY8C20447/S, CY8C20467/S [26]

| Pin | Ту      | /pe    | Nama            | Description                                                                  |
|-----|---------|--------|-----------------|------------------------------------------------------------------------------|
| No. | Digital | Analog | Name            | Description                                                                  |
| 1   | IOH     | I      | P0[1]           | Integrating input                                                            |
| 2   | I/O     | I      | P2[5]           | Crystal output (XOut)                                                        |
| 3   | I/O     | I      | P2[3]           | Crystal input (XIn)                                                          |
| 4   | I/O     | I      | P2[1]           |                                                                              |
| 5   | I/O     | I      | P4[3]           |                                                                              |
| 6   | I/O     | I      | P3[3]           |                                                                              |
| 7   | I/O     | I      | P3[1]           |                                                                              |
| 8   | IOHR    | I      | P1[7]           | I <sup>2</sup> C SCL, SPI SS                                                 |
| 9   | IOHR    | I      | P1[5]           | I <sup>2</sup> C SDA, SPI MISO                                               |
| 10  | IOHR    | I      | P1[3]           | SPI CLK.                                                                     |
| 11  | IOHR    | I      | P1[1]           | ISSP CLK <sup>[27]</sup> , I <sup>2</sup> C SCL, SPI<br>MOSI.                |
| 12  | Po      | wer    | V <sub>SS</sub> | Ground connection <sup>[30]</sup>                                            |
| 13  | IOHR    | I      | P1[0]           | ISSP DATA <sup>[27]</sup> , I <sup>2</sup> C SDA,<br>SPI CLK <sup>[28]</sup> |
| 14  | IOHR    |        | P1[2]           | Driven Shield Output (optional)                                              |
| 15  | IOHR    | I      | P1[4]           | Optional external clock input<br>(EXTCLK)                                    |
| 16  | IOHR    | I      | P1[6]           |                                                                              |
| 17  | In      | put    | XRES            | Active high external reset with internal pull-down <sup>[29]</sup>           |
| 18  | I/O     | I      | P3[0]           |                                                                              |
| 19  | I/O     | I      | P3[2]           |                                                                              |
| 20  | I/O     | I      | P4[0]           |                                                                              |
| 21  | I/O     | I      | P4[2]           |                                                                              |
| 22  | I/O     | I      | P2[0]           |                                                                              |
| 23  | I/O     | I      | P2[2]           | Driven Shield Output (optional)                                              |
| 24  | I/O     | I      | P2[4]           | Driven Shield Output (optional)                                              |
| 25  | IOH     |        | P0[0]           | Driven Shield Output (optional)                                              |
| 26  | IOH     |        | P0[2]           | Driven Shield Output (optional)                                              |
| 27  | IOH     | I      | P0[4]           |                                                                              |
| 28  | IOH     |        | P0[6]           |                                                                              |
| 29  | Po      | wer    | V <sub>DD</sub> |                                                                              |
| 30  | IOH     | I      | P0[7]           |                                                                              |
| 31  | IOH     | I      | P0[3]           | Integrating input                                                            |
| 32  | Po      | wer    | V <sub>SS</sub> | Ground connection <sup>[30]</sup>                                            |
| СР  | Po      | wer    | V <sub>SS</sub> | Center pad must be connected to ground                                       |

Figure 6. CY8C20437, CY8C20447/S, CY8C20467/S Device

1

2

4

**6** 

7

AI, 12C SDA, SPI MISO, P 1[5] AI, SPI CLK, P1[3] AI, ISSP CLK, 12C SCL, SPI MOSI, P1[1]

AI, P0[1]

Al , XIn, P2[3] 🗖 3

AI, P3[3]

AI, P3[1]

AI, P2[1]

AI, P4[3] 🗖 5

AI, XOut, P2[5]

AI, I2C SCL, SPI SS,P1[7]

ਵ ਵ

ৰ ৰ ৰ ৰ

Vss Po[3], Po[7], V<sub>DD</sub> Po[6], Po[4], Po[2], Po[0], 

QFN

(Top View)

Vss Vss Uss A, P1[2]

ISSP DATA , I2C SDA,

Ā

, P 1[4]

ĒX

Ę

P 1[6] CLK, Ę

п. 

**LEGEND** A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive, R = Regulated Output.

#### Notes

25. The center pad (CP) on the QFN package must be connected to ground (V<sub>SS</sub>) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal. 26.28 GPIOs = 25 pins for capacitive sensing+2 pins for  $l^2C + 1$  pin for modulator capacitor.

 On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1]) line drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the l<sup>2</sup>C bus. Use alternate pins if you encounter issues.

28. Alternate SPI clock.

29. The internal pull down is 5KOhm.

<sup>30.</sup> All VSS pins should be brought out to one common GND plane.



# 48-pin QFN (31 Sensing Inputs)<sup>[31]</sup> Table 6. Pin Definitions – CY8C20637, CY8C20647/S, CY8C20667/S [32]

| Pin No. | Digital | Analog | Name            | Description                                                               | Figure 7. CY8C20637, CY8C20647/S, CY8C20667/S Device<br>Figure 7. CY8C20637, CY8C20647/S, CY8C20667/S Device<br>Figure 7. CY8C20637, CY8C20647/S, CY8C20667/S Device<br>Figure 7. CY8C20637, CY8C20647/S, CY8C20667/S Device |          |        |                                  |                                                                                                                                                                                                            |
|---------|---------|--------|-----------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         |         |        |                 |                                                                           | -                                                                                                                                                                                                                            |          |        |                                  |                                                                                                                                                                                                            |
| 1       | 1/0     |        | NC              | No connection                                                             |                                                                                                                                                                                                                              |          |        | NC                               |                                                                                                                                                                                                            |
| 2       | I/O     | 1      | P2[7]           |                                                                           |                                                                                                                                                                                                                              |          |        | AI ,P2[7                         |                                                                                                                                                                                                            |
| 3       | I/O     | -      | P2[5]           | Crystal output (XOut)                                                     |                                                                                                                                                                                                                              |          | Δ١     | , XOut,P2[5]                     |                                                                                                                                                                                                            |
| 4       | I/O     | 1      | P2[3]           | Crystal input (XIn)                                                       |                                                                                                                                                                                                                              |          |        | , XUut, P2[3]<br>J , XIn , P2[3] |                                                                                                                                                                                                            |
| 5       | I/O     | 1      | P2[1]           |                                                                           |                                                                                                                                                                                                                              |          | ~      | AI ,P2[1]                        |                                                                                                                                                                                                            |
| 6       | I/O     | 1      | P4[3]           |                                                                           |                                                                                                                                                                                                                              |          |        | AI ,P4[3]                        |                                                                                                                                                                                                            |
| 7       | I/O     | 1      | P4[1]           |                                                                           |                                                                                                                                                                                                                              |          |        | AI ,P4[1]                        |                                                                                                                                                                                                            |
| 8       | I/O     | 1      | P3[7]           |                                                                           |                                                                                                                                                                                                                              |          |        | AI ,P3[7                         |                                                                                                                                                                                                            |
| 9       | I/O     | 1      | P3[5]           |                                                                           |                                                                                                                                                                                                                              |          |        | AI ,P3[5                         |                                                                                                                                                                                                            |
| 10      | I/O     | 1      | P3[3]           |                                                                           |                                                                                                                                                                                                                              |          |        | AI ,P3[3                         |                                                                                                                                                                                                            |
| 11      | I/O     | 1      | P3[1]           |                                                                           |                                                                                                                                                                                                                              |          |        | AI P3[1]                         | <b>1</b> 1 26 XRES                                                                                                                                                                                         |
| 12      | IOHR    | 1      | P1[7]           | I <sup>2</sup> C SCL, SPI SS                                              |                                                                                                                                                                                                                              | AI ,12 C | SCL,   | SPI SS, P1[7]                    | ■ 12 <sup>22</sup> 7 12 12 12 12 12 12 12 12 12 12 12 12 12                                                                                                                                                |
| 13      | IOHR    | Ι      | P1[5]           | I <sup>2</sup> C SDA, SPI MISO                                            |                                                                                                                                                                                                                              |          |        |                                  |                                                                                                                                                                                                            |
| 14      |         |        | NC              | No connection                                                             |                                                                                                                                                                                                                              |          |        |                                  | MSO, AI, PT[5]<br>NCCLK, AI, PT[5]<br>NCCLK, AI, PT[3]<br>NCC<br>NCC<br>AI, PT[2]<br>AI, PT[2]<br>AI, PT[2]                                                                                                |
| 15      |         |        | NC              | No connection                                                             |                                                                                                                                                                                                                              |          |        |                                  | AL H<br>K, P<br>K, F                                                                                                                                                                                       |
| 16      | IOHR    |        | P1[3]           | SPI CLK                                                                   |                                                                                                                                                                                                                              |          |        |                                  | TCL A MO                                                                                                                                                                                                   |
| 17      | IOHR    |        | P1[1]           | ISSP CLK <sup>[33]</sup> , I <sup>2</sup> C SCL, SPI MOSI                 |                                                                                                                                                                                                                              |          |        |                                  | I2C SDA, SPI MISO, AI, P1[5]<br>NC<br>NC<br>SPI CLK, AI, P1[3]<br>LK, I2C SCL, SPI MOSI, P1[1]<br>VS<br>NC<br>NC<br>NC<br>ATAI, I2C SDA, SPI CLK, P1[2]<br>AI, EXTCLK, P1[4]                               |
| 18      | Pow     | er     | V <sub>SS</sub> | Ground connection <sup>[36]</sup>                                         |                                                                                                                                                                                                                              |          |        |                                  | SPI N<br>SPI N<br>A, A                                                                                                                                                                                     |
| 19      |         |        | NC              | No connection                                                             |                                                                                                                                                                                                                              |          |        |                                  | DA,<br>12C C Si                                                                                                                                                                                            |
| 20      |         |        | NC              | No connection                                                             |                                                                                                                                                                                                                              |          |        |                                  | A, 12 C SI                                                                                                                                                                                                 |
| 21      | Pow     | er     | V <sub>DD</sub> | Supply voltage                                                            |                                                                                                                                                                                                                              |          |        |                                  | I2C SDA, SPI MSO, AI, P1[5]<br>NC<br>SPI CLK, AI, P1[3]<br>AI, ISSP CLK, I2C SCL, SPI MOSI, P1[1]<br>VSS<br>NC<br>NC<br>AI, ISSP DATA', I2C SDA, SPI CLK, P1[4]<br>AI, ISSP DATA', I2C SDA, SPI CLK, P1[4] |
| 22      | IOHR    | Ι      | P1[0]           | ISSP DATA <sup>[33]</sup> , I <sup>2</sup> C SDA, SPI CLK <sup>[34]</sup> |                                                                                                                                                                                                                              |          |        |                                  | SS SS                                                                                                                                                                                                      |
| 23      | IOHR    | Ι      | P1[2]           | Driven Shield Output (optional)                                           |                                                                                                                                                                                                                              |          |        |                                  | AI, IS<br>AI, IS                                                                                                                                                                                           |
| 24      | IOHR    | Ι      | P1[4]           | Optional external clock input<br>(EXTCLK)                                 |                                                                                                                                                                                                                              |          |        |                                  | 4 4                                                                                                                                                                                                        |
| 25      | IOHR    | Ι      | P1[6]           |                                                                           |                                                                                                                                                                                                                              |          |        |                                  |                                                                                                                                                                                                            |
| 26      | Inpu    | ut     | XRES            | Active high external reset with internal pull-down <sup>[35]</sup>        |                                                                                                                                                                                                                              |          |        |                                  |                                                                                                                                                                                                            |
| 27      | I/O     | I      | P3[0]           |                                                                           |                                                                                                                                                                                                                              |          |        |                                  |                                                                                                                                                                                                            |
| 28      | I/O     | Ι      | P3[2]           |                                                                           |                                                                                                                                                                                                                              |          |        |                                  |                                                                                                                                                                                                            |
| 29      | I/O     | Ι      | P3[4]           |                                                                           | Pin No.                                                                                                                                                                                                                      | Digital  | Analog | Name                             | Description                                                                                                                                                                                                |
| 30      | I/O     |        | P3[6]           |                                                                           | 40                                                                                                                                                                                                                           | IOH      | I      | P0[6]                            |                                                                                                                                                                                                            |
| 31      | I/O     | -      | P4[0]           |                                                                           | 41                                                                                                                                                                                                                           | Pov      | wer    | V <sub>DD</sub>                  | Supply voltage                                                                                                                                                                                             |
| 32      | I/O     | _      | P4[2]           |                                                                           | 42                                                                                                                                                                                                                           |          |        | NC                               | No connection                                                                                                                                                                                              |
| 33      | I/O     |        | P2[0]           |                                                                           | 43                                                                                                                                                                                                                           |          |        | NC                               | No connection                                                                                                                                                                                              |
| 34      | I/O     | Ι      | P2[2]           | Driven Shield Output (optional)                                           | 44                                                                                                                                                                                                                           | IOH      | I      | P0[7]                            |                                                                                                                                                                                                            |
| 35      | I/O     | -      | P2[4]           | Driven Shield Output (optional)                                           | 45                                                                                                                                                                                                                           |          |        | NC                               | No connection                                                                                                                                                                                              |
| 36      |         |        | NC              | No connection                                                             | 46                                                                                                                                                                                                                           | IOH      | I      | P0[3]                            | Integrating input                                                                                                                                                                                          |
| 37      | IOH     | I      | P0[0]           | Driven Shield Output (optional)                                           | 47                                                                                                                                                                                                                           | Pov      | ver    | V <sub>SS</sub>                  | Ground connection <sup>[36</sup>                                                                                                                                                                           |
| 38      | IOH     | Ι      | P0[2]           | Driven Shield Output (optional)                                           | 48                                                                                                                                                                                                                           | IOH      | I      | P0[1]                            | Integrating input                                                                                                                                                                                          |
| 39      | IOH     | Ι      | P0[4]           |                                                                           | CP                                                                                                                                                                                                                           | Pov      | ver    | V <sub>SS</sub>                  | Center pad must be connected to ground                                                                                                                                                                     |

LEGEND A = Analog, I = Input, O = Output, NC = No Connection H = 5 mA High Output Drive, R = Regulated Output.

#### Notes

Notes
31. The center pad (CP) on the QFN package must be connected to ground (V<sub>SS</sub>) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal.
32. 34 GPIOs = 31 pins for capacitive sensing+2 pins for 1<sup>2</sup>C + 1 pin for modulator capacitor.
33. On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1]) line drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the 1<sup>2</sup>C bus. Use alternate pins if you encounter issues.
34. Alternate SPI clock

34. Alternate SPI clock.

35. The internal pull down is 5KOhm.

36. All VSS pins should be brought out to one common GND plane.



# **Electrical Specifications**

This section presents the DC and AC electrical specifications of the CY8C20x37/47/67/S PSoC devices. For the latest electrical specifications, confirm that you have the most recent datasheet by visiting the web at http://www.cypress.com/psoc.



# Figure 8. Voltage versus CPU Frequency

# Absolute Maximum Ratings

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

### Table 7. Absolute Maximum Ratings

| Symbol           | Description                         | Conditions                                                                                                                                                                          | Min              | Тур | Max                   | Units |
|------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-----------------------|-------|
| T <sub>STG</sub> | Storage temperature                 | Higher storage temperatures reduce data retention time. Recommended Storage Temperature is +25 °C ± 25 °C. Extended duration storage temperatures above 85 °C degrades reliability. | -55              | +25 | +125                  | °C    |
| V <sub>DD</sub>  | Supply voltage relative to $V_{SS}$ | -                                                                                                                                                                                   | -0.5             | -   | +6.0                  | V     |
| V <sub>IO</sub>  | DC input voltage                    | -                                                                                                                                                                                   | $V_{SS} - 0.5$   | -   | V <sub>DD</sub> + 0.5 | V     |
| V <sub>IOZ</sub> | DC voltage applied to tristate      | -                                                                                                                                                                                   | $V_{\rm SS}-0.5$ | -   | V <sub>DD</sub> + 0.5 | V     |
| I <sub>MIO</sub> | Maximum current into any port pin   | -                                                                                                                                                                                   | -25              | -   | +50                   | mA    |
| ESD              | Electro static discharge voltage    | Human body model ESD                                                                                                                                                                | 2000             | -   | -                     | V     |
| LU               | Latch up current                    | In accordance with JESD78 standard                                                                                                                                                  | _                |     | 200                   | mA    |

## **Operating Temperature**

## Table 8. Operating Temperature

| Symbol         | Description                  | Conditions                                                                                                                                                                                         | Min | Тур | Max  | Units |
|----------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|-------|
| T <sub>A</sub> | Ambient temperature          | -                                                                                                                                                                                                  | -40 | -   | +85  | °C    |
| T <sub>C</sub> | Commercial temperature range | -                                                                                                                                                                                                  | 0   |     | 70   | °C    |
| ТJ             | Operational die temperature  | The temperature rise from ambient to junction<br>is package specific. See the Thermal Imped-<br>ances on page 30. The user must limit the<br>power consumption to comply with this<br>requirement. | -40 | _   | +100 | °C    |



# **DC GPIO Specifications**

The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 3.0 V to 5.5 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 2.4 V to 3.0 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 1.71 V to 2.4 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

### Table 10. 3.0 V to 5.5 V DC GPIO Specifications

| Symbol                | Description                                                                       | Conditions                                                                                                                                                                                            | Min                    | Тур   | Max                   | Units |
|-----------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------|-----------------------|-------|
| R <sub>PU</sub>       | Pull-up resistor                                                                  | _                                                                                                                                                                                                     | 4                      | 5.60  | 8                     | kΩ    |
| V <sub>OH1</sub>      | High output voltage<br>Port 2 or 3 pins                                           | $I_{OH} \le 10 \ \mu$ A, maximum of 10 mA source current in all I/Os                                                                                                                                  | V <sub>DD</sub> – 0.20 | -     | -                     | V     |
| V <sub>OH2</sub>      | High output voltage<br>Port 2 or 3 Pins                                           | I <sub>OH</sub> = 1 mA, maximum of 20 mA source<br>current in all I/Os                                                                                                                                | V <sub>DD</sub> – 0.90 | _     | _                     | V     |
|                       | High output voltage<br>Port 0 or 1 pins with LDO regulator Disabled<br>for port 1 | I <sub>OH</sub> < 10 μA, maximum of 10 mA source<br>current in all I/Os                                                                                                                               | V <sub>DD</sub> – 0.20 | _     | -                     | V     |
| V <sub>OH4</sub>      | High output voltage<br>Port 0 or 1 pins with LDO regulator Disabled<br>for port 1 | I <sub>OH</sub> = 5 mA, maximum of 20 mA source<br>current in all I/Os                                                                                                                                | V <sub>DD</sub> – 0.90 | _     | -                     | V     |
| V <sub>OH5</sub>      | High output voltage<br>Port 1 Pins with LDO Regulator Enabled for<br>3 V out      | I <sub>OH</sub> < 10 μA, V <sub>DD</sub> > 3.1 V, maximum of<br>4 I/Os all sourcing 5 mA                                                                                                              | 2.85                   | 3.00  | 3.30                  | V     |
| V <sub>OH6</sub>      | High output voltage<br>Port 1 pins with LDO regulator enabled for 3<br>V out      | I <sub>OH</sub> = 5 mA, V <sub>DD</sub> > 3.1 V, maximum of<br>20 mA source current in all I/Os                                                                                                       | 2.20                   | -     | -                     | V     |
| V <sub>OH7</sub>      | High output voltage<br>Port 1 pins with LDO enabled for 2.5 V out                 | I <sub>OH</sub> < 10 μA, V <sub>DD</sub> > 2.7 V, maximum of<br>20 mA source current in all I/Os                                                                                                      | 2.35                   | 2.50  | 2.75                  | V     |
| V <sub>OH8</sub>      | High output voltage<br>Port 1 pins with LDO enabled for 2.5 V out                 | I <sub>OH</sub> = 2 mA, V <sub>DD</sub> > 2.7 V, maximum of<br>20 mA source current in all I/Os                                                                                                       | 1.90                   | _     | _                     | V     |
| V <sub>OH9</sub>      | High output voltage<br>Port 1 pins with LDO enabled for 1.8 V out                 | I <sub>OH</sub> < 10 μA, V <sub>DD</sub> > 2.7 V, maximum of<br>20 mA source current in all I/Os                                                                                                      | 1.60                   | 1.80  | 2.10                  | V     |
| V <sub>OH10</sub>     | High output voltage<br>Port 1 pins with LDO enabled for 1.8 V out                 | I <sub>OH</sub> = 1 mA, V <sub>DD</sub> > 2.7 V, maximum of<br>20 mA source current in all I/Os                                                                                                       | 1.20                   | -     | -                     | V     |
| V <sub>OL</sub>       | Low output voltage                                                                | $I_{OL}$ = 25 mA, $V_{DD}$ > 3.3 V, maximum of<br>60 mA sink current on even port pins (for<br>example, P0[2] and P1[4]) and 60 mA sink<br>current on odd port pins (for example,<br>P0[3] and P1[5]) | _                      | -     | 0.75                  | V     |
| V <sub>IL</sub>       | Input low voltage                                                                 | -                                                                                                                                                                                                     | -                      | -     | 0.80                  | V     |
| V <sub>IH</sub>       | Input high voltage                                                                | -                                                                                                                                                                                                     | V <sub>DD</sub> × 0.65 | -     | V <sub>DD</sub> + 0.7 | V     |
| V <sub>H</sub>        | Input hysteresis voltage                                                          | _                                                                                                                                                                                                     | _                      | 80    | _                     | mV    |
| I <sub>IL</sub>       | Input leakage (Absolute Value)                                                    | _                                                                                                                                                                                                     | _                      | 0.001 | 1                     | μA    |
|                       | Pin capacitance                                                                   | Package and pin dependent Temp = 25 $^{\circ}$ C                                                                                                                                                      | 0.50                   | 1.70  | 7                     | pF    |
| V                     | Input Low Voltage with low threshold enable set, Enable for Port1 <sup>[44]</sup> | Bit3 of IO_CFG1 set to enable low<br>threshold voltage of Port1 input                                                                                                                                 | 0.8                    | V     | _                     | -     |
| V <sub>IHLVT3.3</sub> | Input High Voltage with low threshold enable set, Enable for Port1                | threshold voltage of Port1 input                                                                                                                                                                      | 1.4                    | _     | _                     | V     |
| V <sub>ILLVT5.5</sub> | Input Low Voltage with low threshold enable set, Enable for Port1                 | threshold voltage of Port1 input                                                                                                                                                                      | 0.8                    | V     | _                     | -     |
| V <sub>IHLVT5.5</sub> | Input High Voltage with low threshold enable set, Enable for Port1                | Bit3 of IO_CFG1 set to enable low<br>threshold voltage of Port1 input                                                                                                                                 | 1.7                    | _     | _                     | V     |

Note

<sup>44.</sup> Errata: Pull-up resistor on port1 pins cannot be connected to a voltage that is greater than 0.7 V higher than CY8C20xx7/S VDD. For more information see item #7 in "Errata" on page 37.



# Table 11. 2.4 V to 3.0 V DC GPIO Specifications

| Symbol                | Description                                                                       | Conditions                                                                                                                                                                          | Min                    | Тур  | Max                   | Units |
|-----------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|-----------------------|-------|
| R <sub>PU</sub>       | Pull-up resistor                                                                  | -                                                                                                                                                                                   | 4                      | 5.60 | 8                     | kΩ    |
| V <sub>OH1</sub>      | High output voltage<br>Port 2 or 3 pins                                           | $I_{OH}$ < 10 $\mu$ A, maximum of 10 mA source current in all I/Os                                                                                                                  | V <sub>DD</sub> - 0.20 | _    | _                     | V     |
| V <sub>OH2</sub>      | High output voltage<br>Port 2 or 3 Pins                                           | I <sub>OH</sub> = 0.2 mA, maximum of 10 mA<br>source current in all I/Os                                                                                                            | V <sub>DD</sub> - 0.40 | _    | -                     | V     |
| V <sub>OH3</sub>      | High output voltage<br>Port 0 or 1 pins with LDO regulator<br>Disabled for port 1 | $I_{OH}$ < 10 $\mu$ A, maximum of 10 mA source current in all I/Os                                                                                                                  | V <sub>DD</sub> - 0.20 | _    | _                     | V     |
| V <sub>OH4</sub>      | High output voltage<br>Port 0 or 1 pins with LDO regulator<br>Disabled for Port 1 | I <sub>OH</sub> = 2 mA, maximum of 10 mA source<br>current in all I/Os                                                                                                              | V <sub>DD</sub> - 0.50 | _    | _                     | V     |
| V <sub>OH5A</sub>     | High output voltage<br>Port 1 pins with LDO enabled for 1.8 V<br>out              | $I_{OH}$ < 10 $\mu$ A, $V_{DD}$ > 2.4 V, maximum of 20 mA source current in all I/Os                                                                                                | 1.50                   | 1.80 | 2.10                  | V     |
| V <sub>OH6A</sub>     | High output voltage<br>Port 1 pins with LDO enabled for 1.8 V<br>out              | I <sub>OH</sub> = 1 mA, V <sub>DD</sub> > 2.4 V, maximum of 20 mA source current in all I/Os                                                                                        | 1.20                   | -    | -                     | V     |
| V <sub>OL</sub>       | Low output voltage                                                                | $I_{OL}$ = 10 mA, maximum of 30 mA sink<br>current on even port pins (for example,<br>P0[2] and P1[4]) and 30 mA sink<br>current on odd port pins (for example,<br>P0[3] and P1[5]) | _                      | _    | 0.75                  | V     |
| V <sub>IL</sub>       | Input low voltage                                                                 | -                                                                                                                                                                                   | -                      | -    | 0.72                  | V     |
| V <sub>IH</sub>       | Input high voltage                                                                | -                                                                                                                                                                                   | V <sub>DD</sub> × 0.65 | _    | V <sub>DD</sub> + 0.7 | V     |
| V <sub>H</sub>        | Input hysteresis voltage                                                          | -                                                                                                                                                                                   | -                      | 80   | -                     | mV    |
| I <sub>IL</sub>       | Input leakage (absolute value)                                                    |                                                                                                                                                                                     | _                      | 1    | 1000                  | nA    |
| C <sub>PIN</sub>      | Capacitive load on pins                                                           | Package and pin dependent<br>Temp = 25 °C                                                                                                                                           | 0.50                   | 1.70 | 7                     | pF    |
| V <sub>ILLVT2.5</sub> | Input Low Voltage with low threshold<br>enable set, Enable for Port1              | Bit3 of IO_CFG1 set to enable low<br>threshold voltage of Port1 input                                                                                                               | 0.7                    | V    | _                     |       |
| V <sub>IHLVT2.5</sub> | Input High Voltage with low threshold<br>enable set, Enable for Port1             | Bit3 of IO_CFG1 set to enable low<br>threshold voltage of Port1 input                                                                                                               | 1.2                    |      | _                     | V     |

| Symbol           | Description                                                                       | Conditions                                                              | Min                    | Тур  | Мах | Units |
|------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------|------|-----|-------|
| R <sub>PU</sub>  | Pull-up resistor                                                                  | _                                                                       | 4                      | 5.60 | 8   | kΩ    |
| V <sub>OH1</sub> | High output voltage<br>Port 2 or 3 pins                                           | I <sub>OH</sub> = 10 μA, maximum of 10 mA<br>source current in all I/Os |                        |      | _   | V     |
| V <sub>OH2</sub> | High output voltage<br>Port 2 or 3 pins                                           | I <sub>OH</sub> = 0.5 mA, maximum of 10 mA source current in all I/Os   | V <sub>DD</sub> – 0.50 | _    | _   | V     |
| V <sub>OH3</sub> | High output voltage<br>Port 0 or 1 pins with LDO regulator<br>Disabled for Port 1 | $I_{OH}$ = 100 $\mu$ A, maximum of 10 mA source current in all I/Os     | V <sub>DD</sub> – 0.20 | _    | _   | V     |
| V <sub>OH4</sub> | High output voltage<br>Port 0 or 1 Pins with LDO Regulator<br>Disabled for Port 1 | I <sub>OH</sub> = 2 mA, maximum of 10 mA source<br>current in all I/Os  | V <sub>DD</sub> – 0.50 | _    | _   | V     |



# Table 12. 1.71 V to 2.4 V DC GPIO Specifications (continued)

| Symbol           | Description                    | Conditions                                                                                                                                                                                | Min                    | Тур  | Max                  | Units |
|------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|----------------------|-------|
| V <sub>OL</sub>  | Low output voltage             | I <sub>OL</sub> = 5 mA, maximum of 20 mA sink<br>current on even port pins (for example,<br>P0[2] and P1[4]) and 30 mA sink<br>current on odd port pins (for example,<br>P0[3] and P1[5]) | _                      | _    | 0.40                 | V     |
| V <sub>IL</sub>  | Input low voltage              | -                                                                                                                                                                                         | -                      | -    | $0.30 \times V_{DD}$ | V     |
| V <sub>IH</sub>  | Input high voltage             | -                                                                                                                                                                                         | 0.65 × V <sub>DD</sub> | -    | -                    | V     |
| V <sub>H</sub>   | Input hysteresis voltage       | -                                                                                                                                                                                         | -                      | 80   | -                    | mV    |
| IIL              | Input leakage (absolute value) | -                                                                                                                                                                                         | -                      | 1    | 1000                 | nA    |
| C <sub>PIN</sub> | Capacitive load on pins        | Package and pin dependent temp = 25 °C                                                                                                                                                    | 0.50                   | 1.70 | 7                    | pF    |

#### Table 13. GPIO Current Sink and Source Specifications

| Supply<br>Voltage | Mode   | Port 0/1 per I/O<br>(max) | Port 2/3/4 per<br>I/O (max) | Total Current Even<br>Pins (max) | Total Current Odd<br>Pins (max) | Units |
|-------------------|--------|---------------------------|-----------------------------|----------------------------------|---------------------------------|-------|
| 1.71–2.4          | Sink   | 5                         | 5                           | 20                               | 30                              | mA    |
| 1.71-2.4          | Source | 2                         | 0.5                         | 10                               | [45]                            | mA    |
| 2.4–3.0           | Sink   | 10                        | 10                          | 30                               | 30                              | mA    |
| 2.4-3.0           | Source | 2                         | 0.2                         | 10                               | [45]                            | mA    |
| 3.0-5.0           | Sink   | 25                        | 25                          | 60                               | 60                              | mA    |
| 3.0-5.0           | Source | 5                         | 1                           | 20                               | [45]                            | mA    |

## **DC Analog Mux Bus Specifications**

Table 14 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

#### Table 14. DC Analog Mux Bus Specifications

| Symbol | Description                                     | Conditions | Min | Тур | Max | Units |
|--------|-------------------------------------------------|------------|-----|-----|-----|-------|
| ROW    | Switch resistance to common analog bus          | _          | _   | -   | 800 | Ω     |
|        | Resistance of initialization switch to $V_{SS}$ | _          | _   | -   | 800 | Ω     |

The maximum pin voltage for measuring  $\rm R_{SW}$  and  $\rm R_{GND}$  is 1.8 V

# **DC Low Power Comparator Specifications**

Table 15 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

## Table 15. DC Comparator Specifications

| Symbol             | Description                            | Conditions                          | Min | Тур | Max | Units |
|--------------------|----------------------------------------|-------------------------------------|-----|-----|-----|-------|
| V <sub>LPC</sub>   | Low power comparator (LPC) common mode | Maximum voltage limited to $V_{DD}$ | 0.2 | -   | 1.8 | V     |
| I <sub>LPC</sub>   | LPC supply current                     | -                                   | -   | 10  | 80  | μA    |
| V <sub>OSLPC</sub> | LPC voltage offset                     | _                                   | _   | 2.5 | 30  | mV    |





# **AC Chip-Level Specifications**

Table 24 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

### Table 24. AC Chip-Level Specifications

| Symbol                               | Description                                                   | Conditions                                | Min  | Тур | Max   | Units |
|--------------------------------------|---------------------------------------------------------------|-------------------------------------------|------|-----|-------|-------|
| F <sub>IMO24</sub>                   | IMO frequency at 24 MHz Setting                               | -                                         | 22.8 | 24  | 25.2  | MHz   |
| F <sub>IMO12</sub>                   | IMO frequency at 12 MHz setting                               | -                                         | 11.4 | 12  | 12.6  | MHz   |
| F <sub>IMO6</sub>                    | IMO frequency at 6 MHz setting                                | -                                         | 5.7  | 6.0 | 6.3   | MHz   |
| F <sub>CPU</sub>                     | CPU frequency                                                 | -                                         | 0.75 | _   | 25.20 | MHz   |
| F <sub>32K1</sub>                    | ILO frequency                                                 | -                                         | 15   | 32  | 50    | kHz   |
| F <sub>32K_U</sub>                   | ILO untrimmed frequency                                       | -                                         | -    | 32  | -     | kHz   |
| DC <sub>IMO</sub>                    | Duty cycle of IMO                                             | -                                         | 40   | 50  | 60    | %     |
| DC <sub>ILO</sub>                    | ILO duty cycle                                                | -                                         | 40   | 50  | 60    | %     |
| SR <sub>POWER_UP</sub>               | Power supply slew rate                                        | V <sub>DD</sub> slew rate during power-up | -    | _   | 250   | V/ms  |
| t <sub>XRST</sub>                    | External reset pulse width at power-up                        | After supply voltage is valid             | 1    | _   | -     | ms    |
| t <sub>XRST2</sub>                   | External reset pulse width after power-up <sup>[52]</sup>     | Applies after part has booted             | 10   | _   | -     | μS    |
|                                      | 6 MHz IMO cycle-to-cycle jitter (RMS)                         | -                                         | -    | 0.7 | 6.7   | ns    |
|                                      | 6 MHz IMO long term N cycle-to-cycle jitter<br>(RMS); N = 32  |                                           | _    | 4.3 | 29.3  | ns    |
|                                      | 6 MHz IMO period jitter (RMS)                                 | _                                         |      | 0.7 | 3.3   | ns    |
|                                      | 12 MHz IMO cycle-to-cycle jitter (RMS)                        | -                                         | _    | 0.5 | 5.2   | ns    |
| t <sub>JIT_IMO</sub> <sup>[53]</sup> | 12 MHz IMO long term N cycle-to-cycle jitter (RMS); N = 32    | -                                         |      | 2.3 | 5.6   | ns    |
|                                      | 12 MHz IMO period jitter (RMS)                                | -                                         | _    | 0.4 | 2.6   | ns    |
|                                      | 24 MHz IMO cycle-to-cycle jitter (RMS)                        | -                                         | _    | 1.0 | 8.7   | ns    |
|                                      | 24 MHz IMO long term N cycle-to-cycle jitter<br>(RMS); N = 32 | -                                         | _    | 1.4 | 6.0   | ns    |
|                                      | 24 MHz IMO period jitter (RMS)                                | -                                         | -    | 0.6 | 4.0   | ns    |

Note 52. The minimum required XRES pulse length is longer when programming the device (see Table 28 on page 23). 53. See the Cypress Jitter Specifications application note, Understanding Datasheet Jitter Specifications for Cypress Timing Products – AN5054 for more information.



# AC I<sup>2</sup>C Specifications

Table 29 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges.

Table 29. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins

| Symbol                              | Description                                                                                 |     | ndard<br>ode | Fast Mode           |      | Units |
|-------------------------------------|---------------------------------------------------------------------------------------------|-----|--------------|---------------------|------|-------|
| -                                   |                                                                                             | Min | Max          | Min                 | Max  |       |
| f <sub>SCL</sub>                    | SCL clock frequency                                                                         | 0   | 100          | 0                   | 400  | kHz   |
| t <sub>HD;STA</sub>                 | Hold time (repeated) START condition. After this period, the first clock pulse is generated | 4.0 | -            | 0.6                 | -    | μs    |
| t <sub>LOW</sub>                    | LOW period of the SCL clock                                                                 | 4.7 | -            | 1.3                 | -    | μs    |
| t <sub>HIGH</sub>                   | HIGH Period of the SCL clock                                                                | 4.0 | -            | 0.6                 | -    | μs    |
| t <sub>SU;STA</sub>                 | Setup time for a repeated START condition                                                   | 4.7 | -            | 0.6                 | -    | μs    |
| t <sub>HD;DAT</sub> <sup>[55]</sup> | Data hold time                                                                              | 20  | 3.45         | 20                  | 0.90 | μs    |
| t <sub>SU;DAT</sub>                 | Data setup time                                                                             | 250 | -            | 100 <sup>[56]</sup> | -    | ns    |
| t <sub>SU;STO</sub>                 | Setup time for STOP condition                                                               | 4.0 | -            | 0.6                 | -    | μs    |
| t <sub>BUF</sub>                    | Bus free time between a STOP and START condition                                            | 4.7 | -            | 1.3                 | —    | μs    |
| t <sub>SP</sub>                     | Pulse width of spikes are suppressed by the input filter                                    | _   | _            | 0                   | 50   | ns    |





#### Notes

55. Errata: To wake up from sleep using I2C hardware address match event, I2C interface needs 20 ns hold time on SDA line with respect to falling edge of SCL. For more information see item #5 in the "Errata" on page 37.
 56. A Fast-Mode I<sup>2</sup>C-bus device can be used in a standard mode I<sup>2</sup>C-bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250 ns must then be met. This automatically be the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I<sup>2</sup>C-bus specification) before the SCL line is released.



# **Packaging Information**

This section illustrates the packaging specifications for the CY8C20x37/47/67 PSoC device, along with the thermal impedances for each package.

**Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the document titled *PSoC Emulator Pod Dimensions* at <a href="http://www.cypress.com/design/MR10161">http://www.cypress.com/design/MR10161</a>.



NOTES

1. REFERENCE JEDEC # MO-220

2. ALL DIMENSIONS ARE IN MILLIMETERS

001-09116 \*J



# **Thermal Impedances**

# Table 32. Thermal Impedances per Package

| Package                    | <b>Τypical</b> θ <sub>JA</sub> <sup>[57]</sup> |
|----------------------------|------------------------------------------------|
| 16-pin SOIC                | 95 °C/W                                        |
| 16-pin QFN                 | 33 °C/W                                        |
| 24-pin QFN <sup>[58]</sup> | 21 °C/W                                        |
| 32-pin QFN <sup>[58]</sup> | 20 °C/W                                        |
| 48-pin QFN <sup>[58]</sup> | 18 °C/W                                        |
| 30-ball WLCSP              | 54 °C/W                                        |

### **Capacitance on Crystal Pins**

### Table 33. Typical Package Capacitance on Crystal Pins

| Package    | Package Capacitance |
|------------|---------------------|
| 32-Pin QFN | 3.2 pF              |
| 48-Pin QFN | 3.3 pF              |

## **Solder Reflow Peak Temperature**

Table 34 shows the solder reflow temperature limits that must not be exceeded.

# Table 34. Solder Reflow Peak Temperature

| Package       | Maximum Peak Temperature (T <sub>C</sub> ) | Maximum Time above T <sub>C</sub> – 5 °C |
|---------------|--------------------------------------------|------------------------------------------|
| 16-pin SOIC   | 260 °C                                     | 30 seconds                               |
| 16-pin QFN    | 260 °C                                     | 30 seconds                               |
| 24-pin QFN    | 260 °C                                     | 30 seconds                               |
| 32-pin QFN    | 260 °C                                     | 30 seconds                               |
| 48-pin QFN    | 260 °C                                     | 30 seconds                               |
| 30-ball WLCSP | 260 °C                                     | 30 seconds                               |

57.  $T_J = T_A + Power \times \theta_{JA}$ . 58. To achieve the thermal impedance specified for the QFN package, the center thermal pad must be soldered to the PCB ground plane.



# **Development Tool Selection**

#### Software

#### PSoC Designer™

At the core of the PSoC development software suite is PSoC Designer, used to generate PSoC firmware applications. PSoC Designer is a Microsoft<sup>®</sup> Windows-based, integrated development environment for the Programmable System-on-Chip (PSoC) devices. The PSoC Designer IDE and application runs on Windows XP and Windows Vista.

This system provides design database management by project, in-system programming support, and built-in support for thirdparty assemblers and C compilers. PSoC Designer also supports C language compilers developed specifically for the devices in the PSoC family. PSoC Designer is available free of charge at

http://www.cypress.com/psocdesigner and includes a free C compiler.

#### PSoC Designer Software Subsystems

You choose a base device to work with and then select different onboard analog and digital components called user modules that use the PSoC blocks. Examples of user modules are ADCs, DACs, Amplifiers, and Filters. You configure the user modules for your chosen application and connect them to each other and to the proper pins. Then you generate your project. This prepopulates your project with APIs and libraries that you can use to program your application.

The tool also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration allows for changing configurations at run time. Code Generation Tools PSoC Designer supports multiple third-party C compilers and assemblers. The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. The choice is yours.

**Assemblers.** The assemblers allow assembly code to be merged seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing.

**C Language Compilers.** C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices. The optimizing C compilers provide all the features of C tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.

#### PSoC Programmer

PSoC Programmer is flexible enough and is used on the bench in development and is also suitable for factory programming. PSoC Programmer works either as a standalone programming application or operates directly from PSoC Designer. PSoC Programmer software is compatible with both PSoC ICE Cube in-circuit Emulator and PSoC MiniProg. PSoC programmer is available free of cost at

http://www.cypress.com/psocprogrammer.

### **Development Kits**

All development kits are sold at the Cypress Online Store.

#### **Evaluation Tools**

All evaluation tools are sold at the Cypress Online Store.

#### CY3210-MiniProg1

The CY3210-MiniProg1 kit allows you to program PSoC devices through the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC through a provided USB 2.0 cable. The kit includes:

- MiniProg programming unit
- MiniEval socket programming and evaluation board
- 28-pin CY8C29466-24PXI PDIP PSoC device sample
- 28-pin CY8C27443-24PXI PDIP PSoC device sample
- PSoC Designer software CD
- Getting Started guide
- USB 2.0 cable

#### CY3210-PSoCEval1

The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes an LCD module, potentiometer, LEDs, and plenty of breadboarding space to meet all of your evaluation needs. The kit includes:

- Evaluation board with LCD module
- MiniProg programming unit
- Two 28-pin CY8C29466-24PXI PDIP PSoC device samples
- PSoC Designer software CD
- Getting Started guide
- USB 2.0 cable



### **Device Programmers**

All device programmers are purchased from the Cypress Online Store.

CY3216 Modular Programmer

The CY3216 Modular Programmer kit features a modular programmer and the MiniProg1 programming unit. The modular programmer includes three programming module cards and supports multiple Cypress products. The kit includes:

- Modular programmer base
- Three programming module cards
- MiniProg programming unit
- PSoC Designer software CD
- Getting Started guide
- USB 2.0 cable

### **Third Party Tools**

#### CY3207ISSP In-System Serial Programmer (ISSP)

The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production-programming environment.

**Note** CY3207ISSP needs special software and is not compatible with PSoC Programmer. The kit includes:

- CY3207 programmer unit
- PSoC ISSP software CD
- 110 ~ 240 V power supply, Euro-Plug adapter
- USB 2.0 cable

Several tools have been specially designed by the following third-party vendors to accompany PSoC devices during development and production. Specific details for each of these tools can be found at http://www.cypress.com under Documentation > Evaluation Boards.



# **Ordering Information**

Table 35 lists the CY8C20x37/47/67/S PSoC devices' key package features and ordering codes.

Table 35. PSoC Device Key Features and Ordering Information

| Ordering Code      | Package                    | Flash<br>(Bytes) | SRAM<br>(Bytes) | CapSense<br>Sensors | Digital I/O<br>Pins | Analog<br>Inputs <sup>[59]</sup> | XRES<br>Pin | ADC |
|--------------------|----------------------------|------------------|-----------------|---------------------|---------------------|----------------------------------|-------------|-----|
| CY8C20237-24SXI    | 16-pin SOIC                | 8 K              | 1 K             | 10                  | 13                  | 13                               | Yes         | Yes |
| CY8C20247S-24SXI   | 16-pin SOIC                | 16 K             | 2 K             | 10                  | 13                  | 13                               | Yes         | Yes |
| CY8C20237-24LKXI   | 16-pin QFN                 | 8 K              | 1 K             | 10                  | 13                  | 13                               | Yes         | Yes |
| CY8C20237-24LKXIT  | 16-pin QFN (Tape and Reel) | 8 K              | 1 K             | 10                  | 13                  | 13                               | Yes         | Yes |
| CY8C20247S-24LKXI  | 16-pin QFN                 | 16 K             | 2 K             | 10                  | 13                  | 13                               | Yes         | Yes |
| CY8C20247S-24LKXIT | 16-pin QFN (Tape and Reel) | 16 K             | 2 K             | 10                  | 13                  | 13                               | Yes         | Yes |
| CY8C20337-24LQXI   | 24-pin QFN                 | 8 K              | 1 K             | 16                  | 19                  | 19                               | Yes         | Yes |
| CY8C20337-24LQXIT  | 24-pin QFN (Tape and Reel) | 8 K              | 1 K             | 16                  | 19                  | 19                               | Yes         | Yes |
| CY8C20347-24LQXI   | 24-pin QFN                 | 16 K             | 2 K             | 16                  | 19                  | 19                               | Yes         | Yes |
| CY8C20347-24LQXIT  | 24-pin QFN (Tape and Reel) | 16 K             | 2 K             | 16                  | 19                  | 19                               | Yes         | Yes |
| CY8C20347S-24LQXI  | 24-pin QFN                 | 16 K             | 2 K             | 16                  | 19                  | 19                               | Yes         | Yes |
| CY8C20347S-24LQXIT | 24-pin QFN (Tape and Reel) | 16 K             | 2 K             | 16                  | 19                  | 19                               | Yes         | Yes |
| CY8C20437-24LQXI   | 32-pin QFN                 | 8 K              | 1 K             | 25                  | 28                  | 28                               | Yes         | Yes |
| CY8C20437-24LQXIT  | 32-pin QFN (Tape and Reel) | 8 K              | 1 K             | 25                  | 28                  | 28                               | Yes         | Yes |
| CY8C20447-24LQXI   | 32-pin QFN                 | 16 K             | 2 K             | 25                  | 28                  | 28                               | Yes         | Yes |
| CY8C20447-24LQXIT  | 32-pin QFN (Tape and Reel) | 16 K             | 2 K             | 25                  | 28                  | 28                               | Yes         | Yes |
| CY8C20447S-24LQXI  | 32-pin QFN                 | 16 K             | 2 K             | 25                  | 28                  | 28                               | Yes         | Yes |
| CY8C20447S-24LQXIT | 32-pin QFN (Tape and Reel) | 16 K             | 2 K             | 25                  | 28                  | 28                               | Yes         | Yes |
| CY8C20467-24LQXI   | 32-pin QFN                 | 32 K             | 2 K             | 25                  | 28                  | 28                               | Yes         | Yes |
| CY8C20467-24LQXIT  | 32-pin QFN (Tape and Reel) | 32 K             | 2 K             | 25                  | 28                  | 28                               | Yes         | Yes |
| CY8C20467S-24LQXI  | 32-pin QFN                 | 32 K             | 2 K             | 25                  | 28                  | 28                               | Yes         | Yes |
| CY8C20467S-24LQXIT | 32-pin QFN (Tape and Reel) | 32 K             | 2 K             | 25                  | 28                  | 28                               | Yes         | Yes |
| CY8C20637-24LQXI   | 48-pin QFN                 | 8 K              | 1 K             | 31                  | 34                  | 34                               | Yes         | Yes |
| CY8C20637-24LQXIT  | 48-pin QFN (Tape and Reel) | 8 K              | 1 K             | 31                  | 34                  | 34                               | Yes         | Yes |
| CY8C20647-24LQXI   | 48-pin QFN                 | 16 K             | 2 K             | 31                  | 34                  | 34                               | Yes         | Yes |
| CY8C20647-24LQXIT  | 48-pin QFN (Tape and Reel) | 16 K             | 2 K             | 31                  | 34                  | 34                               | Yes         | Yes |
| CY8C20647S-24LQXI  | 48-pin QFN                 | 16 K             | 2 K             | 31                  | 34                  | 34                               | Yes         | Yes |
| CY8C20647S-24LQXIT | 48-pin QFN (Tape and Reel) | 16 K             | 2 K             | 31                  | 34                  | 34                               | Yes         | Yes |
| CY8C20667-24LQXI   | 48-pin QFN                 | 32 K             | 2 K             | 31                  | 34                  | 34                               | Yes         | Yes |
| CY8C20667-24LQXIT  | 48-pin QFN (Tape and Reel) | 32 K             | 2 K             | 31                  | 34                  | 34                               | Yes         | Yes |
| CY8C20667S-24LQXI  | 48-pin QFN                 | 32 K             | 2 K             | 31                  | 34                  | 34                               | Yes         | Yes |
| CY8C20667S-24LQXIT | 48-pin QFN (Tape and Reel) | 32 K             | 2 K             | 31                  | 34                  | 34                               | Yes         | Yes |

Note 59. Dual-function Digital I/O Pins also connect to the common analog mux.



### Table 35. PSoC Device Key Features and Ordering Information (continued)

| Ordering Code     | Package                      |      | SRAM<br>(Bytes) | CapSense<br>Sensors | Digital I/O<br>Pins | Analog<br>Inputs <sup>[59]</sup> | XRES<br>Pin | ADC |
|-------------------|------------------------------|------|-----------------|---------------------|---------------------|----------------------------------|-------------|-----|
| CY8C20767-24FDXC  | 30-pin WLCSP                 | 32 K | 2 K             | 24                  | 27                  | 27                               | Yes         | Yes |
| CY8C20767-24FDXCT | 30-pin WLCSP (Tape and Reel) | 32 K | 2 K             | 24                  | 27                  | 27                               | Yes         | Yes |

# Ordering Code Definitions





### 5. Wake-up from Sleep with Hardware I2C Address match on Pins P1[0], P1[1]

#### ■Problem Definition

I2C interface needs 20 ns hold time on SDA line with respect to falling edge of SCL, to wake-up from sleep using I2C hardware address match event.

#### ■Parameters Affected

t<sub>HD:DAT</sub> increased to 20 ns from 0 ns

#### ■Trigger Condition(S)

This is an issue only when all these three conditions are met:

- 1) P1.0 and P1.1 are used as I2C pins,
- 2) Wakeup from sleep with hardware address match feature is enabled, and
- 3) I2C master does not provide 20 ns hold time on SDA with respect to falling edge of SCL.

#### ■Scope of Impact

These trigger conditions cause the device to never wake-up from sleep based on I2C address match event.

#### ■Workaround

For a design that meets all of the trigger conditions, the following suggested circuit has to be implemented as a work-around. The R and C values proposed are 100 ohm and 200 pF respectively.



■Fix Status

Will not be fixed

# ■Changes

None



# Document History Page (continued)

| Sensors  | Title: CY8C |                    | V CapSense <sup>®</sup> ( | Controller with SmartSense™ Auto-tuning 31 Buttons, 6 Sliders, Proximity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------|-------------|--------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Revision | ECN         | Orig. of<br>Change | Submission<br>Date        | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| *F       | 3645807     | DST/BVI            | 07/03/2012                | <ul> <li>Updated F<sub>SCLK</sub> parameter in the Table 31, "SPI Slave AC Specifications," on page 26</li> <li>Changed t<sub>OUT_HIGH</sub> to t<sub>OUT_H</sub> in Table 30, "SPI Master AC Specifications," on page 25</li> <li>Updated Features section, "Programmable pin configurations" bullet:</li> <li>Included the following sub-bullet point - 5 mA source current on port 0 and 1 and 1 mA on port 2,3 and 4</li> <li>Changed the bullet point "High sink current of 25 mA for each GPIO" to "High sink current of 25 mA for each GPIO. Total 120 mA maximum sink current per chip"</li> <li>Added "QuietZone™ Controller" bullet and updated "Low power CapSense<sup>®</sup> block with SmartSense™ auto-tuning" bullet.</li> <li>Updated package diagrams 001-13937 to *D and 001-57280 to *C revisions.</li> </ul> |
| *G       | 3800055     | DST                | 11/23/2012                | Changed document title.<br>Part named changed from CY8C20xx7 to CY8C20xx7/S<br>Table 20: Update to VIHI2C to match Item #6 in K2 Si Errata document (001-<br>75370)<br>Updated package diagrams:<br>51-85068 to *E<br>001-09116 to *G<br>001-13937 to *E<br>001-42168 to *E<br>001-57280 to *E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *H       | 3881332     | SRLI               | 02/04/2013                | Updated Features:<br>Added Note "Please contact your nearest sales office for additional details."<br>and referred the same note in "24 Sensing Inputs – 30-pin WLCSP".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *        | 3993458     | DST                | 05/07/2013                | Updated Electrical Specifications (Updated DC GPIO Specifications (Updated heading of third column as "Port 0/1 per I/O (max)" for Table 13)).<br>Updated Packaging Information:<br>spec 001-09116 – Changed revision from *G to *H (Figure 17).<br>Added Errata.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| *ل       | 4081796     | DST                | 07/31/2013                | Added Errata footnotes (Note 40, 41, 42, 43, 44).<br>Updated already existing footnotes (Note 50, 51, 55) as Errata footnotes.<br>Updated Electrical Specifications:<br>Updated DC Chip-Level Specifications:<br>Added Note 40, 41, 42, 43 and referred the same notes in I <sub>SB0</sub> , I <sub>SB1</sub> , I <sub>SB12C</sub><br>parameters.<br>Updated DC GPIO Specifications:<br>Added Note 44 and referred the same note in description of V <sub>ILLVT3.3</sub> parameter<br>in Table 10.<br>Updated DC I2C Specifications:<br>Updated Note 50, 51 referred in Table 20.<br>Updated AC I2C Specifications:<br>Updated Note 55 referred in Table 29.<br>Updated to new template.                                                                                                                                          |