

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | AVR                                                                       |
| Core Size                  | 8-Bit                                                                     |
| Speed                      | 16MHz                                                                     |
| Connectivity               | EBI/EMI, I <sup>2</sup> C, SPI, UART/USART                                |
| Peripherals                | Brown-out Detect/Reset, POR, PWM, WDT                                     |
| Number of I/O              | 54                                                                        |
| Program Memory Size        | 128KB (64K x 16)                                                          |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 4K x 8                                                                    |
| RAM Size                   | 8K x 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                               |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 64-VFQFN Exposed Pad                                                      |
| Supplier Device Package    | 64-QFN (9x9)                                                              |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/atmega1281-16mu |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Figure 1-2. CBGA-pinout ATmega640/1280/2560





Table 1-1. CBGA-pinout ATmega640/1280/2560

|   | 1    | 2    | 3     | 4   | 5     | 6   | 7   | 8   | 9   | 10  |
|---|------|------|-------|-----|-------|-----|-----|-----|-----|-----|
| Α | GND  | AREF | PF0   | PF2 | PF5   | PK0 | PK3 | PK6 | GND | VCC |
| В | AVCC | PG5  | PF1   | PF3 | PF6   | PK1 | PK4 | PK7 | PA0 | PA2 |
| С | PE2  | PE0  | PE1   | PF4 | PF7   | PK2 | PK5 | PJ7 | PA1 | PA3 |
| D | PE3  | PE4  | PE5   | PE6 | PH2   | PA4 | PA5 | PA6 | PA7 | PG2 |
| Е | PE7  | PH0  | PH1   | PH3 | PH5   | PJ6 | PJ5 | PJ4 | PJ3 | PJ2 |
| F | VCC  | PH4  | PH6   | PB0 | PL4   | PD1 | PJ1 | PJ0 | PC7 | GND |
| G | GND  | PB1  | PB2   | PB5 | PL2   | PD0 | PD5 | PC5 | PC6 | VCC |
| н | PB3  | PB4  | RESET | PL1 | PL3   | PL7 | PD4 | PC4 | PC3 | PC2 |
| J | PH7  | PG3  | PB6   | PL0 | XTAL2 | PL6 | PD3 | PC1 | PC0 | PG1 |
| К | PB7  | PG4  | VCC   | GND | XTAL1 | PL5 | PD2 | PD6 | PD7 | PG0 |

Note: The functions for each pin is the same as for the 100 pin packages shown in Figure 1-1 on page 2.



Note: The large center pad underneath the QFN/MLF package is made of metal and internally connected to GND. It should be soldered or glued to the board to ensure good mechanical stability. If the center pad is left unconnected, the package might loosen from the board.



# 2. Overview

The ATmega640/1280/1281/2560/2561 is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the ATmega640/1280/1281/2560/2561 achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed.

### 2.1 Block Diagram





The Atmel<sup>®</sup> AVR<sup>®</sup> core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.

The ATmega640/1280/1281/2560/2561 provides the following features: 64K/128K/256K bytes of In-System Programmable Flash with Read-While-Write capabilities, 4Kbytes EEPROM, 8Kbytes SRAM, 54/86 general purpose I/O lines, 32 general purpose working registers, Real Time Counter (RTC), six flexible Timer/Counters with compare modes and PWM, four USARTs, a byte oriented 2-wire Serial Interface, a 16-channel, 10-bit ADC with optional differential input stage with programmable gain, programmable Watchdog Timer with Internal Oscillator, an SPI serial port, IEEE® std. 1149.1 compliant JTAG test interface, also used for accessing the On-chip Debug system and programming and six software selectable power saving modes. The Idle mode stops the CPU while allowing the SRAM, Timer/Counters, SPI port, and interrupt system to continue functioning. The Power-down mode saves the register contents but freezes the Oscillator, disabling all other chip functions until the next interrupt or Hardware Reset. In Power-save mode, the asynchronous timer continues to run, allowing the user to maintain a timer base while the rest of the device is sleeping. The ADC Noise Reduction mode stops the CPU and all I/O modules except Asynchronous Timer and ADC, to minimize switching noise during ADC conversions. In Standby mode, the Crystal/Resonator Oscillator is running while the rest of the device is sleeping. This allows very fast start-up combined with low power consumption. In Extended Standby mode, both the main Oscillator and the Asynchronous Timer continue to run.

Atmel offers the QTouch<sup>®</sup> library for embedding capacitive touch buttons, sliders and wheels functionality into AVR microcontrollers. The patented charge-transfer signal acquisition offersrobust sensing and includes fully debounced reporting of touch keys and includes Adjacent Key Suppression<sup>®</sup> (AKS<sup>®</sup>) technology for unambiguous detection of key events. The easy-to-use QTouch Suite toolchain allows you to explore, develop and debug your own touch applications.

The device is manufactured using the Atmel high-density nonvolatile memory technology. The On-chip ISP Flash allows the program memory to be reprogrammed in-system through an SPI serial interface, by a conventional non-volatile memory programmer, or by an On-chip Boot program running on the AVR core. The boot program can use any interface to download the application program in the application Flash memory. Software in the Boot Flash section will continue to run while the Application Flash section is updated, providing true Read-While-Write operation. By combining an 8-bit RISC CPU with In-System Self-Programmable Flash on a monolithic chip, the Atmel ATmega640/1280/1281/2560/2561 is a powerful microcontroller that provides a highly flexible and cost effective solution to many embedded control applications.

The ATmega640/1280/1281/2560/2561 AVR is supported with a full suite of program and system development tools including: C compilers, macro assemblers, program debugger/simulators, in-circuit emulators, and evaluation kits.

#### 2.3.12 Port K (PK7..PK0)

Port K serves as analog inputs to the A/D Converter.

Port K is a 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port K output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port K pins that are externally pulled low will source current if the pull-up resistors are activated. The Port K pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port K also serves the functions of various special features of the ATmega640/1280/2560 as listed on page 92.

#### 2.3.13 Port L (PL7..PL0)

Port L is a 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port L output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port L pins that are externally pulled low will source current if the pull-up resistors are activated. The Port L pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port L also serves the functions of various special features of the ATmega640/1280/2560 as listed on page 94.

#### 2.3.14 **RESET**

Reset input. A low level on this pin for longer than the minimum pulse length will generate a reset, even if the clock is not running. The minimum pulse length is given in "System and Reset Characteristics" on page 360. Shorter pulses are not guaranteed to generate a reset.

#### 2.3.15 XTAL1

Input to the inverting Oscillator amplifier and input to the internal clock operating circuit.

#### 2.3.16 XTAL2

Output from the inverting Oscillator amplifier.

#### 2.3.17 AVCC

AVCC is the supply voltage pin for Port F and the A/D Converter. It should be externally connected to  $V_{CC}$ , even if the ADC is not used. If the ADC is used, it should be connected to  $V_{CC}$  through a low-pass filter.

#### 2.3.18 AREF

This is the analog reference pin for the A/D Converter.



# 3. Resources

A comprehensive set of development tools and application notes, and datasheets are available for download on http://www.atmel.com/avr.

# 4. About Code Examples

This documentation contains simple code examples that briefly show how to use various parts of the device. Be aware that not all C compiler vendors include bit definitions in the header files and interrupt handling in C is compiler dependent. Confirm with the C compiler documentation for more details.

These code examples assume that the part specific header file is included before compilation. For I/O registers located in extended I/O map, "IN", "OUT", "SBIS", "SBIC", "CBI", and "SBI" instructions must be replaced with instructions that allow access to extended I/O. Typically "LDS" and "STS" combined with "SBRS", "SBRC", "SBR", and "CBR".

## 5. Data Retention

Reliability Qualification results show that the projected data retention failure rate is much less than 1 ppm over 20 years at 85°C or 100 years at 25°C.

# 6. Capacitive touch sensing

The Atmel<sup>®</sup> QTouch<sup>®</sup> Library provides a simple to use solution to realize touch sensitive interfaces on most Atmel AVR<sup>®</sup> microcontrollers. The QTouch Library includes support for the QTouch and QMatrix acquisition methods.

Touch sensing can be added to any application by linking the appropriate Atmel QTouch Library for the AVR Microcontroller. This is done by using a simple set of APIs to define the touch channels and sensors, and then calling the touch sensing API's to retrieve the channel information and determine the touch sensor states.

The QTouch Library is FREE and downloadable from the Atmel website at the following location: www.atmel.com/qtouchlibrary. For implementation details and other information, refer to the Atmel QTouch Library User Guide - also available for download from the Atmel website.



| Address     | Name  | Bit 7  | Bit 6  | Bit 5  | Bit 4  | Bit 3  | Bit 2  | Bit 1  | Bit 0  | Page    |
|-------------|-------|--------|--------|--------|--------|--------|--------|--------|--------|---------|
| 0x14 (0x34) | PORTG | -      | -      | PORTG5 | PORTG4 | PORTG3 | PORTG2 | PORTG1 | PORTG0 | page 98 |
| 0x13 (0x33) | DDRG  | -      | -      | DDG5   | DDG4   | DDG3   | DDG2   | DDG1   | DDG0   | page 98 |
| 0x12 (0x32) | PING  | -      | -      | PING5  | PING4  | PING3  | PING2  | PING1  | PING0  | page 98 |
| 0x11 (0x31) | PORTF | PORTF7 | PORTF6 | PORTF5 | PORTF4 | PORTF3 | PORTF2 | PORTF1 | PORTF0 | page 97 |
| 0x10 (0x30) | DDRF  | DDF7   | DDF6   | DDF5   | DDF4   | DDF3   | DDF2   | DDF1   | DDF0   | page 98 |
| 0x0F (0x2F) | PINF  | PINF7  | PINF6  | PINF5  | PINF4  | PINF3  | PINF2  | PINF1  | PINF0  | page 98 |
| 0x0E (0x2E) | PORTE | PORTE7 | PORTE6 | PORTE5 | PORTE4 | PORTE3 | PORTE2 | PORTE1 | PORTE0 | page 97 |
| 0x0D (0x2D) | DDRE  | DDE7   | DDE6   | DDE5   | DDE4   | DDE3   | DDE2   | DDE1   | DDE0   | page 97 |
| 0x0C (0x2C) | PINE  | PINE7  | PINE6  | PINE5  | PINE4  | PINE3  | PINE2  | PINE1  | PINE0  | page 98 |
| 0x0B (0x2B) | PORTD | PORTD7 | PORTD6 | PORTD5 | PORTD4 | PORTD3 | PORTD2 | PORTD1 | PORTD0 | page 97 |
| 0x0A (0x2A) | DDRD  | DDD7   | DDD6   | DDD5   | DDD4   | DDD3   | DDD2   | DDD1   | DDD0   | page 97 |
| 0x09 (0x29) | PIND  | PIND7  | PIND6  | PIND5  | PIND4  | PIND3  | PIND2  | PIND1  | PIND0  | page 97 |
| 0x08 (0x28) | PORTC | PORTC7 | PORTC6 | PORTC5 | PORTC4 | PORTC3 | PORTC2 | PORTC1 | PORTC0 | page 97 |
| 0x07 (0x27) | DDRC  | DDC7   | DDC6   | DDC5   | DDC4   | DDC3   | DDC2   | DDC1   | DDC0   | page 97 |
| 0x06 (0x26) | PINC  | PINC7  | PINC6  | PINC5  | PINC4  | PINC3  | PINC2  | PINC1  | PINC0  | page 97 |
| 0x05 (0x25) | PORTB | PORTB7 | PORTB6 | PORTB5 | PORTB4 | PORTB3 | PORTB2 | PORTB1 | PORTB0 | page 96 |
| 0x04 (0x24) | DDRB  | DDB7   | DDB6   | DDB5   | DDB4   | DDB3   | DDB2   | DDB1   | DDB0   | page 96 |
| 0x03 (0x23) | PINB  | PINB7  | PINB6  | PINB5  | PINB4  | PINB3  | PINB2  | PINB1  | PINB0  | page 96 |
| 0x02 (0x22) | PORTA | PORTA7 | PORTA6 | PORTA5 | PORTA4 | PORTA3 | PORTA2 | PORTA1 | PORTA0 | page 96 |
| 0x01 (0x21) | DDRA  | DDA7   | DDA6   | DDA5   | DDA4   | DDA3   | DDA2   | DDA1   | DDA0   | page 96 |
| 0x00 (0x20) | PINA  | PINA7  | PINA6  | PINA5  | PINA4  | PINA3  | PINA2  | PINA1  | PINA0  | page 96 |

Notes: 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.

2. I/O registers within the address range \$00 - \$1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions.

3. Some of the status flags are cleared by writing a logical one to them. Note that the CBI and SBI instructions will operate on all bits in the I/O register, writing a one back into any flag read as set, thus clearing the flag. The CBI and SBI instructions work with registers 0x00 to 0x1F only.

4. When using the I/O specific commands IN and OUT, the I/O addresses \$00 - \$3F must be used. When addressing I/O registers as data space using LD and ST instructions, \$20 must be added to these addresses. The ATmega640/1280/1281/2560/2561 is a complex microcontroller with more peripheral units than can be supported within the 64 location reserved in Opcode for the IN and OUT instructions. For the Extended I/O space from \$60 - \$1FF in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used.



# 8. Instruction Set Summary

| Mnemonics        | Operands         | Description                              | Operation                                                                                                      | Flags         | #Clocks |
|------------------|------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------|---------------|---------|
| ABITHMETIC AND L | OGIC INSTRUCTION |                                          | •                                                                                                              | 0             |         |
| ADD              | Rd, Rr           | Add two Registers                        | $Rd \leftarrow Rd + Rr$                                                                                        | Z, C, N, V, H | 1       |
| ADC              | Rd, Rr           | Add with Carry two Registers             | $Rd \leftarrow Rd + Rr + C$                                                                                    | Z, C, N, V, H | 1       |
| ADIW             | Rdl,K            | Add Immediate to Word                    | Rdh:Rdl ← Rdh:Rdl + K                                                                                          | Z, C, N, V, S | 2       |
| SUB              | Rd, Rr           | Subtract two Registers                   | $Rd \leftarrow Rd - Rr$                                                                                        | Z, C, N, V, H | 1       |
| SUBI             | Rd, K            | Subtract Constant from Register          | $Rd \leftarrow Rd - K$                                                                                         | Z, C, N, V, H | 1       |
| SBC              | Rd, Rr           | Subtract with Carry two Registers        | $Rd \leftarrow Rd - Rr - C$                                                                                    | Z, C, N, V, H | 1       |
| SBCI             | Rd, K            | Subtract with Carry Constant from Reg.   | $Rd \gets Rd - K - C$                                                                                          | Z, C, N, V, H | 1       |
| SBIW             | Rdl,K            | Subtract Immediate from Word             | Rdh:Rdl ← Rdh:Rdl - K                                                                                          | Z, C, N, V, S | 2       |
| AND              | Rd, Rr           | Logical AND Registers                    | $Rd \leftarrow Rd \bullet Rr$                                                                                  | Z, N, V       | 1       |
| ANDI             | Rd, K            | Logical AND Register and Constant        | $Rd \leftarrow Rd \bullet K$                                                                                   | Z, N, V       | 1       |
| OR               | Rd, Rr           | Logical OR Registers                     | $Rd \leftarrow Rd v Rr$                                                                                        | Z, N, V       | 1       |
| ORI              | Rd, K            | Logical OR Register and Constant         |                                                                                                                | Z, N, V       | 1       |
| EUR              | Ra, Rr           | Exclusive OR Registers                   |                                                                                                                | Z, N, V       | 1       |
| NEG              | Ru               | Two's Complement                         |                                                                                                                |               | 1       |
| SBR              | Rd K             | Set Bit(s) in Register                   | $Rd \leftarrow Rd \vee K$                                                                                      | Z, C, N, V, H | 1       |
| CBR              | Bd K             | Clear Bit(s) in Register                 | $Bd \leftarrow Bd \bullet (0vFE -K)$                                                                           | Z, N, V       | 1       |
| INC              | Bd               |                                          | $Bd \leftarrow Bd + 1$                                                                                         | Z, N, V       | 1       |
| DEC              | Bd               | Decrement                                | $Bd \leftarrow Bd - 1$                                                                                         | Z, N, V       | 1       |
| TST              | Rd               | Test for Zero or Minus                   | $Bd \leftarrow Bd \bullet Bd$                                                                                  | Z, N, V       | 1       |
| CLR              | Rd               | Clear Register                           | $Rd \leftarrow Rd \oplus Rd$                                                                                   | Z, N, V       | 1       |
| SER              | Rd               | Set Register                             | $Rd \leftarrow 0xFF$                                                                                           | None          | 1       |
| MUL              | Rd, Rr           | Multiply Unsigned                        | $R1:R0 \leftarrow Rd \times Rr$                                                                                | Z, C          | 2       |
| MULS             | Rd, Rr           | Multiply Signed                          | $R1:R0 \leftarrow Rd \times Rr$                                                                                | Z, C          | 2       |
| MULSU            | Rd, Rr           | Multiply Signed with Unsigned            | $R1:R0 \leftarrow Rd \times Rr$                                                                                | Z, C          | 2       |
| FMUL             | Rd, Rr           | Fractional Multiply Unsigned             | $R1:R0 \leftarrow (Rd \times Rr) << 1$                                                                         | Z, C          | 2       |
| FMULS            | Rd, Rr           | Fractional Multiply Signed               | $R1:R0 \leftarrow (Rd \times Rr) << 1$                                                                         | Z, C          | 2       |
| FMULSU           | Rd, Rr           | Fractional Multiply Signed with Unsigned | $R1:R0 \leftarrow (Rd \times Rr) << 1$                                                                         | Z, C          | 2       |
| BRANCH INSTRUCT  | TIONS            |                                          | 1                                                                                                              |               |         |
| RJMP             | k                | Relative Jump                            | $PC \leftarrow PC + k + 1$                                                                                     | None          | 2       |
| IJMP             |                  | Indirect Jump to (Z)                     | PC ← Z                                                                                                         | None          | 2       |
| EIJMP            |                  | Extended Indirect Jump to (Z)            | PC ←(EIND:Z)                                                                                                   | None          | 2       |
| JMP              | k                |                                          | $PC \leftarrow k$                                                                                              | None          | 3       |
| RCALL            | к                | Relative Subroutine Call                 | $PC \leftarrow PC + K + 1$                                                                                     | None          | 4       |
|                  |                  | Indirect Call to (2)                     | $PC \leftarrow Z$                                                                                              | None          | 4       |
|                  | k                | Direct Subroutine Call                   |                                                                                                                | None          | 5       |
| BET              | ĸ                | Subroutine Beturn                        |                                                                                                                | None          | 5       |
| BETI             |                  | Interrupt Beturn                         | $PC \leftarrow STACK$                                                                                          | I             | 5       |
| CPSE             | Bd.Br            | Compare, Skip if Equal                   | if $(Bd = Br) PC \leftarrow PC + 2 \text{ or } 3$                                                              | None          | 1/2/3   |
| CP               | Rd.Rr            | Compare                                  | Rd – Rr                                                                                                        | Z. N. V. C. H | 1       |
| CPC              | Rd,Rr            | Compare with Carry                       | Rd – Rr – C                                                                                                    | Z, N, V, C, H | 1       |
| CPI              | Rd,K             | Compare Register with Immediate          | Rd – K                                                                                                         | Z, N, V, C, H | 1       |
| SBRC             | Rr, b            | Skip if Bit in Register Cleared          | if (Rr(b)=0) PC ← PC + 2 or 3                                                                                  | None          | 1/2/3   |
| SBRS             | Rr, b            | Skip if Bit in Register is Set           | if (Rr(b)=1) PC ← PC + 2 or 3                                                                                  | None          | 1/2/3   |
| SBIC             | P, b             | Skip if Bit in I/O Register Cleared      | if (P(b)=0) PC ← PC + 2 or 3                                                                                   | None          | 1/2/3   |
| SBIS             | P, b             | Skip if Bit in I/O Register is Set       | if (P(b)=1) PC ← PC + 2 or 3                                                                                   | None          | 1/2/3   |
| BRBS             | s, k             | Branch if Status Flag Set                | if $(SREG(s) = 1)$ then $PC \leftarrow PC+k + 1$                                                               | None          | 1/2     |
| BRBC             | s, k             | Branch if Status Flag Cleared            | if $(SREG(s) = 0)$ then $PC \leftarrow PC+k + 1$                                                               | None          | 1/2     |
| BREQ             | k                | Branch if Equal                          | if (Z = 1) then PC $\leftarrow$ PC + k + 1                                                                     | None          | 1/2     |
| BRNE             | k                | Branch if Not Equal                      | if (Z = 0) then PC $\leftarrow$ PC + k + 1                                                                     | None          | 1/2     |
| BRCS             | k                | Branch if Carry Set                      | if (C = 1) then PC $\leftarrow$ PC + k + 1                                                                     | None          | 1/2     |
| BRCC             | k                | Branch if Carry Cleared                  | if (C = 0) then PC $\leftarrow$ PC + k + 1                                                                     | None          | 1/2     |
| BRSH             | k                | Branch if Same or Higher                 | if (C = 0) then PC $\leftarrow$ PC + k + 1                                                                     | None          | 1/2     |
| BRLU             | ĸ                | Dranch if Minus                          | $   (U = 1) \text{ then } PU \leftarrow PU + K + 1$                                                            | None          | 1/2     |
|                  | ĸ                | Dranch if Ninus                          | II (N = 1) then PC $\leftarrow$ PC + K + 1<br>if (N = 0) then PC $\leftarrow$ PC + k + 1                       | None          | 1/2     |
| BRGE             | r.               | Branch if Greater or Faulth Claned       | if $(N \oplus V = 0)$ then PC $\leftarrow$ PC + K + 1<br>if $(N \oplus V = 0)$ then PC $\leftarrow$ PC + V + 1 | None          | 1/2     |
| BRIT             | k                | Branch if Less Than Zero, Signed         | if $(N \oplus V = 1)$ then PC $\downarrow$ PC $\downarrow$ V = 1                                               | None          | 1/2     |
| BBHS             | k                | Branch if Half Carry Flag Set            | if $(H - 1)$ then PC $\leftarrow$ PC + k + 1                                                                   | None          | 1/2     |
| BRHC             | k                | Branch if Half Carry Flag Cleared        | if (H = 0) then PC $\leftarrow$ PC + k + 1                                                                     | None          | 1/2     |
| BRTS             | k                | Branch if T Flag Set                     | if (T = 1) then PC $\leftarrow$ PC + k + 1                                                                     | None          | 1/2     |
| BRTC             | k                | Branch if T Flag Cleared                 | if (T = 0) then PC $\leftarrow$ PC + k + 1                                                                     | None          | 1/2     |
| BRVS             | k                | Branch if Overflow Flag is Set           | if (V = 1) then PC $\leftarrow$ PC + k + 1                                                                     | None          | 1/2     |



| Mnemonics        | Operands       | Description                        | Operation                                                                     | Flags      | #Clocks |
|------------------|----------------|------------------------------------|-------------------------------------------------------------------------------|------------|---------|
| BRVC             | k              | Branch if Overflow Flag is Cleared | if (V = 0) then PC $\leftarrow$ PC + k + 1                                    | None       | 1/2     |
| BRIE             | k              | Branch if Interrupt Enabled        | if ( I = 1) then PC $\leftarrow$ PC + k + 1                                   | None       | 1/2     |
| BRID             | k              | Branch if Interrupt Disabled       | if ( I = 0) then PC $\leftarrow$ PC + k + 1                                   | None       | 1/2     |
| BIT AND BIT-TEST | NSTRUCTIONS    |                                    |                                                                               |            |         |
| SBI              | P,b            | Set Bit in I/O Register            | $VO(P,b) \leftarrow 1$                                                        | None       | 2       |
|                  | P,D<br>Bd      | Logical Shift Left                 | $P(O(P, b) \leftarrow 0$<br>$P(D(p+1) \leftarrow P(D(p)) P(D(0) \leftarrow 0$ |            | 2       |
| LSE              | Rd             | Logical Shift Right                | $Bd(n) \leftarrow Bd(n+1), Bd(7) \leftarrow 0$                                | Z, C, N, V | 1       |
| ROL              | Rd             | Rotate Left Through Carry          | $Rd(0) \leftarrow C, Rd(n+1) \leftarrow Rd(n), C \leftarrow Rd(7)$            | Z, C, N, V | 1       |
| ROR              | Rd             | Rotate Right Through Carry         | $Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0)$            | Z, C, N, V | 1       |
| ASR              | Rd             | Arithmetic Shift Right             | $Rd(n) \leftarrow Rd(n+1), n=06$                                              | Z, C, N, V | 1       |
| SWAP             | Rd             | Swap Nibbles                       | Rd(30)←Rd(74),Rd(74)←Rd(30)                                                   | None       | 1       |
| BSET             | s              | Flag Set                           | $SREG(s) \leftarrow 1$                                                        | SREG(s)    | 1       |
| BCLR             | S              | Flag Clear                         | $SREG(s) \leftarrow 0$                                                        | SREG(s)    | 1       |
| BSI              | Rr, b          | Bit Store from Register to I       | $I \leftarrow Rr(b)$                                                          | Nana       | 1       |
| SEC              | Ra, D          | Set Carry                          | $Rd(b) \leftarrow 1$                                                          | C          | 1       |
| CLC              |                | Clear Carry                        |                                                                               | 0          | 1       |
| SEN              |                | Set Negative Flag                  | $N \leftarrow 1$                                                              | N          | 1       |
| CLN              |                | Clear Negative Flag                | N ← 0                                                                         | N          | 1       |
| SEZ              |                | Set Zero Flag                      | Z ← 1                                                                         | Z          | 1       |
| CLZ              |                | Clear Zero Flag                    | Z ← 0                                                                         | Z          | 1       |
| SEI              |                | Global Interrupt Enable            | l ← 1                                                                         | 1          | 1       |
| CLI              |                | Global Interrupt Disable           | l ← 0                                                                         | 1          | 1       |
| SES              |                | Set Signed Test Flag               | S ← 1                                                                         | S          | 1       |
| CLS              |                | Clear Signed Test Flag             |                                                                               | S          | 1       |
|                  |                | Clear Twos Complement Overflow     | $V \leftarrow 1$                                                              | V          | 1       |
| SET              |                | Set T in SBEG                      | T ← 1                                                                         | Ť          | 1       |
| CLT              |                | Clear T in SREG                    | T ← 0                                                                         | Т          | 1       |
| SEH              |                | Set Half Carry Flag in SREG        | H ← 1                                                                         | н          | 1       |
| CLH              |                | Clear Half Carry Flag in SREG      | H ← 0                                                                         | Н          | 1       |
| DATA TRANSFER II | NSTRUCTIONS    |                                    |                                                                               | -          |         |
| MOV              | Rd, Rr         | Move Between Registers             | $Rd \leftarrow Rr$                                                            | None       | 1       |
| MOVW             | Rd, Rr         | Copy Register Word                 | $Rd+1:Rd \leftarrow Rr+1:Rr$                                                  | None       | 1       |
| LDI              | Rd, K          | Load Immediate                     | $Rd \leftarrow K$                                                             | None       | 1       |
| LD               | Rd, X          | Load Indirect                      | $Hd \leftarrow (X)$                                                           | None       | 2       |
|                  | Ru, X+         | Load Indirect and Post-Inc.        | $Hd \leftarrow (X), X \leftarrow X + 1$                                       | None       | 2       |
| LD               | Rd, Y          | Load Indirect and Fie-Dec.         | $Rd \leftarrow (Y)$                                                           | None       | 2       |
| LD               | Rd, Y+         | Load Indirect and Post-Inc.        | $Rd \leftarrow (Y), Y \leftarrow Y + 1$                                       | None       | 2       |
| LD               | Rd, - Y        | Load Indirect and Pre-Dec.         | $Y \leftarrow Y - 1$ , Rd $\leftarrow$ (Y)                                    | None       | 2       |
| LDD              | Rd,Y+q         | Load Indirect with Displacement    | $Rd \leftarrow (Y + q)$                                                       | None       | 2       |
| LD               | Rd, Z          | Load Indirect                      | $Rd \leftarrow (Z)$                                                           | None       | 2       |
| LD               | Rd, Z+         | Load Indirect and Post-Inc.        | $Rd \leftarrow (Z), Z \leftarrow Z+1$                                         | None       | 2       |
| LD               | Rd, -Z         | Load Indirect and Pre-Dec.         | $Z \leftarrow Z - 1, Rd \leftarrow (Z)$                                       | None       | 2       |
| LDD              | Rd, Z+q        | Load Indirect with Displacement    | $Rd \leftarrow (Z + q)$                                                       | None       | 2       |
| LDS              | Rd, k          | Load Direct from SRAM              | $Hd \leftarrow (k)$                                                           | None       | 2       |
| ST               | ∧, ⊓r<br>X+ Br | Store Indirect and Post-Inc        | $(\Lambda) \leftarrow \Pi $ $(X) \leftarrow Br X \leftarrow X + 1$            | None       | 2       |
| ST               | - X. Br        | Store Indirect and Pre-Dec         | $X \leftarrow X - 1, (X) \leftarrow Br$                                       | None       | 2       |
| ST               | Y, Rr          | Store Indirect                     | $(Y) \leftarrow Rr$                                                           | None       | 2       |
| ST               | Y+, Rr         | Store Indirect and Post-Inc.       | $(Y) \leftarrow Rr, Y \leftarrow Y + 1$                                       | None       | 2       |
| ST               | - Y, Rr        | Store Indirect and Pre-Dec.        | $Y \leftarrow Y - 1, (Y) \leftarrow Rr$                                       | None       | 2       |
| STD              | Y+q,Rr         | Store Indirect with Displacement   | (Y + q) ← Rr                                                                  | None       | 2       |
| ST               | Z, Rr          | Store Indirect                     | $(Z) \leftarrow Rr$                                                           | None       | 2       |
| ST               | Z+, Rr         | Store Indirect and Post-Inc.       | $(Z) \leftarrow \operatorname{Rr}, Z \leftarrow Z + 1$                        | None       | 2       |
| ST               | -Z, Rr         | Store Indirect and Pre-Dec.        | $Z \leftarrow Z - 1, (Z) \leftarrow Rr$                                       | None       | 2       |
| SID              | Z+q,Kr         | Store Indirect with Displacement   | $(\angle + q) \leftarrow Hr$                                                  | None       | 2       |
| SIS<br>IPM       | к, ңг          |                                    | $(\kappa) \leftarrow \mathrm{Kr}$ $\mathrm{R0} \leftarrow (\mathbf{Z})$       | None       | 2       |
|                  | Bd Z           |                                    | $Rd \leftarrow (Z)$                                                           | None       | 3       |
| LPM              | Rd. Z+         | Load Program Memory and Post-Inc   | $Rd \leftarrow (Z), Z \leftarrow Z+1$                                         | None       | 3       |
| ELPM             |                | Extended Load Program Memory       | $R0 \leftarrow (RAMPZ:Z)$                                                     | None       | 3       |
| ELPM             | Rd, Z          | Extended Load Program Memory       | $Rd \leftarrow (RAMPZ:Z)$                                                     | None       | 3       |
| ELPM             | Rd, Z+         | Extended Load Program Memory       | $Rd \leftarrow (RAMPZ:Z),  RAMPZ:Z \leftarrow RAMPZ:Z+1$                      | None       | 3       |
| SPM              |                | Store Program Memory               | (Z) ← R1:R0                                                                   | None       | -       |
| IN               | Rd, P          | In Port                            | $Rd \leftarrow P$                                                             | None       | 1       |

# 9. Ordering Information

## 9.1 ATmega640

| Speed [MHz] <sup>(2)</sup> | Power Supply | Ordering Code                                                                                        | Package <sup>(1)(3)</sup>      | Operation Range            |
|----------------------------|--------------|------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------|
| 8                          | 1.8 - 5.5V   | ATmega640V-8AU<br>ATmega640V-8AUR <sup>(4)</sup><br>ATmega640V-8CU<br>ATmega640V-8CUR <sup>(4)</sup> | 100A<br>100A<br>100C1<br>100C1 | Industrial ( 40°C to 95°C) |
| 16                         | 2.7 - 5.5V   | ATmega640-16AU<br>ATmega640-16AUR <sup>(4)</sup><br>ATmega640-16CU<br>ATmega640-16CUR <sup>(4)</sup> | 100A<br>100A<br>100C1<br>100C1 |                            |

Notes: 1. This device can also be supplied in wafer form. Contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. See "Speed Grades" on page 357.

3. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

4. Tape & Reel.

| Package Type |                                                                   |  |  |  |
|--------------|-------------------------------------------------------------------|--|--|--|
| 100A         | 100-lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP) |  |  |  |
| 100C1        | 100-ball, Chip Ball Grid Array (CBGA)                             |  |  |  |

## 9.2 ATmega1280

| Speed [MHz] <sup>(2)</sup> | Power Supply | Ordering Code                                                                                            | Package <sup>(1)(3)</sup>      | Operation Range            |
|----------------------------|--------------|----------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------|
| 8                          | 1.8V - 5.5V  | ATmega1280V-8AU<br>ATmega1280V-8AUR <sup>(4)</sup><br>ATmega1280V-8CU<br>ATmega1280V-8CUR <sup>(4)</sup> | 100A<br>100A<br>100C1<br>100C1 | Industrial ( 40°C to 85°C) |
| 16                         | 2.7V - 5.5V  | ATmega1280-16AU<br>ATmega1280-16AUR <sup>(4)</sup><br>ATmega1280-16CU<br>ATmega1280-16CUR <sup>(4)</sup> | 100A<br>100A<br>100C1<br>100C1 |                            |

Notes: 1. This device can also be supplied in wafer form. Contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. See "Speed Grades" on page 357.

3. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

4. Tape & Reel.

| Package Type |                                                                   |  |  |  |
|--------------|-------------------------------------------------------------------|--|--|--|
| 100A         | 100-lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP) |  |  |  |
| 100C1        | 100-ball, Chip Ball Grid Array (CBGA)                             |  |  |  |

# 9.4 ATmega2560

| Speed [MHz] <sup>(2)</sup> | Power Supply | Ordering Code                                                                                            | Package <sup>(1)(3)</sup>      | Operation Range            |
|----------------------------|--------------|----------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------|
| 8                          | 1.8V - 5.5V  | ATmega2560V-8AU<br>ATmega2560V-8AUR <sup>(4)</sup><br>ATmega2560V-8CU<br>ATmega2560V-8CUR <sup>(4)</sup> | 100A<br>100A<br>100C1<br>100C1 | Inductrial ( 40°C to 95°C) |
| 16                         | 4.5V - 5.5V  | ATmega2560-16AU<br>ATmega2560-16AUR <sup>(4)</sup><br>ATmega2560-16CU<br>ATmega2560-16CUR <sup>(4)</sup> | 100A<br>100A<br>100C1<br>100C1 |                            |

Notes: 1. This device can also be supplied in wafer form. Contact your local Atmel sales office for detailed ordering information and minimum quantities.

2. See "Speed Grades" on page 357.

3. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

4. Tape & Reel.

| Package Type |                                                                   |  |  |  |
|--------------|-------------------------------------------------------------------|--|--|--|
| 100A         | 100-lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP) |  |  |  |
| 100C1        | 100-ball, Chip Ball Grid Array (CBGA)                             |  |  |  |





![](_page_15_Figure_1.jpeg)

# 11. Errata

### 11.1 ATmega640 rev. B

- Inaccurate ADC conversion in differential mode with 200x gain
- High current consumption in sleep mode

#### 1. Inaccurate ADC conversion in differential mode with 200× gain

With AVCC <3.6V, random conversions will be inaccurate. Typical absolute accuracy may reach 64 LSB.

Problem Fix/Workaround None.

#### 2. High current consumption in sleep mode

If a pending interrupt cannot wake the part up from the selected sleep mode, the current consumption will increase during sleep when executing the SLEEP instruction directly after a SEI instruction.

#### **Problem Fix/Workaround**

Before entering sleep, interrupts not used to wake the part from the sleep mode should be disabled.

### 11.2 ATmega640 rev. A

- Inaccurate ADC conversion in differential mode with 200× gain
- High current consumption in sleep mode
- 1. Inaccurate ADC conversion in differential mode with 200× gain

With AVCC <3.6V, random conversions will be inaccurate. Typical absolute accuracy may reach 64 LSB.

# Problem Fix/Workaround None.

#### 2. High current consumption in sleep mode

If a pending interrupt cannot wake the part up from the selected sleep mode, the current consumption will increase during sleep when executing the SLEEP instruction directly after a SEI instruction.

#### **Problem Fix/Workaround**

Before entering sleep, interrupts not used to wake the part from the sleep mode should be disabled.

### 11.3 ATmega1280 rev. B

#### • High current consumption in sleep mode

#### 1. High current consumption in sleep mode

If a pending interrupt cannot wake the part up from the selected sleep mode, the current consumption will increase during sleep when executing the SLEEP instruction directly after a SEI instruction.

#### Problem Fix/Workaround

Before entering sleep, interrupts not used to wake the part from the sleep mode should be disabled.

## 11.4 ATmega1280 rev. A

- Inaccurate ADC conversion in differential mode with 200× gain
- High current consumption in sleep mode
- Inaccurate ADC conversion in differential mode with 200× gain With AVCC <3.6V, random conversions will be inaccurate. Typical absolute accuracy may reach 64 LSB.</li>

#### **Problem Fix/Workaround**

None.

#### 2. High current consumption in sleep mode

If a pending interrupt cannot wake the part up from the selected sleep mode, the current consumption will increase during sleep when executing the SLEEP instruction directly after a SEI instruction.

#### **Problem Fix/Workaround**

Before entering sleep, interrupts not used to wake the part from the sleep mode should be disabled.

### 11.5 ATmega1281 rev. B

#### High current consumption in sleep mode

#### 1. High current consumption in sleep mode

If a pending interrupt cannot wake the part up from the selected sleep mode, the current consumption will increase during sleep when executing the SLEEP instruction directly after a SEI instruction.

#### **Problem Fix/Workaround**

Before entering sleep, interrupts not used to wake the part from the sleep mode should be disabled.

### 11.6 ATmega1281 rev. A

- Inaccurate ADC conversion in differential mode with 200× gain
- High current consumption in sleep mode
- 1. Inaccurate ADC conversion in differential mode with 200× gain

With AVCC <3.6V, random conversions will be inaccurate. Typical absolute accuracy may reach 64 LSB.

## Problem Fix/Workaround

None.

#### 2. High current consumption in sleep mode

If a pending interrupt cannot wake the part up from the selected sleep mode, the current consumption will increase during sleep when executing the SLEEP instruction directly after a SEI instruction.

#### **Problem Fix/Workaround**

Before entering sleep, interrupts not used to wake the part from the sleep mode should be disabled.

## 11.7 ATmega2560 rev. F

- ADC differential input amplification by 46dB (200x) not functional
- ADC differential input amplification by 46dB (200x) not functional Problem Fix/Workaround None.

#### 11.8 ATmega2560 rev. E

No known errata.

### 11.9 ATmega2560 rev. D

Not sampled.

#### 5. IN/OUT instructions may be executed twice when Stack is in external RAM

If either an IN or an OUT instruction is executed directly before an interrupt occurs and the stack pointer is located in external ram, the instruction will be executed twice. In some cases this will cause a problem, for example:

- If reading SREG it will appear that the I-flag is cleared.

- If writing to the PIN registers, the port will toggle twice.
- If reading registers with interrupt flags, the flags will appear to be cleared.

#### **Problem Fix/Workaround**

There are two application workarounds, where selecting one of them, will be omitting the issue:

- Replace IN and OUT with LD/LDS/LDD and ST/STS/STD instructions.
- Use internal RAM for stack pointer.

#### 6. EEPROM read from application code does not work in Lock Bit Mode 3

When the Memory Lock Bits LB2 and LB1 are programmed to mode 3, EEPROM read does not work from the application code.

#### **Problem Fix/Workaround**

Do not set Lock Bit Protection Mode 3 when the application code needs to read from EEPROM.

#### 11.13 ATmega2561 rev. F

- ADC differential input amplification by 46dB (200x) not functional
- ADC differential input amplification by 46dB (200x) not functional Problem Fix/Workaround None.

#### 11.14 ATmega2561 rev. E

No known errata.

#### 11.15 ATmega2561 rev. D

Not sampled.

#### 11.16 ATmega2561 rev. C

• High current consumption in sleep mode.

#### 1. High current consumption in sleep mode

If a pending interrupt cannot wake the part up from the selected sleep mode, the current consumption will increase during sleep when executing the SLEEP instruction directly after a SEI instruction.

#### **Problem Fix/Workaround**

Before entering sleep, interrupts not used to wake the part from the sleep mode should be disabled.

### 11.17 ATmega2561 rev. B

Not sampled.

## 11.18 ATmega2561 rev. A

- Non-Read-While-Write area of flash not functional
- Part does not work under 2.4 Volts
- Incorrect ADC reading in differential mode
- Internal ADC reference has too low value
- IN/OUT instructions may be executed twice when Stack is in external RAM
- EEPROM read from application code does not work in Lock Bit Mode 3

#### 1. Non-Read-While-Write area of flash not functional

The Non-Read-While-Write area of the flash is not working as expected. The problem is related to the speed of the part when reading the flash of this area.

#### **Problem Fix/Workaround**

- Only use the first 248K of the flash.

- If boot functionality is needed, run the code in the Non-Read-While-Write area at maximum 1/4th of the maximum frequency of the device at any given voltage. This is done by writing the CLKPR register before entering the boot section of the code.

#### 2. Part does not work under 2.4 volts

The part does not execute code correctly below 2.4 volts.

#### **Problem Fix/Workaround**

Do not use the part at voltages below 2.4 volts.

#### 3. Incorrect ADC reading in differential mode

The ADC has high noise in differential mode. It can give up to 7 LSB error.

#### **Problem Fix/Workaround**

Use only the 7 MSB of the result when using the ADC in differential mode.

#### 4. Internal ADC reference has too low value

The internal ADC reference has a value lower than specified.

#### **Problem Fix/Workaround**

- Use AVCC or external reference.

- The actual value of the reference can be measured by applying a known voltage to the ADC when using the internal reference. The result when doing later conversions can then be calibrated.

#### 5. IN/OUT instructions may be executed twice when Stack is in external RAM

If either an IN or an OUT instruction is executed directly before an interrupt occurs and the stack pointer is located in external ram, the instruction will be executed twice. In some cases this will cause a problem, for example:

- If reading SREG it will appear that the I-flag is cleared.
- If writing to the PIN registers, the port will toggle twice.
- If reading registers with interrupt flags, the flags will appear to be cleared.

#### **Problem Fix/Workaround**

There are two application workarounds, where selecting one of them, will be omitting the issue:

- Replace IN and OUT with LD/LDS/LDD and ST/STS/STD instructions.

# Atmel Enabling Unlimited Possibilities

![](_page_20_Picture_1.jpeg)

Atmel Corporation 1600 Technology Drive, San Jose, CA 95110 USA T: (+1)(408) 441.0311 F: (+1)(408) 436.4200 | www.atmel.com

© 2014 Atmel Corporation. / Rev.: Atmel-2549QS-AVR-ATmega640/V-1280/V-1281/V-2560/V-2561/V-Summary\_02/2014.

Atmel<sup>®</sup>, Atmel logo and combinations thereof, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR SAND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.