Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|----------------------------------------------------------------------------| | Product Status | Active | | Core Processor | AVR | | Core Size | 8-Bit | | Speed | 16MHz | | Connectivity | EBI/EMI, I <sup>2</sup> C, SPI, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, PWM, WDT | | Number of I/O | 86 | | Program Memory Size | 256KB (128K x 16) | | Program Memory Type | FLASH | | EEPROM Size | 4K x 8 | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 4.5V ~ 5.5V | | Data Converters | A/D 16x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-TFBGA | | Supplier Device Package | 100-CBGA (9x9) | | Purchase URL | https://www.e-xfl.com/product-detail/microchip-technology/atmega2560-16cur | ### 1. Pin Configurations Figure 1-1. TQFP-pinout ATmega640/1280/2560 Figure 1-3. Pinout ATmega1281/2561 Note: The large center pad underneath the QFN/MLF package is made of metal and internally connected to GND. It should be soldered or glued to the board to ensure good mechanical stability. If the center pad is left unconnected, the package might loosen from the board. # 7. Register Summary | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | |--------------------|---------------|-----------------|----------------|-----------------|--------------------|--------------------|----------------|--------------------|----------------|--------------------| | (0x1FF) | Reserved | - | - | - | - | - | - | - | - | | | | Reserved | - | - | - | - | - | - | - | - | | | (0x13F) | Reserved | | | | | | | | | | | (0x13E) | Reserved | | | | | | | | | | | (0x13D) | Reserved | | | | | | | | | | | (0x13C) | Reserved | | | | | | | | | | | (0x13B) | Reserved | | | | | | | | | | | (0x13A) | Reserved | | | | | | | | | | | (0x139) | Reserved | | | | | | | | | | | (0x138) | Reserved | | | | | | | | | | | (0x137) | Reserved | | | | | | | | | | | (0x136) | UDR3 | | | | USART3 I/O | Data Register | | | | page 218 | | (0x135) | UBRR3H | - | - | - | - | L | SART3 Baud Rat | te Register High E | Byte | page 222 | | (0x134) | UBRR3L | | | · | JSART3 Baud Ra | te Register Low | Byte | | _ | page 222 | | (0x133) | Reserved | - | - | - | - | - | - | - | - | | | (0x132) | UCSR3C | UMSEL31 | UMSEL30 | UPM31 | UPM30 | USBS3 | UCSZ31 | UCSZ30 | UCPOL3 | page 235 | | (0x131) | UCSR3B | RXCIE3 | TXCIE3 | UDRIE3 | RXEN3 | TXEN3 | UCSZ32 | RXB83 | TXB83 | page 234 | | (0x130) | UCSR3A | RXC3 | TXC3 | UDRE3 | FE3 | DOR3 | UPE3 | U2X3 | MPCM3 | page 233 | | (0x12F) | Reserved | - | - | - | - | - | - | - | - | | | (0x12E) | Reserved | - | - | - | - | - | - | - | - | | | (0x12D) | OCR5CH | ļ | | | unter5 - Output C | | | | | page 160 | | (0x12C) | OCR5CL | ļ | | | unter5 - Output C | , , | | | | page 160 | | (0x12B) | OCR5BH | ļ | | | unter5 - Output C | | | | | page 160 | | (0x12A) | OCR5BL | ļ | | | unter5 - Output C | | | | | page 160 | | (0x129) | OCR5AH | | | Timer/Co | unter5 - Output C | ompare Register | A High Byte | | | page 160 | | (0x128) | OCR5AL | | | Timer/Co | unter5 - Output C | ompare Register | A Low Byte | | | page 160 | | (0x127) | ICR5H | | | Timer/ | Counter5 - Input ( | Capture Register | High Byte | | | page 161 | | (0x126) | ICR5L | | | Timer/ | Counter5 - Input | Capture Register | Low Byte | | | page 161 | | (0x125) | TCNT5H | | | Tim | er/Counter5 - Co | ınter Register Hiç | h Byte | | | page 158 | | (0x124) | TCNT5L | | | Tim | er/Counter5 - Co | unter Register Lo | w Byte | | _ | page 158 | | (0x123) | Reserved | - | - | - | - | - | - | - | - | | | (0x122) | TCCR5C | FOC5A | FOC5B | FOC5C | - | - | - | - | - | page 157 | | (0x121) | TCCR5B | ICNC5 | ICES5 | - | WGM53 | WGM52 | CS52 | CS51 | CS50 | page 156 | | (0x120) | TCCR5A | COM5A1 | COM5A0 | COM5B1 | COM5B0 | COM5C1 | COM5C0 | WGM51 | WGM50 | page 154 | | (0x11F) | Reserved | - | - | - | - | - | - | - | - | | | (0x11E) | Reserved | - | - | - | - | - | - | - | - | | | (0x11D) | Reserved | - | - | - | - | - | - | - | - | | | (0x11C) | Reserved | - | - | - | - | - | - | - | - | | | (0x11B) | Reserved | - | - | - | - | - | - | - | - | | | (0x11A) | Reserved | - | - | - | - | - | - | - | - | | | (0x119) | Reserved | - | - | - | - | - | - | - | - | | | (0x118) | Reserved | - | - | - | - | - | - | - | - | | | (0x117) | Reserved | - | - | - | - | - | - | - | - | | | (0x116) | Reserved | - | - | - | - | - | - | - | - | | | (0x115) | Reserved | - | - | - | - | - | - | - | - | | | (0x114) | Reserved | - | - | - | - | - | - | - | - | | | (0x113) | Reserved | - | - | - | - | - | - | - | - | | | (0x112) | Reserved | - | - | - | - | - | - | - | - | | | (0x111) | Reserved | - | - | - | - | - | - | - | - | | | (0x110) | Reserved | - | - | - | - | - | - | - | - | | | (0x10F) | Reserved | - | - | - | - | - | - | - | - | | | (0x10E) | Reserved | - | - | - | - | - | - | - | - | | | (0x10D) | Reserved | - | - | - | - | - | - | - | - | | | (0x10C) | Reserved | PODTI 7 | - PORTLO | - DODTI 5 | PODTI 4 | - DODTI A | - DODTLO | PODTI 1 | - PODTI O | name 100 | | (0x10B) | PORTL | PORTL7 | PORTL6 | PORTL5 | PORTL4 | PORTL3 | PORTL2 | PORTL1 | PORTL0 | page 100 | | (0x10A) | DDRL<br>PINL | DDL7<br>PINL7 | DDL6<br>PINL6 | DDL5 | DDL4 | DDL3 | DDL2 | DDL1 | DDL0 | page 100 | | (0x109) | | | | PINL5<br>PORTK5 | PINL4<br>PORTK4 | PINL3 | PINL2 | PINL1 | PINL0 | page 100 | | (0x108) | PORTK<br>DDRK | PORTK7<br>DDK7 | PORTK6<br>DDK6 | DDK5 | | PORTK3<br>DDK3 | PORTK2<br>DDK2 | PORTK1 | PORTK0<br>DDK0 | page 99 | | (0x107) | | PINK7 | | | DDK4 | | | DDK1 | | page 99 | | (0x106) | PINK | | PINK6 | PINK5 | PINK4 | PINK3 | PINK2 | PINK1 | PINK0 | page 99 | | (0x105) | PORTJ<br>DDRJ | PORTJ7<br>DDJ7 | PORTJ6 | PORTJ5 | PORTJ4<br>DDJ4 | PORTJ3<br>DDJ3 | PORTJ2<br>DDJ2 | PORTJ1<br>DDJ1 | PORTJ0<br>DDJ0 | page 99 | | (0x104)<br>(0x103) | PINJ | PINJ7 | DDJ6<br>PINJ6 | DDJ5<br>PINJ5 | PINJ4 | PINJ3 | PINJ2 | PINJ1 | PINJ0 | page 99 | | (0x103)<br>(0x102) | PORTH | PINJ/<br>PORTH7 | PORTH6 | PORTH5 | PINJ4<br>PORTH4 | PORTH3 | PORTH2 | PORTH1 | PORTH0 | page 99<br>page 98 | | (0x102)<br>(0x101) | DDRH | DDH7 | DDH6 | DDH5 | DDH4 | DDH3 | DDH2 | DDH1 | DDH0 | | | (00.101) | חטטם | חחח/ | מחחח | פחחם | DDH4 | מחמ | אחטט | וחחו | חחח | page 99 | | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | |-------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------------|-----------------------|--------------------------------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | (0x78) | ADCL | | • | | ADC Data Re | egister Low byte | • | | • | page 286 | | (0x77) | Reserved | - | - | - | - | - | - | - | - | | | (0x76) | Reserved | - | - | - | - | - | - | - | - | | | (0x75) | XMCRB | XMBK | - | - | - | - | XMM2 | XMM1 | XMM0 | page 38 | | (0x74) | XMCRA | SRE | SRL2 | SRL1 | SRL0 | SRW11 | SRW10 | SRW01 | SRW00 | page 36 | | (0x73) | TIMSK5 | - | - | ICIE5 | - | OCIE5C | OCIE5B | OCIE5A | TOIE5 | page 162 | | (0x72) | TIMSK4 | - | - | ICIE4 | - | OCIE4C | OCIE4B | OCIE4A | TOIE4 | page 161 | | (0x71) | TIMSK3<br>TIMSK2 | - | - | ICIE3 | - | OCIE3C | OCIE3B<br>OCIE2B | OCIE3A<br>OCIE2A | TOIE3<br>TOIE2 | page 161 | | (0x70)<br>(0x6F) | TIMSK1 | - | - | ICIE1 | _ | OCIE1C | OCIE2B<br>OCIE1B | OCIE1A | TOIE2 | page 188 | | (0x6F) | TIMSK0 | - | _ | ICIE1 | _ | OCIETO | OCIE1B<br>OCIE0B | OCIE1A<br>OCIE0A | TOIE0 | page 161<br>page 131 | | (0x6D) | PCMSK2 | PCINT23 | PCINT22 | PCINT21 | PCINT20 | PCINT19 | PCINT18 | PCINT17 | PCINT16 | page 113 | | (0x6C) | PCMSK1 | PCINT15 | PCINT14 | PCINT13 | PCINT12 | PCINT11 | PCINT10 | PCINT9 | PCINT8 | page 113 | | (0x6B) | PCMSK0 | PCINT7 | PCINT6 | PCINT5 | PCINT4 | PCINT3 | PCINT2 | PCINT1 | PCINT0 | page 114 | | (0x6A) | EICRB | ISC71 | ISC70 | ISC61 | ISC60 | ISC51 | ISC50 | ISC41 | ISC40 | page 110 | | (0x69) | EICRA | ISC31 | ISC30 | ISC21 | ISC20 | ISC11 | ISC10 | ISC01 | ISC00 | page 110 | | (0x68) | PCICR | - | - | - | - | - | PCIE2 | PCIE1 | PCIE0 | page 112 | | (0x67) | Reserved | - | - | - | - | - | - | - | - | | | (0x66) | OSCCAL | | | | Oscillator Cal | ibration Register | | | | page 48 | | (0x65) | PRR1 | - | - | PRTIM5 | PRTIM4 | PRTIM3 | PRUSART3 | PRUSART2 | PRUSART1 | page 56 | | (0x64) | PRR0 | PRTWI | PRTIM2 | PRTIM0 | - | PRTIM1 | PRSPI | PRUSART0 | PRADC | page 55 | | (0x63) | Reserved | - | - | - | 1- | - | - | - | - | | | (0x62) | Reserved | - | - | - | - | - | - | - | - | | | (0x61) | CLKPR | CLKPCE | - | - | - | CLKPS3 | CLKPS2 | CLKPS1 | CLKPS0 | page 48 | | (0x60) | WDTCSR | WDIF | WDIE | WDP3 | WDCE | WDE | WDP2 | WDP1 | WDP0 | page 65 | | 0x3F (0x5F) | SREG | I | Т | Н | S | V | N | Z | С | page 13 | | 0x3E (0x5E) | SPH | SP15 | SP14 | SP13 | SP12 | SP11 | SP10 | SP9 | SP8 | page 15 | | 0x3D (0x5D) | SPL | SP7 | SP6 | SP5 | SP4 | SP3 | SP2 | SP1 | SP0 | page 15 | | 0x3C (0x5C) | EIND | - | - | - | - | - | - | - | EIND0 | page 16 | | 0x3B (0x5B) | RAMPZ | - | - | - | - | - | - | RAMPZ1 | RAMPZ0 | page 16 | | 0x3A (0x5A) | Reserved | - | - | - | - | - | - | - | - | | | 0x39 (0x59) | Reserved | - | - | - | - | - | - | - | - | | | 0x38 (0x58)<br>0x37 (0x57) | Reserved<br>SPMCSR | SPMIE | RWWSB | SIGRD | RWWSRE | BLBSET | PGWRT | PGERS | SPMEN | page 323 | | 0x36 (0x56) | Reserved | SFIVILE - | - NWW3B | SIGND | - NWWSNE | BLB3E1 | - FGWN1 | - FGENS | SFIVIEIN - | page 323 | | 0x35 (0x55) | MCUCR | JTD | - | - | PUD | - | _ | IVSEL | IVCE | page 64, 108, 96, 301 | | 0x34 (0x54) | MCUSR | - | - | - | JTRF | WDRF | BORF | EXTRF | PORF | page 301 | | 0x33 (0x53) | SMCR | - | - | - | - | SM2 | SM1 | SM0 | SE | page 50 | | 0x32 (0x52) | Reserved | - | - | - | - | - | - | - | - | 110 | | 0x31 (0x51) | OCDR | OCDR7 | OCDR6 | OCDR5 | OCDR4 | OCDR3 | OCDR2 | OCDR1 | OCDR0 | page 294 | | 0x30 (0x50) | ACSR | ACD | ACBG | ACO | ACI | ACIE | ACIC | ACIS1 | ACIS0 | page 266 | | 0x2F (0x4F) | Reserved | - | - | - | - | - | - | - | - | | | 0x2E (0x4E) | SPDR | | | | SPI Da | ta Register | | | | page 199 | | 0x2D (0x4D) | SPSR | SPIF | WCOL | - | - | - | - | - | SPI2X | page 198 | | 0x2C (0x4C) | SPCR | SPIE | SPE | DORD | MSTR | CPOL | CPHA | SPR1 | SPR0 | page 197 | | 0x2B (0x4B) | GPIOR2 | | | | General Purpo | se I/O Register 2 | ! | | | page 36 | | 0x2A (0x4A) | GPIOR1 | | | | General Purpo | se I/O Register 1 | | | | page 36 | | 0x29 (0x49) | Reserved | - | - | - | - | - | - | - | - | | | 0x28 (0x48) | OCR0B | | | Tin | ner/Counter0 Out | out Compare Reg | ietar R | | | page 130 | | 0x27 (0x47) | | | | | | Timer/Counter0 Output Compare Register A | | | | | | 0x26 (0x46) | OCR0A | | | | ner/Counter0 Out | out Compare Reg | | | | page 130 | | 0x25 (0x45) | OCR0A<br>TCNT0 | F005: | I 5005- | | ner/Counter0 Out | out Compare Reg<br>unter0 (8 Bit) | ister A | 0001 | 0005 | page 130 | | . , | OCR0A<br>TCNT0<br>TCCR0B | FOCOA | FOC0B | Tin | ner/Counter0 Outp | out Compare Reg<br>unter0 (8 Bit)<br>WGM02 | ister A | CS01 | CS00 | page 130<br>page 129 | | 0x24 (0x44) | OCR0A TCNT0 TCCR0B TCCR0A | COM0A1 | COM0A0 | | ner/Counter0 Out | out Compare Reg<br>unter0 (8 Bit) | ister A | WGM01 | WGM00 | page 130<br>page 129<br>page 126 | | 0x24 (0x44)<br>0x23 (0x43) | OCR0A TCNT0 TCCR0B TCCR0A GTCCR | COM0A1<br>TSM | COM0A0 | -<br>COM0B1 | ner/Counter0 Outp | out Compare Reg<br>unter0 (8 Bit)<br>WGM02 | CS02 | WGM01<br>PSRASY | WGM00<br>PSRSYNC | page 130<br>page 129<br>page 126<br>page 166, 189 | | 0x24 (0x44)<br>0x23 (0x43)<br>0x22 (0x42) | OCR0A TCNT0 TCCR0B TCCR0A GTCCR EEARH | COM0A1 | COM0A0 | -<br>COM0B1<br>- | ner/Counter0 Outp | out Compare Reg<br>unter0 (8 Bit)<br>WGM02<br>-<br>- | CS02 EEPROM Address | WGM01<br>PSRASY | WGM00<br>PSRSYNC | page 130<br>page 129<br>page 126<br>page 166, 189<br>page 34 | | 0x24 (0x44)<br>0x23 (0x43)<br>0x22 (0x42)<br>0x21 (0x41) | OCR0A TCNT0 TCCR0B TCCR0A GTCCR EEARH EEARL | COM0A1<br>TSM | COM0A0 | -<br>COM0B1<br>- | ner/Counter0 Outu Timer/Co COM0B0 EEPROM Addres | out Compare Regunter0 (8 Bit) WGM02 s Register Low B | CS02 EEPROM Address | WGM01<br>PSRASY | WGM00<br>PSRSYNC | page 130<br>page 129<br>page 126<br>page 166, 189<br>page 34<br>page 34 | | 0x24 (0x44)<br>0x23 (0x43)<br>0x22 (0x42)<br>0x21 (0x41)<br>0x20 (0x40) | OCR0A TCNT0 TCCR0B TCCR0A GTCCR EEARH EEARL EEDR | COM0A1<br>TSM | COM0A0<br>-<br>- | -<br>COM0B1<br>- | ner/Counter0 Out Timer/Co - COM0B0 - EEPROM Addres | out Compare Regunter0 (8 Bit) WGM02 s Register Low B | CS02 EEPROM Address | WGM01<br>PSRASY<br>s Register High B | WGM00<br>PSRSYNC<br>/te | page 130<br>page 129<br>page 126<br>page 166, 189<br>page 34<br>page 34<br>page 34 | | 0x24 (0x44)<br>0x23 (0x43)<br>0x22 (0x42)<br>0x21 (0x41)<br>0x20 (0x40)<br>0x1F (0x3F) | OCR0A TCNT0 TCCR0B TCCR0A GTCCR EEARH EEARL EEDR EECR | COM0A1<br>TSM | COM0A0 | COM0B1 | ner/Counter0 Out Timer/Co - COM0B0 - EEPROM Addres EEPROM EEPM0 | out Compare Regunter0 (8 Bit) WGM02 s Register Low B Data Register EERIE | CS02 EEPROM Address yte EEMPE | WGM01<br>PSRASY | WGM00<br>PSRSYNC | page 130<br>page 129<br>page 126<br>page 166, 189<br>page 34<br>page 34<br>page 34<br>page 34 | | 0x24 (0x44)<br>0x23 (0x43)<br>0x22 (0x42)<br>0x21 (0x41)<br>0x20 (0x40)<br>0x1F (0x3F)<br>0x1E (0x3E) | OCR0A TCNT0 TCCR0B TCCR0A GTCCR EEARH EEARL EEDR EECR GPIOR0 | COM0A1<br>TSM | COM0A0<br>-<br>-<br>- | - COM0B1 EEPM1 | ner/Counter0 Out Timer/Co COM0B0 EEPROM Addres EEPROM EEPM0 General Purpo | out Compare Regunter0 (8 Bit) WGM02 s Register Low B Data Register EERIE use I/O Register 0 | CS02 EEPROM Address yte EEMPE | WGM01<br>PSRASY<br>s Register High B | WGM00 PSRSYNC /te EERE | page 130 page 129 page 126 page 166, 189 page 34 page 34 page 34 page 34 page 34 | | 0x24 (0x44)<br>0x23 (0x43)<br>0x22 (0x42)<br>0x21 (0x41)<br>0x20 (0x40)<br>0x1F (0x3F)<br>0x1E (0x3E)<br>0x1D (0x3D) | OCR0A TCNT0 TCCR0B TCCR0A GTCCR EEARH EEARL EEDR EECR GPIOR0 EIMSK | COM0A1 TSM INT7 | COM0A0 INT6 | - COM0B1 EEPM1 | ner/Counter0 Out Timer/Co COM0B0 EEPROM Addres EEPROM EEPM0 General Purpo | out Compare Regunter0 (8 Bit) WGM02 s Register Low B Data Register EERIE use I/O Register 0 INT3 | CS02 EEPROM Address yte EEMPE | WGM01 PSRASY Register High B | WGM00 PSRSYNC /te EERE INT0 | page 130 page 129 page 126 page 166, 189 page 34 page 34 page 34 page 34 page 34 page 36 page 111 | | 0x24 (0x44)<br>0x23 (0x43)<br>0x22 (0x42)<br>0x21 (0x41)<br>0x20 (0x40)<br>0x1F (0x3F)<br>0x1E (0x3E)<br>0x1D (0x3D)<br>0x1C (0x3C) | OCR0A TCNT0 TCCR0B TCCR0A GTCCR EEARH EEARL EEDR EECR GPIOR0 EIMSK EIFR | COM0A1<br>TSM | COM0A0<br>-<br>-<br>- | - COM0B1 EEPM1 | ner/Counter0 Out Timer/Co COM0B0 EEPROM Addres EEPROM EEPM0 General Purpo | out Compare Regunter0 (8 Bit) WGM02 s Register Low B Data Register EERIE use I/O Register 0 | CS02 EEPROM Address yte EEMPE INT2 INTF2 | WGM01 PSRASY Register High B | WGM00 PSRSYNC /te EERE INTO INTF0 | page 130 page 129 page 126 page 166, 189 page 34 page 34 page 34 page 34 page 34 page 31 page 31 page 31 | | 0x24 (0x44) 0x23 (0x43) 0x22 (0x42) 0x21 (0x41) 0x20 (0x40) 0x1F (0x3F) 0x1E (0x3E) 0x1D (0x3D) 0x1C (0x3C) 0x1B (0x3B) | OCR0A TCNT0 TCCR0B TCCR0A GTCCR EEARH EEARL EEDR EECR GPIOR0 EIMSK | COM0A1 TSM INT7 INTF7 | COM0A0 INT6 INTF6 | COMOB1 EEPM1 INT5 INTF5 | ner/Counter0 Out Timer/Co COM0B0 EEPROM Addres EEPROM EEPM0 General Purpo INT4 | out Compare Regunter0 (8 Bit) WGM02 s Register Low B Data Register EERIE use I/O Register 0 INT3 | CS02 EEPROM Address yte EEMPE | WGM01 PSRASY Register High B | WGM00 PSRSYNC /te EERE INTO INTF0 PCIF0 | page 130 page 129 page 126 page 166, 189 page 34 page 34 page 34 page 34 page 34 page 31 page 111 page 112 page 113 | | 0x24 (0x44)<br>0x23 (0x43)<br>0x22 (0x42)<br>0x21 (0x41)<br>0x20 (0x40)<br>0x1F (0x3F)<br>0x1E (0x3E)<br>0x1D (0x3D)<br>0x1C (0x3C) | OCR0A TCNT0 TCCR0B TCCR0A GTCCR EEARH EEARL EEDR EECR GPIOR0 EIMSK EIFR PCIFR | COM0A1 TSM INT7 INTF7 | COMOAO INT6 INTF6 - | COMOB1 EEPM1 INT5 INTF5 | ner/Counter0 Out Timer/Co COM0B0 EEPROM Addres EEPROM EEPM0 General Purpo INT4 INTF4 | out Compare Regunter0 (8 Bit) WGM02 s Register Low B Data Register EERIE ISEE I/O Register 0 INT3 INTF3 | CS02 EEPROM Address yte EEMPE INT2 INTF2 PCIF2 | WGM01 PSRASY Register High B EEPE INT1 INTF1 PCIF1 | WGM00 PSRSYNC /te EERE INTO INTF0 | page 130 page 129 page 126 page 166, 189 page 34 page 34 page 34 page 34 page 34 page 31 page 111 page 112 page 113 page 162 | | 0x24 (0x44) 0x23 (0x43) 0x22 (0x42) 0x21 (0x41) 0x20 (0x40) 0x1F (0x3F) 0x1E (0x3E) 0x1D (0x3D) 0x1C (0x3C) 0x1B (0x3A) | OCROA TCNTO TCCROB TCCROA GTCCR EEARH EEARL EEDR EECR GPIORO EIMSK EIFR PCIFR TIFRS | COM0A1 TSM INT7 INTF7 | COMOAO INT6 INTF6 | COM0B1 EEPM1 INT5 INTF5 - ICF5 | ner/Counter0 Out Timer/Co COM0B0 - EEPROM Addres EEPROM I EEPM0 General Purpo INT4 INTF4 | out Compare Regunter0 (8 Bit) WGM02 | CS02 EEPROM Address yte EEMPE INT2 INTF2 PCIF2 OCF5B | WGM01 PSRASY Register High B EEPE INT1 INTF1 PCIF1 OCF5A | WGM00 PSRSYNC /te EERE INTO INTF0 PCIF0 TOV5 | page 130 page 129 page 126 page 166, 189 page 34 page 34 page 34 page 34 page 34 page 31 page 111 page 112 page 113 | | 0x24 (0x44) 0x23 (0x43) 0x22 (0x42) 0x21 (0x41) 0x20 (0x40) 0x1F (0x3F) 0x1E (0x3E) 0x1D (0x3D) 0x1C (0x3C) 0x1B (0x3A) 0x1A (0x3A) 0x19 (0x39) | OCR0A TCNT0 TCCR0B TCCR0A GTCCR EEARH EEARL EEDR GPIOR0 EIMSK EIFR PCIFR TIFR5 TIFR4 | COM0A1 TSM INT7 INTF7 | COMOAO INT6 INTF6 | COM0B1 EEPM1 INT5 INTF5 - ICF5 ICF4 | ner/Counter0 Out Timer/Co | out Compare Regulator (8 Bit) WGM02 | CS02 EEPROM Address yte EEMPE INT2 INTF2 PCIF2 OCF5B OCF4B | WGM01 PSRASY Register High B | WGM00 PSRSYNC /te EERE INTO INTFO PCIFO TOV5 TOV4 | page 130 page 129 page 126 page 166, 189 page 34 page 34 page 34 page 34 page 31 page 31 page 31 page 111 page 112 page 113 page 162 page 162 | | 0x24 (0x44) 0x23 (0x43) 0x22 (0x42) 0x21 (0x41) 0x20 (0x40) 0x1F (0x3F) 0x1E (0x3E) 0x1D (0x3D) 0x1C (0x3C) 0x1B (0x3A) 0x1A (0x3A) 0x19 (0x39) 0x18 (0x38) | OCROA TCNTO TCCROB TCCROA GTCCR EEARH EEARL EEDR EECR GPIORO EIMSK EIFR PCIFR TIFRS TIFR4 TIFR3 | COM0A1 TSM INT7 INTF7 | COMOAO INT6 INTF6 | COM0B1 EEPM1 INT5 INTF5 - ICF5 ICF4 ICF3 | ner/Counter0 Out Timer/Co | out Compare Regulator (8 Bit) WGM02 | CS02 | WGM01 PSRASY Register High B | WGM00 PSRSYNC /te EERE INTO INTF0 PCIF0 TOV5 TOV4 TOV3 | page 130 page 129 page 126 page 166, 189 page 34 page 34 page 34 page 34 page 31 page 31 page 31 page 111 page 112 page 113 page 162 page 162 page 162 | | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | |-------------|-------|--------|--------|--------|--------|--------|--------|--------|--------|---------| | 0x14 (0x34) | PORTG | - | - | PORTG5 | PORTG4 | PORTG3 | PORTG2 | PORTG1 | PORTG0 | page 98 | | 0x13 (0x33) | DDRG | - | - | DDG5 | DDG4 | DDG3 | DDG2 | DDG1 | DDG0 | page 98 | | 0x12 (0x32) | PING | - | - | PING5 | PING4 | PING3 | PING2 | PING1 | PING0 | page 98 | | 0x11 (0x31) | PORTF | PORTF7 | PORTF6 | PORTF5 | PORTF4 | PORTF3 | PORTF2 | PORTF1 | PORTF0 | page 97 | | 0x10 (0x30) | DDRF | DDF7 | DDF6 | DDF5 | DDF4 | DDF3 | DDF2 | DDF1 | DDF0 | page 98 | | 0x0F (0x2F) | PINF | PINF7 | PINF6 | PINF5 | PINF4 | PINF3 | PINF2 | PINF1 | PINF0 | page 98 | | 0x0E (0x2E) | PORTE | PORTE7 | PORTE6 | PORTE5 | PORTE4 | PORTE3 | PORTE2 | PORTE1 | PORTE0 | page 97 | | 0x0D (0x2D) | DDRE | DDE7 | DDE6 | DDE5 | DDE4 | DDE3 | DDE2 | DDE1 | DDE0 | page 97 | | 0x0C (0x2C) | PINE | PINE7 | PINE6 | PINE5 | PINE4 | PINE3 | PINE2 | PINE1 | PINE0 | page 98 | | 0x0B (0x2B) | PORTD | PORTD7 | PORTD6 | PORTD5 | PORTD4 | PORTD3 | PORTD2 | PORTD1 | PORTD0 | page 97 | | 0x0A (0x2A) | DDRD | DDD7 | DDD6 | DDD5 | DDD4 | DDD3 | DDD2 | DDD1 | DDD0 | page 97 | | 0x09 (0x29) | PIND | PIND7 | PIND6 | PIND5 | PIND4 | PIND3 | PIND2 | PIND1 | PIND0 | page 97 | | 0x08 (0x28) | PORTC | PORTC7 | PORTC6 | PORTC5 | PORTC4 | PORTC3 | PORTC2 | PORTC1 | PORTC0 | page 97 | | 0x07 (0x27) | DDRC | DDC7 | DDC6 | DDC5 | DDC4 | DDC3 | DDC2 | DDC1 | DDC0 | page 97 | | 0x06 (0x26) | PINC | PINC7 | PINC6 | PINC5 | PINC4 | PINC3 | PINC2 | PINC1 | PINC0 | page 97 | | 0x05 (0x25) | PORTB | PORTB7 | PORTB6 | PORTB5 | PORTB4 | PORTB3 | PORTB2 | PORTB1 | PORTB0 | page 96 | | 0x04 (0x24) | DDRB | DDB7 | DDB6 | DDB5 | DDB4 | DDB3 | DDB2 | DDB1 | DDB0 | page 96 | | 0x03 (0x23) | PINB | PINB7 | PINB6 | PINB5 | PINB4 | PINB3 | PINB2 | PINB1 | PINB0 | page 96 | | 0x02 (0x22) | PORTA | PORTA7 | PORTA6 | PORTA5 | PORTA4 | PORTA3 | PORTA2 | PORTA1 | PORTA0 | page 96 | | 0x01 (0x21) | DDRA | DDA7 | DDA6 | DDA5 | DDA4 | DDA3 | DDA2 | DDA1 | DDA0 | page 96 | | 0x00 (0x20) | PINA | PINA7 | PINA6 | PINA5 | PINA4 | PINA3 | PINA2 | PINA1 | PINA0 | page 96 | - Notes: 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written. - 2. I/O registers within the address range \$00 \$1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions. - 3. Some of the status flags are cleared by writing a logical one to them. Note that the CBI and SBI instructions will operate on all bits in the I/O register, writing a one back into any flag read as set, thus clearing the flag. The CBI and SBI instructions work with registers 0x00 to 0x1F only. - 4. When using the I/O specific commands IN and OUT, the I/O addresses \$00 \$3F must be used. When addressing I/O registers as data space using LD and ST instructions, \$20 must be added to these addresses. The ATmega640/1280/1281/2560/2561 is a complex microcontroller with more peripheral units than can be supported within the 64 location reserved in Opcode for the IN and OUT instructions. For the Extended I/O space from \$60 - \$1FF in SRAM, only the ST/STS/STD and LD/LDS/LDD instructions can be used. # 8. Instruction Set Summary | Mnemonics | Operands | Description | Operation | Flags | #Clocks | |------------------|-------------------|------------------------------------------|-------------------------------------------------------|---------------|---------| | ARITHMETIC AND L | OGIC INSTRUCTIONS | | • | | | | ADD | Rd, Rr | Add two Registers | $Rd \leftarrow Rd + Rr$ | Z, C, N, V, H | 1 | | ADC | Rd, Rr | Add with Carry two Registers | $Rd \leftarrow Rd + Rr + C$ | Z, C, N, V, H | 1 | | ADIW | Rdl,K | Add Immediate to Word | Rdh:Rdl ← Rdh:Rdl + K | Z, C, N, V, S | 2 | | SUB | Rd, Rr | Subtract two Registers | Rd ← Rd - Rr | Z, C, N, V, H | 1 | | SUBI | Rd, K | Subtract Constant from Register | Rd ← Rd - K | Z, C, N, V, H | 1 | | SBC | Rd, Rr | Subtract with Carry two Registers | Rd ← Rd - Rr - C | Z, C, N, V, H | 1 | | SBCI | Rd, K | Subtract with Carry Constant from Reg. | Rd ← Rd - K - C | Z, C, N, V, H | 1 | | SBIW | Rdl,K | Subtract Immediate from Word | Rdh:Rdl ← Rdh:Rdl - K | Z, C, N, V, S | 2 | | AND | Rd, Rr | Logical AND Registers | $Rd \leftarrow Rd \bullet Rr$ | Z, N, V | 1 | | ANDI | Rd, K | Logical AND Register and Constant | $Rd \leftarrow Rd \bullet K$ | Z, N, V | 1 | | OR | Rd, Rr | Logical OR Registers | $Rd \leftarrow Rd v Rr$ | Z, N, V | 1 | | ORI | Rd, K | Logical OR Register and Constant | $Rd \leftarrow Rd \ v \ K$ | Z, N, V | 1 | | EOR | Rd, Rr | Exclusive OR Registers | $Rd \leftarrow Rd \oplus Rr$ | Z, N, V | 1 | | COM | Rd | One's Complement | $Rd \leftarrow 0xFF - Rd$ | Z, C, N, V | 1 | | NEG | Rd | Two's Complement | Rd ← 0x00 – Rd | Z, C, N, V, H | 1 | | SBR | Rd,K | Set Bit(s) in Register | $Rd \leftarrow Rd v K$ | Z, N, V | 1 | | CBR | Rd,K | Clear Bit(s) in Register | $Rd \leftarrow Rd \bullet (0xFF - K)$ | Z, N, V | 1 | | INC | Rd | Increment | Rd ← Rd + 1 | Z, N, V | 1 | | DEC | Rd | Decrement | Rd ← Rd – 1 | Z, N, V | 1 | | TST | Rd | Test for Zero or Minus | $Rd \leftarrow Rd \bullet Rd$ | Z, N, V | 1 | | CLR | Rd | Clear Register | $Rd \leftarrow Rd \oplus Rd$ | Z, N, V | 1 | | SER | Rd | Set Register | $Rd \leftarrow 0xFF$ | None | 1 | | MUL | Rd, Rr | Multiply Unsigned | R1:R0 $\leftarrow$ Rd x Rr | Z, C | 2 | | MULS | Rd, Rr | Multiply Signed | R1:R0 $\leftarrow$ Rd x Rr | Z, C | 2 | | MULSU | Rd, Rr | Multiply Signed with Unsigned | $R1:R0 \leftarrow Rd \times Rr$ | Z, C | 2 | | FMUL | Rd, Rr | Fractional Multiply Unsigned | $R1:R0 \leftarrow (Rd \times Rr) << 1$ | Z, C | 2 | | FMULS | Rd, Rr | Fractional Multiply Signed | $R1:R0 \leftarrow (Rd \times Rr) << 1$ | Z, C | 2 | | FMULSU | Rd, Rr | Fractional Multiply Signed with Unsigned | $R1:R0 \leftarrow (Rd \times Rr) << 1$ | Z, C | 2 | | BRANCH INSTRUCT | TIONS | | | | | | RJMP | k | Relative Jump | PC ← PC + k + 1 | None | 2 | | IJMP | | Indirect Jump to (Z) | PC ← Z | None | 2 | | EIJMP | | Extended Indirect Jump to (Z) | PC ←(EIND:Z) | None | 2 | | JMP | k | Direct Jump | PC ← k | None | 3 | | RCALL | k | Relative Subroutine Call | PC ← PC + k + 1 | None | 4 | | ICALL | | Indirect Call to (Z) | PC ← Z | None | 4 | | EICALL | | Extended Indirect Call to (Z) | PC ←(EIND:Z) | None | 4 | | CALL | k | Direct Subroutine Call | PC ← k | None | 5 | | RET | | Subroutine Return | PC ← STACK | None | 5 | | RETI | | Interrupt Return | PC ← STACK | I | 5 | | CPSE | Rd,Rr | Compare, Skip if Equal | if (Rd = Rr) PC ← PC + 2 or 3 | None | 1/2/3 | | CP | Rd,Rr | Compare | Rd – Rr | Z, N, V, C, H | 1 | | CPC | Rd,Rr | Compare with Carry | Rd – Rr – C | Z, N, V, C, H | 1 | | CPI | Rd,K | Compare Register with Immediate | Rd – K | Z, N, V, C, H | 1 | | SBRC | Rr, b | Skip if Bit in Register Cleared | if (Rr(b)=0) PC ← PC + 2 or 3 | None | 1/2/3 | | SBRS | Rr, b | Skip if Bit in Register is Set | if (Rr(b)=1) PC ← PC + 2 or 3 | None | 1/2/3 | | SBIC | P, b | Skip if Bit in I/O Register Cleared | if $(P(b)=0)$ PC $\leftarrow$ PC + 2 or 3 | None | 1/2/3 | | SBIS | P, b | Skip if Bit in I/O Register is Set | if (P(b)=1) PC ← PC + 2 or 3 | None | 1/2/3 | | BRBS | s, k | Branch if Status Flag Set | if (SREG(s) = 1) then PC←PC+k + 1 | None | 1/2 | | BRBC | s, k | Branch if Status Flag Cleared | if (SREG(s) = 0) then PC←PC+k + 1 | None | 1/2 | | BREQ | k | Branch if Equal | if $(Z = 1)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRNE | k | Branch if Not Equal | if $(Z = 0)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRCS | k | Branch if Carry Set | if (C = 1) then PC ← PC + k + 1 | None | 1/2 | | BRCC | k | Branch if Carry Cleared | if (C = 0) then PC $\leftarrow$ PC + k + 1 | None | 1/2 | | BRSH | k | Branch if Same or Higher | if $(C = 0)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRLO | k | Branch if Lower | if (C = 1) then PC ← PC + k + 1 | None | 1/2 | | BRMI | k | Branch if Minus | if (N = 1) then PC ← PC + k + 1 | None | 1/2 | | BRPL | k | Branch if Plus | if (N = 0) then PC $\leftarrow$ PC + k + 1 | None | 1/2 | | BRGE | k | Branch if Greater or Equal, Signed | if $(N \oplus V = 0)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRLT | k | Branch if Less Than Zero, Signed | if (N ⊕ V= 1) then PC ← PC + k + 1 | None | 1/2 | | BRHS | k | Branch if Half Carry Flag Set | if (H = 1) then PC ← PC + k + 1 | None | 1/2 | | BRHC | k | Branch if Half Carry Flag Cleared | if (H = 0) then PC ← PC + k + 1 | None | 1/2 | | BRTS | k | Branch if T Flag Set | if (T = 1) then PC $\leftarrow$ PC + k + 1 | None | 1/2 | | BRTC | k | Branch if T Flag Cleared | if $(T = 0)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRVS | k | Branch if Overflow Flag is Set | if $(V = 1)$ then PC $\leftarrow$ PC + k + 1 | None | 1/2 | | Mnemonics | Operands | Description | Operation | Flags | #Clocks | |-----------------|-----------|-------------------------|------------------------------------------|-------|---------| | OUT | P, Rr | Out Port | P ← Rr | None | 1 | | PUSH | Rr | Push Register on Stack | STACK ← Rr | None | 2 | | POP | Rd | Pop Register from Stack | Rd ← STACK | None | 2 | | MCU CONTROL INS | TRUCTIONS | | | | | | NOP | | No Operation | | None | 1 | | SLEEP | | Sleep | (see specific descr. for Sleep function) | None | 1 | | WDR | | Watchdog Reset | (see specific descr. for WDR/timer) | None | 1 | | BREAK | | Break | For On-chip Debug Only | None | N/A | EICALL and EIJMP do not exist in ATmega640/1280/1281. ELPM does not exist in ATmega640. Note: ### 9.2 ATmega1280 | Speed [MHz] <sup>(2)</sup> | Power Supply | Ordering Code | Package <sup>(1)(3)</sup> | Operation Range | |----------------------------|--------------|----------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------| | 8 | 1.8V - 5.5V | ATmega1280V-8AU<br>ATmega1280V-8AUR <sup>(4)</sup><br>ATmega1280V-8CU<br>ATmega1280V-8CUR <sup>(4)</sup> | 100A<br>100A<br>100C1<br>100C1 | Industrial (-40°C to 85°C) | | 16 | 2.7V - 5.5V | ATmega1280-16AU<br>ATmega1280-16AUR <sup>(4)</sup><br>ATmega1280-16CU<br>ATmega1280-16CUR <sup>(4)</sup> | 100A<br>100A<br>100C1<br>100C1 | industrial (-40 C to 65 C) | Notes: 1. This device can also be supplied in wafer form. Contact your local Atmel sales office for detailed ordering information and minimum quantities. - 2. See "Speed Grades" on page 357. - 3. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green. - 4. Tape & Reel. | | Package Type | |-------|-------------------------------------------------------------------| | 100A | 100-lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP) | | 100C1 | 100-ball, Chip Ball Grid Array (CBGA) | #### ATmega1281 9.3 | Speed [MHz] <sup>(2)</sup> | Power Supply | Ordering Code | Package <sup>(1)(3)</sup> | Operation Range | |----------------------------|--------------|----------------------------------------------------------------------------------------------------------|----------------------------|-----------------| | 8 | 1.8 - 5.5V | ATmega1281V-8AU<br>ATmega1281V-8AUR <sup>(4)</sup><br>ATmega1281V-8MU<br>ATmega1281V-8MUR <sup>(4)</sup> | 64A<br>64A<br>64M2<br>64M2 | Industrial | | 16 | 2.7 - 5.5V | ATmega1281-16AU<br>ATmega1281-16AUR <sup>(4)</sup><br>ATmega1281-16MU<br>ATmega1281-16MUR <sup>(4)</sup> | 64A<br>64A<br>64M2<br>64M2 | (-40°C to 85°C) | - Notes: 1. This device can also be supplied in wafer form. Contact your local Atmel sales office for detailed ordering information and minimum quantities. - 2. See "Speed Grades" on page 357. - 3. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green. - 4. Tape & Reel. | Package Type | | | | | | |--------------|--------------------------------------------------------------------------------------|--|--|--|--| | 64 <b>A</b> | 64-lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP) | | | | | | 64M2 | 64-pad, 9mm × 9mm × 1.0mm Body, Quad Flat No-lead/Micro Lead Frame Package (QFN/MLF) | | | | | ## 9.4 ATmega2560 | Speed [MHz] <sup>(2)</sup> | Power Supply | Ordering Code | Package <sup>(1)(3)</sup> | Operation Range | |----------------------------|--------------|----------------------------------------------------------------------------------------------------------|--------------------------------|----------------------------| | 8 | 1.8V - 5.5V | ATmega2560V-8AU<br>ATmega2560V-8AUR <sup>(4)</sup><br>ATmega2560V-8CU<br>ATmega2560V-8CUR <sup>(4)</sup> | 100A<br>100A<br>100C1<br>100C1 | Industrial (-40°C to 85°C) | | 16 | 4.5V - 5.5V | ATmega2560-16AU<br>ATmega2560-16AUR <sup>(4)</sup><br>ATmega2560-16CU<br>ATmega2560-16CUR <sup>(4)</sup> | 100A<br>100A<br>100C1<br>100C1 | industrial (-40 0 to 65 0) | Notes: 1. This device can also be supplied in wafer form. Contact your local Atmel sales office for detailed ordering information and minimum quantities. - 2. See "Speed Grades" on page 357. - 3. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green. - 4. Tape & Reel. | | Package Type | |-------|-------------------------------------------------------------------| | 100A | 100-lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP) | | 100C1 | 100-ball, Chip Ball Grid Array (CBGA) | ## 9.5 ATmega2561 | Speed [MHz] <sup>(2)</sup> | Power Supply | Ordering Code | Package <sup>(1)(3)</sup> | Operation Range | |----------------------------|--------------|----------------------------------------------------------------------------------------------------------|----------------------------|-----------------| | 8 | 1.8V - 5.5V | ATmega2561V-8AU<br>ATmega2561V-8AUR <sup>(4)</sup><br>ATmega2561V-8MU<br>ATmega2561V-8MUR <sup>(4)</sup> | 64A<br>64A<br>64M2<br>64M2 | Industrial | | 16 | 4.5V - 5.5V | ATmega2561-16AU<br>ATmega2561-16AUR <sup>(4)</sup><br>ATmega2561-16MU<br>ATmega2561-16MUR <sup>(4)</sup> | 64A<br>64A<br>64M2<br>64M2 | (-40°C to 85°C) | Notes: 1. This device can also be supplied in wafer form. Contact your local Atmel sales office for detailed ordering information and minimum quantities. - 2. See "Speed Grades" on page 357. - 3. Pb-free packaging, complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green. - 4. Tape & Reel. | Package Type | | | |--------------|--------------------------------------------------------------------------------------|--| | 64A | 64-lead, Thin (1.0mm) Plastic Gull Wing Quad Flat Package (TQFP) | | | 64M2 | 64-pad, 9mm × 9mm × 1.0mm Body, Quad Flat No-lead/Micro Lead Frame Package (QFN/MLF) | | ## 10. Packaging Information ### 10.1 100A ### **COMMON DIMENSIONS** (Unit of Measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|----------|-------|-------|--------| | Α | _ | _ | 1.20 | | | A1 | 0.05 | _ | 0.15 | | | A2 | 0.95 | 1.00 | 1.05 | | | D | 15.75 | 16.00 | 16.25 | | | D1 | 13.90 | 14.00 | 14.10 | Note 2 | | Е | 15.75 | 16.00 | 16.25 | | | E1 | 13.90 | 14.00 | 14.10 | Note 2 | | В | 0.17 | _ | 0.27 | | | С | 0.09 | _ | 0.20 | | | L | 0.45 | _ | 0.75 | | | е | 0.50 TYP | | | | #### Notes: - 1. This package conforms to JEDEC reference MS-026, Variation AED. - Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25 mm per side. Dimensions D1 and E1 are maximum plastic body size dimensions including mold mismatch. - 3. Lead coplanarity is 0.08 mm maximum. 2010-10-20 | | TITLE | DRAWING NO. | REV. | |----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-------------|------| | Atmel Package Drawlng Contact: packagedrawlngs@atmel.com | <b>100A</b> , 100-lead, 14 x 14 mm Body Size, 1.0 mm Body Thickness, 0.5 mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP) | 100A | D | ### 10.3 64A ### **COMMON DIMENSIONS** (Unit of measure = mm) | SYMBOL | MIN | NOM | MAX | NOTE | |--------|----------|-------|-------|--------| | Α | _ | _ | 1.20 | | | A1 | 0.05 | _ | 0.15 | | | A2 | 0.95 | 1.00 | 1.05 | | | D | 15.75 | 16.00 | 16.25 | | | D1 | 13.90 | 14.00 | 14.10 | Note 2 | | Е | 15.75 | 16.00 | 16.25 | | | E1 | 13.90 | 14.00 | 14.10 | Note 2 | | В | 0.30 | _ | 0.45 | | | С | 0.09 | _ | 0.20 | | | L | 0.45 | _ | 0.75 | | | е | 0.80 TYP | | | | 2010-10-20 ### Notes: - 1. This package conforms to JEDEC reference MS-026, Variation AEB. - Dimensions D1 and E1 do not include mold protrusion. Allowable protrusion is 0.25mm per side. Dimensions D1 and E1 are maximum plastic body size dimensions including mold mismatch. TITLE 3. Lead coplanarity is 0.10mm maximum. | ∕tmel | 2325 Orchard | Parkway | |-------|--------------|---------| | | San Jose, CA | 95131 | | <b>64A</b> , 64-lead, 14 x 14mm Body Size, 1.0mm Body Thickness, | |------------------------------------------------------------------| | 0.8mm Lead Pitch, Thin Profile Plastic Quad Flat Package (TQFP | | DRAWING NO. | REV. | |-------------|------| | 64A | С | ### 10.4 64M2 ### 11. Errata ### 11.1 ATmega640 rev. B - Inaccurate ADC conversion in differential mode with 200x gain - · High current consumption in sleep mode ### 1. Inaccurate ADC conversion in differential mode with 200x gain With AVCC <3.6V, random conversions will be inaccurate. Typical absolute accuracy may reach 64 LSB. #### **Problem Fix/Workaround** None. ### 2. High current consumption in sleep mode If a pending interrupt cannot wake the part up from the selected sleep mode, the current consumption will increase during sleep when executing the SLEEP instruction directly after a SEI instruction. #### Problem Fix/Workaround Before entering sleep, interrupts not used to wake the part from the sleep mode should be disabled. ### 11.2 ATmega640 rev. A - Inaccurate ADC conversion in differential mode with 200x gain - High current consumption in sleep mode ### 1. Inaccurate ADC conversion in differential mode with 200x gain With AVCC <3.6V, random conversions will be inaccurate. Typical absolute accuracy may reach 64 LSB. #### Problem Fix/Workaround None. ### 2. High current consumption in sleep mode If a pending interrupt cannot wake the part up from the selected sleep mode, the current consumption will increase during sleep when executing the SLEEP instruction directly after a SEI instruction. #### **Problem Fix/Workaround** Before entering sleep, interrupts not used to wake the part from the sleep mode should be disabled. ### 11.3 ATmega1280 rev. B · High current consumption in sleep mode ### 1. High current consumption in sleep mode If a pending interrupt cannot wake the part up from the selected sleep mode, the current consumption will increase during sleep when executing the SLEEP instruction directly after a SEI instruction. ### **Problem Fix/Workaround** Before entering sleep, interrupts not used to wake the part from the sleep mode should be disabled. ### 11.4 ATmega1280 rev. A - Inaccurate ADC conversion in differential mode with 200x gain - High current consumption in sleep mode #### 1. Inaccurate ADC conversion in differential mode with 200x gain With AVCC <3.6V, random conversions will be inaccurate. Typical absolute accuracy may reach 64 LSB. #### Problem Fix/Workaround None. ### 2. High current consumption in sleep mode If a pending interrupt cannot wake the part up from the selected sleep mode, the current consumption will increase during sleep when executing the SLEEP instruction directly after a SEI instruction. #### **Problem Fix/Workaround** Before entering sleep, interrupts not used to wake the part from the sleep mode should be disabled. ### 11.5 ATmega1281 rev. B · High current consumption in sleep mode ### 1. High current consumption in sleep mode If a pending interrupt cannot wake the part up from the selected sleep mode, the current consumption will increase during sleep when executing the SLEEP instruction directly after a SEI instruction. #### Problem Fix/Workaround Before entering sleep, interrupts not used to wake the part from the sleep mode should be disabled. ### 11.6 ATmega1281 rev. A - Inaccurate ADC conversion in differential mode with 200x gain - High current consumption in sleep mode ### 1. Inaccurate ADC conversion in differential mode with 200x gain With AVCC <3.6V, random conversions will be inaccurate. Typical absolute accuracy may reach 64 LSB. #### Problem Fix/Workaround None. ### 2. High current consumption in sleep mode If a pending interrupt cannot wake the part up from the selected sleep mode, the current consumption will increase during sleep when executing the SLEEP instruction directly after a SEI instruction. #### Problem Fix/Workaround Before entering sleep, interrupts not used to wake the part from the sleep mode should be disabled. ### 11.7 ATmega2560 rev. F - ADC differential input amplification by 46dB (200x) not functional - ADC differential input amplification by 46dB (200x) not functional Problem Fix/Workaround None. ### 11.8 ATmega2560 rev. E No known errata. ### 11.9 ATmega2560 rev. D Not sampled. ### 5. IN/OUT instructions may be executed twice when Stack is in external RAM If either an IN or an OUT instruction is executed directly before an interrupt occurs and the stack pointer is located in external ram, the instruction will be executed twice. In some cases this will cause a problem, for example: - If reading SREG it will appear that the I-flag is cleared. - If writing to the PIN registers, the port will toggle twice. - If reading registers with interrupt flags, the flags will appear to be cleared. #### **Problem Fix/Workaround** There are two application workarounds, where selecting one of them, will be omitting the issue: - Replace IN and OUT with LD/LDS/LDD and ST/STS/STD instructions. - Use internal RAM for stack pointer. ### 6. EEPROM read from application code does not work in Lock Bit Mode 3 When the Memory Lock Bits LB2 and LB1 are programmed to mode 3, EEPROM read does not work from the application code. #### **Problem Fix/Workaround** Do not set Lock Bit Protection Mode 3 when the application code needs to read from EEPROM. ### 11.13 ATmega2561 rev. F - ADC differential input amplification by 46dB (200x) not functional - ADC differential input amplification by 46dB (200x) not functional Problem Fix/Workaround None. ### 11.14 ATmega2561 rev. E No known errata. ### 11.15 ATmega2561 rev. D Not sampled. ### 11.16 ATmega2561 rev. C · High current consumption in sleep mode. ### 1. High current consumption in sleep mode If a pending interrupt cannot wake the part up from the selected sleep mode, the current consumption will increase during sleep when executing the SLEEP instruction directly after a SEI instruction. ### Problem Fix/Workaround Before entering sleep, interrupts not used to wake the part from the sleep mode should be disabled. ### 11.17 ATmega2561 rev. B Not sampled. ### 11.18 ATmega2561 rev. A - Non-Read-While-Write area of flash not functional - · Part does not work under 2.4 Volts - Incorrect ADC reading in differential mode - Internal ADC reference has too low value - IN/OUT instructions may be executed twice when Stack is in external RAM - EEPROM read from application code does not work in Lock Bit Mode 3 #### 1. Non-Read-While-Write area of flash not functional The Non-Read-While-Write area of the flash is not working as expected. The problem is related to the speed of the part when reading the flash of this area. #### Problem Fix/Workaround - Only use the first 248K of the flash. - If boot functionality is needed, run the code in the Non-Read-While-Write area at maximum 1/4th of the maximum frequency of the device at any given voltage. This is done by writing the CLKPR register before entering the boot section of the code. #### 2. Part does not work under 2.4 volts The part does not execute code correctly below 2.4 volts. #### **Problem Fix/Workaround** Do not use the part at voltages below 2.4 volts. ### 3. Incorrect ADC reading in differential mode The ADC has high noise in differential mode. It can give up to 7 LSB error. ### **Problem Fix/Workaround** Use only the 7 MSB of the result when using the ADC in differential mode. #### 4. Internal ADC reference has too low value The internal ADC reference has a value lower than specified. #### Problem Fix/Workaround - Use AVCC or external reference. - The actual value of the reference can be measured by applying a known voltage to the ADC when using the internal reference. The result when doing later conversions can then be calibrated. #### 5. IN/OUT instructions may be executed twice when Stack is in external RAM If either an IN or an OUT instruction is executed directly before an interrupt occurs and the stack pointer is located in external ram, the instruction will be executed twice. In some cases this will cause a problem, for example: - If reading SREG it will appear that the I-flag is cleared. - If writing to the PIN registers, the port will toggle twice. - If reading registers with interrupt flags, the flags will appear to be cleared. ### Problem Fix/Workaround There are two application workarounds, where selecting one of them, will be omitting the issue: - Replace IN and OUT with LD/LDS/LDD and ST/STS/STD instructions. - Use internal RAM for stack pointer. ### 6. EEPROM read from application code does not work in Lock Bit Mode 3 When the Memory Lock Bits LB2 and LB1 are programmed to mode 3, EEPROM read does not work from the application code. ### Problem Fix/Workaround Do not set Lock Bit Protection Mode 3 when the application code needs to read from EEPROM. **Atmel Corporation** 1600 Technology Drive, San Jose, CA 95110 USA T: (+1)(408) 441.0311 F: (+1)(408) 436.4200 www.atmel.com © 2014 Atmel Corporation. / Rev.: Atmel-2549QS-AVR-ATmega640/V-1280/V-1281/V-2560/V-2561/V-Summary\_02/2014. Atmel®, Atmel logo and combinations thereof, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others. DISCLAIMER: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right DISCLAIMER: The information in this accument is provided in connection with Atmel products. No license, express or implied, by estopped or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life. SAFETY-CRITICAL, MILITARY, AND AUTOMOTIVE APPLICATIONS DISCLAIMER: Atmel products are not designed for and will not be used in connection with any applications where the failure of such products would reasonably be expected to result in significant personal injury or death ("Safety-Critical Applications") without an Atmel officer's specific written consent. Safety-Critical Applications include, without limitation, life support devices and systems, equipment or systems for the operation of nuclear facilities and weapons systems. Atmel products are not designed nor intended for use in military or aerospace applications or environments unless specifically designated by Atmel as military-grade. Atmel products are not designed nor intended for use in automotive applications unless specifically designated by Atmel as automotive-grade.