# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                   |
|----------------------------|--------------------------------------------------------------------------|
| Core Processor             | PIC                                                                      |
| Core Size                  | 8-Bit                                                                    |
| Speed                      | 20MHz                                                                    |
| Connectivity               | -                                                                        |
| Peripherals                | POR, WDT                                                                 |
| Number of I/O              | 5                                                                        |
| Program Memory Size        | 1.75KB (1K x 14)                                                         |
| Program Memory Type        | FLASH                                                                    |
| EEPROM Size                | 128 x 8                                                                  |
| RAM Size                   | 64 x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 2V ~ 5.5V                                                                |
| Data Converters            | A/D 4x10b                                                                |
| Oscillator Type            | Internal                                                                 |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                            |
| Package / Case             | 8-VDFN Exposed Pad                                                       |
| Supplier Device Package    | 8-DFN-S (6x5)                                                            |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic12f675-e-mf |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### **Table of Contents**

| 1.0   | Device Overview                                           | 7    |
|-------|-----------------------------------------------------------|------|
| 2.0   | Memory Organization                                       | 9    |
| 3.0   | GPIO Port                                                 | 21   |
| 4.0   | Timer0 Module                                             | . 29 |
| 5.0   | Timer1 Module with Gate Control                           | . 32 |
| 6.0   | Comparator Module                                         | . 37 |
| 7.0   | Analog-to-Digital Converter (A/D) Module (PIC12F675 only) | 43   |
| 8.0   | Data EEPROM Memory                                        | 49   |
| 9.0   | Special Features of the CPU                               | 53   |
| 10.0  | Instruction Set Summary                                   | 71   |
| 11.0  | Development Support                                       | 81   |
| 12.0  | Electrical Specifications                                 | 85   |
| 13.0  | DC and AC Characteristics Graphs and Tables               | 107  |
| 14.0  | Packaging Information                                     | 117  |
| Appe  | ndix A: Data Sheet Revision History                       | 127  |
| Appe  | ndix B: Device Differences                                | 127  |
| Appe  | ndix C: Device Migrations                                 | 128  |
| Appe  | ndix D: Migrating from other PIC <sup>®</sup> Devices     | 128  |
| Index |                                                           | 129  |
| On-Li | ne Support                                                | 133  |
| Syste | ms Information and Upgrade Hot Line                       | 133  |
| Read  | er Response                                               | 134  |
| Produ | ct Identification System                                  | 135  |

## TO OUR VALUED CUSTOMERS

It is our intention to provide our valued customers with the best documentation possible to ensure successful use of your Microchip products. To this end, we will continue to improve our publications to better suit your needs. Our publications will be refined and enhanced as new volumes and updates are introduced.

If you have any questions or comments regarding this publication, please contact the Marketing Communications Department via E-mail at **docerrors@microchip.com** or fax the **Reader Response Form** in the back of this data sheet to (480) 792-4150. We welcome your feedback.

### Most Current Data Sheet

To obtain the most up-to-date version of this data sheet, please register at our Worldwide Web site at:

http://www.microchip.com

You can determine the version of a data sheet by examining its literature number found on the bottom outside corner of any page. The last character of the literature number is the version number, (e.g., DS30000A is version A of document DS30000).

### Errata

An errata sheet, describing minor operational differences from the data sheet and recommended workarounds, may exist for current devices. As device/documentation issues become known to us, we will publish an errata sheet. The errata will specify the revision of silicon and revision of document to which it applies.

To determine if an errata sheet exists for a particular device, please check with one of the following:

- · Microchip's Worldwide Web site; http://www.microchip.com
- Your local Microchip sales office (see last page)

When contacting a sales office, please specify which device, revision of silicon and data sheet (include literature number) you are using.

### **Customer Notification System**

Register on our web site at www.microchip.com to receive the most current information on all of our products.

## 1.0 DEVICE OVERVIEW

This document contains device specific information for the PIC12F629/675. Additional information may be found in the PIC<sup>®</sup> Mid-Range Reference Manual (DS33023), which may be obtained from your local Microchip Sales Representative or downloaded from the Microchip web site. The Reference Manual should be considered a complementary document to this Data Sheet, and is highly recommended reading for a better understanding of the device architecture and operation of the peripheral modules.

The PIC12F629 and PIC12F675 devices are covered by this Data Sheet. They are identical, except the PIC12F675 has a 10-bit A/D converter. They come in 8-pin PDIP, SOIC, MLF-S and DFN packages. Figure 1-1 shows a block diagram of the PIC12F629/ 675 devices. Table 1-1 shows the pinout description.



## 2.0 MEMORY ORGANIZATION

### 2.1 Program Memory Organization

The PIC12F629/675 devices have a 13-bit program counter capable of addressing an 8K x 14 program memory space. Only the first 1K x 14 (0000h-03FFh) for the PIC12F629/675 devices is physically implemented. Accessing a location above these boundaries will cause a wrap-around within the first 1K x 14 space. The Reset vector is at 0000h and the interrupt vector is at 0004h (see Figure 2-1).

### FIGURE 2-1: PROGRAM MEMORY MAP AND STACK FOR THE DSTEMP/675



### 2.2 Data Memory Organization

The data memory (see Figure 2-2) is partitioned into two banks, which contain the General Purpose Registers and the Special Function Registers. The Special Function Registers are located in the first 32 locations of each bank. Register locations 20h-5Fh are General Purpose Registers, implemented as static RAM and are mapped across both banks. All other RAM is unimplemented and returns '0' when read. RP0 (STATUS<5>) is the bank select bit.

- RP0 = 0 Bank 0 is selected
- RP0 = 1 Bank 1 is selected

| Note: | The IRP and RP1 bits STATUS<7:6> are     |
|-------|------------------------------------------|
|       | reserved and should always be maintained |
|       | as '0's.                                 |

### 2.2.1 GENERAL PURPOSE REGISTER FILE

The register file is organized as 64 x 8 in the PIC12F629/675 devices. Each register is accessed, either directly or indirectly, through the File Select Register FSR (see Section 2.4 "Indirect Addressing, INDF and FSR Registers").

### 2.2.2.3 INTCON Register

The INTCON register is a readable and writable register, which contains the various enable and flag bits for TMR0 register overflow, GPIO port change and external GP2/INT pin interrupts.

**Note:** Interrupt flag bits are set when an interrupt condition occurs, regardless of the state of its corresponding enable bit or the global enable bit, GIE (INTCON<7>). User software should ensure the appropriate interrupt flag bits are clear prior to enabling an interrupt.

### REGISTER 2-3: INTCON: INTERRUPT CONTROL REGISTER (ADDRESS: 0Bh OR 8Bh)

| R/W-0 |
|-------|-------|-------|-------|-------|-------|-------|-------|
| GIE   | PEIE  | TOIE  | INTE  | GPIE  | TOIF  | INTF  | GPIF  |
| bit 7 |       |       |       |       |       |       | bit 0 |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7   | GIE: Global Interrupt Enable bit                                                                                                                                   |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|         | 1 = Enables all unmasked interrupts                                                                                                                                |
|         | 0 = Disables all interrupts                                                                                                                                        |
| bit 6   | PEIE: Peripheral Interrupt Enable bit                                                                                                                              |
|         | <ul> <li>1 = Enables all unmasked peripheral interrupts</li> <li>0 = Disables all peripheral interrupts</li> </ul>                                                 |
| bit 5   | T0IE: TMR0 Overflow Interrupt Enable bit                                                                                                                           |
|         | <ul> <li>1 = Enables the TMR0 interrupt</li> <li>0 = Disables the TMR0 interrupt</li> </ul>                                                                        |
| bit 4   | INTE: GP2/INT External Interrupt Enable bit                                                                                                                        |
|         | 1 = Enables the GP2/INT external interrupt                                                                                                                         |
|         | 0 = Disables the GP2/INT external interrupt                                                                                                                        |
| bit 3   | GPIE: Port Change Interrupt Enable bit <sup>(1)</sup>                                                                                                              |
|         | 1 = Enables the GPIO port change interrupt                                                                                                                         |
|         | 0 = Disables the GPIO port change interrupt                                                                                                                        |
| bit 2   | <b>T0IF:</b> TMR0 Overflow Interrupt Flag bit <sup>(2)</sup>                                                                                                       |
|         | 1 = TMR0 register has overflowed (must be cleared in software)                                                                                                     |
|         | 0 = IMRU register did not overflow                                                                                                                                 |
| bit 1   | INTF: GP2/INT External Interrupt Flag bit                                                                                                                          |
|         | <ul> <li>1 = The GP2/INT external interrupt occurred (must be cleared in software)</li> <li>0 = The GP2/INT external interrupt did not occur</li> </ul>            |
| bit 0   | GPIF: Port Change Interrupt Flag bit                                                                                                                               |
|         | <ul> <li>1 = When at least one of the GP5:GP0 pins changed state (must be cleared in software)</li> <li>0 = None of the GP5:GP0 pins have changed state</li> </ul> |
| Note 1: | IOC register must also be enabled to enable an interrupt-on-change.                                                                                                |

2: T0IF bit is set when TIMER0 rolls over. TIMER0 is unchanged on Reset and should be initialized before clearing T0IF bit.

## PIC12F629/675

NOTES:

### 5.1 Timer1 Modes of Operation

Timer1 can operate in one of three modes:

- 16-bit timer with prescaler
- 16-bit synchronous counter
- · 16-bit asynchronous counter

FIGURE 5-2:

In Timer mode, Timer1 is incremented on every instruction cycle. In Counter mode, Timer1 is incremented on the rising edge of the external clock input T1CKI. In addition, the Counter mode clock can be synchronized to the microcontroller system clock or run asynchronously.

In counter and timer modules, the counter/timer clock can be gated by the  $\overline{\text{T1G}}$  input.

If an external clock oscillator is needed (and the microcontroller is using the INTOSC w/o CLKOUT), Timer1 can use the LP oscillator as a clock source.

| Note: | In Counter mode, a falling edge must be      |  |  |  |  |  |  |
|-------|----------------------------------------------|--|--|--|--|--|--|
|       | registered by the counter prior to the first |  |  |  |  |  |  |
|       | incrementing rising edge.                    |  |  |  |  |  |  |

TIMER1 INCREMENTING EDGE

### 5.2 Timer1 Interrupt

The Timer1 register pair (TMR1H:TMR1L) increments to FFFFh and rolls over to 0000h. When Timer1 rolls over, the Timer1 interrupt flag bit (PIR1<0>) is set. To enable the interrupt on rollover, you must set these bits:

- Timer1 interrupt Enable bit (PIE1<0>)
- PEIE bit (INTCON<6>)
- GIE bit (INTCON<7>).

The interrupt is cleared by clearing the TMR1IF in the Interrupt Service Routine.

Note: The TMR1H:TTMR1L register pair and the TMR1IF bit should be cleared before enabling interrupts.

### 5.3 Timer1 Prescaler

Timer1 has four prescaler options allowing 1, 2, 4, or 8 divisions of the clock input. The T1CKPS bits (T1CON<5:4>) control the prescale counter. The prescale counter is not directly readable or writable; however, the prescaler counter is cleared upon a write to TMR1H or TMR1L.

## T1CKI = 1 when TMR1 Enabled T1CKI = 0 when TMR1 Enabled Note 1: Arrows indicate counter increments. 2: In Counter mode, a falling edge must be registered by the counter prior to the first incrementing rising edge of the clock.

## 6.0 COMPARATOR MODULE

The PIC12F629/675 devices have one analog comparator. The inputs to the comparator are multiplexed with the GP0 and GP1 pins. There is an on-chip Comparator Voltage Reference that can also be applied to an input of the comparator. In addition, GP2 can be configured as the comparator output.

The Comparator Control Register (CMCON), shown in Register 6-1, contains the bits to control the comparator.

### **REGISTER 6-1:** CMCON: COMPARATOR CONTROL REGISTER (ADDRESS: 19h)

| U-0   | R-0  | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|------|-----|-------|-------|-------|-------|-------|
| _     | COUT | —   | CINV  | CIS   | CM2   | CM1   | CM0   |
| bit 7 |      |     |       |       |       |       | bit 0 |
|       |      |     |       |       |       |       |       |
|       |      |     |       |       |       |       |       |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7   | Unimplemented: Read as '0'                                     |
|---------|----------------------------------------------------------------|
| bit 6   | COUT: Comparator Output bit                                    |
|         | When CINV = 0:                                                 |
|         | 1 = VIN + > VIN -                                              |
|         | 0 = VIN+ < VIN-                                                |
|         | When CINV = 1:                                                 |
|         | 1 = VIN + < VIN-                                               |
|         | 0 = VIN + > VIN -                                              |
| bit 5   | Unimplemented: Read as '0'                                     |
| bit 4   | CINV: Comparator Output Inversion bit                          |
|         | 1 = Output inverted                                            |
|         | 0 = Output not inverted                                        |
| bit 3   | CIS: Comparator Input Switch bit                               |
|         | When CM2:CM0 = 110 or 101:                                     |
|         | 1 = VIN- connects to CIN+                                      |
|         | 0 = VIN- connects to CIN-                                      |
| bit 2-0 | CM2:CM0: Comparator Mode bits                                  |
|         | Figure 6-2 shows the Comparator modes and CM2:CM0 bit settings |

### 6.5 Comparator Reference

The comparator module also allows the selection of an internally generated voltage reference for one of the comparator inputs. The internal reference signal is used for four of the eight Comparator modes. The VRCON register, Register 6-2, controls the voltage reference module shown in Figure 6-5.

## 6.5.1 CONFIGURING THE VOLTAGE REFERENCE

The voltage reference can output 32 distinct voltage levels, 16 in a high range and 16 in a low range.

The following equations determine the output voltages:

VRR = 1 (low range): CVREF = (VR3:VR0 / 24) x VDD VRR = 0 (high range): CVREF = (VDD / 4) + (VR3:VR0 x VDD / 32)

### 6.5.2 VOLTAGE REFERENCE ACCURACY/ERROR

The full range of VSS to VDD cannot be realized due to the construction of the module. The transistors on the top and bottom of the resistor ladder network (Figure 6-5) keep CVREF from approaching VSS or VDD. The Voltage Reference is VDD derived and therefore, the CVREF output changes with fluctuations in VDD. The tested absolute accuracy of the Comparator Voltage Reference can be found in **Section 12.0 "Electrical Specifications"**.



### 6.6 Comparator Response Time

Response time is the minimum time, after selecting a new reference voltage or input source, before the comparator output is ensured to have a valid level. If the internal reference is changed, the maximum delay of the internal voltage reference must be considered when using the comparator outputs. Otherwise, the maximum delay of the comparators should be used (Table 12-7).

## 6.7 Operation During Sleep

Both the comparator and voltage reference, if enabled before entering Sleep mode, remain active during Sleep. This results in higher Sleep currents than shown in the power-down specifications. The additional current consumed by the comparator and the voltage reference is shown separately in the specifications. To minimize power consumption while in Sleep mode, turn off the comparator, CM2:CM0 = 111, and voltage refeence, VRCON<7> = 0. While the comparator is enabled during Sleep, an interrupt will wake-up the device. If the device wakes up from Sleep, the contents of the CMCON and VRCON registers are not affected.

## 6.8 Effects of a Reset

A device Reset forces the CMCON and VRCON registers to their Reset states. This forces the comparator module to be in the Comparator Reset mode, CM2:CM0 = 000 and the voltage reference to its off state. Thus, all potential inputs are analog inputs with the comparator and voltage reference disabled to consume the smallest current possible.

## PIC12F629/675

| REGISTER         | R 7-2: ANSEI                                                                                                                       | L: ANALOG                                                                            | SELECT RE                                                  | GISTER (AD                                                   | DRESS: 9F         | ı)                 |                |
|------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------|--------------------------------------------------------------|-------------------|--------------------|----------------|
| U-0              | R/W-0                                                                                                                              | R/W-0                                                                                | R/W-0                                                      | R/W-1                                                        | R/W-1             | R/W-1              | R/W-1          |
| _                | ADCS2                                                                                                                              | ADCS1                                                                                | ADCS0                                                      | ANS3                                                         | ANS2              | ANS1               | ANS0           |
| bit 7            |                                                                                                                                    |                                                                                      |                                                            |                                                              |                   |                    | bit 0          |
| Legend:          |                                                                                                                                    |                                                                                      |                                                            |                                                              |                   |                    |                |
| R = Readab       | ole bit                                                                                                                            | W = Writable                                                                         | bit                                                        | U = Unimple                                                  | mented bit, rea   | id as '0'          |                |
| -n = Value a     | at POR                                                                                                                             | '1' = Bit is set                                                                     |                                                            | '0' = Bit is cle                                             | eared             | x = Bit is unk     | nown           |
| bit 7<br>bit 6-4 | Unimplemen<br>ADCS<2:0>:<br>000 = Fosc/<br>001 = Fosc/<br>010 = Fosc/<br>x11 = Frc (0<br>100 = Fosc/<br>101 = Fosc/<br>101 = Fosc/ | ted: Read as '<br>A/D Conversio<br>2<br>8<br>32<br>clock derived fr<br>4<br>16<br>64 | 0'<br>n Clock Select<br>rom a dedicat                      | ct bits<br>ed internal osc                                   | sillator = 500 kł | Hz max)            |                |
| bit 3-0          | ANS3:ANS0:<br>(Between ana<br>1 = Analog in<br>0 = Digital I/O                                                                     | Analog Select<br>alog or digital fu<br>put; pin is assig<br>b; pin is assigne        | bits<br>inction on pin<br>gned as analo<br>ed to port or s | s AN<3:0>, res<br>og input <sup>(1)</sup><br>pecial function | spectively.)      |                    |                |
| Note 1: S        | Setting a pin to an                                                                                                                | analog input a                                                                       | utomatically o                                             | disables the dig                                             | gital input circu | itry, weak pull-up | os, and inter- |

## rupt-on-change. The corresponding TRISIO bit must be set to Input mode in order to allow external control of the voltage on the pin.

## 9.1 Configuration Bits

The Configuration bits can be programmed (read as '0'), or left unprogrammed (read as '1') to select various device configurations, as shown in Register 9.2. These bits are mapped in program memory location 2007h.

**Note:** Address 2007h is beyond the user program memory space. It belongs to the special configuration memory space (2000h-3FFFh), which can be accessed only during programming. See PIC12F629/675 Programming Specification for more information.

#### REGISTER 9-1: CONFIG: CONFIGURATION WORD (ADDRESS: 2007h)

| BG1         BG0         —         —         —         CPD         CP         BODEN         MCLRE         PWRTE         WDTE         F0SC2         F0SC1         F0SC0           bit 13                bit 0 | R/P-1  | R/P-1 | U-0 | U-0 | U-0 | R/P-1 |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-----|-----|-----|-------|-------|-------|-------|-------|-------|-------|-------|-------|
| bit 13 bit C                                                                                                                                                                                                | BG1    | BG0   |     |     |     | CPD   | CP    | BODEN | MCLRE | PWRTE | WDTE  | F0SC2 | F0SC1 | F0SC0 |
|                                                                                                                                                                                                             | bit 13 |       |     |     |     |       |       |       |       |       |       |       |       | bit 0 |

| Legend:                    |                |                     |                    |
|----------------------------|----------------|---------------------|--------------------|
| P = Programmed using ICSP™ |                |                     |                    |
| R = Readable bit           | Writable bit   | U = Unimplemented b | bit, read as '0'   |
| -n = Value at POR          | 1 = bit is set | 0 = bit is cleared  | x = bit is unknown |

| bit 13- | 12 | BG1:BG0: Bandgap Calibration bits for BOD and POR voltage <sup>(1)</sup>                                               |
|---------|----|------------------------------------------------------------------------------------------------------------------------|
|         |    | 00 = Lowest bandgap voltage<br>11 = Highest bandgap voltage                                                            |
| bit 11- | 9  | Unimplemented: Read as '0'                                                                                             |
| bit 8   |    | CPD: Data Code Protection bit <sup>(2)</sup>                                                                           |
|         |    | 1 = Data memory code protection is disabled                                                                            |
| L:1 7   |    | 0 = Data memory code protection is enabled                                                                             |
| DIT /   |    | 1 = Program Memory code protection is disabled                                                                         |
|         |    | 0 = Program Memory code protection is enabled                                                                          |
| bit 6   |    | BODEN: Brown-out Detect Enable bit <sup>(4)</sup>                                                                      |
|         |    | 1 = BOD enabled                                                                                                        |
|         |    | 0 = BOD disabled                                                                                                       |
| bit 5   |    | MCLRE: GP3/MCLR Pin Function Select bit <sup>(9)</sup>                                                                 |
|         |    | 1 = GP3/MCLR pin function is MCLR<br>0 = GP3/MCLR pin function is digital I/O MCLR internally tied to VDD              |
| bit 4   |    | <b>PWRTE</b> : Power-up Timer Enable bit                                                                               |
|         |    | 1 = PWRT disabled                                                                                                      |
|         |    | 0 = PWRT enabled                                                                                                       |
| bit 3   |    | WDTE: Watchdog Timer Enable bit                                                                                        |
|         |    | 1 = WDI enabled                                                                                                        |
| hit 2-0 |    | EOSC2:EOSC0: Oscillator Selection bits                                                                                 |
| DIL 2-0 |    | 111 = RC oscillator: CLKOUT function on GP4/OSC2/CLKOUT pin, RC on GP5/OSC1/CLKIN                                      |
|         |    | 110 = RC oscillator: I/O function on GP4/OSC2/CLKOUT pin, RC on GP5/OSC1/CLKIN                                         |
|         |    | 101 = INTOSC oscillator: CLKOUT function on GP4/OSC2/CLKOUT pin, I/O function on GP5/OSC1/CLKIN                        |
|         |    | 011 = EC: I/O function on GP4/OSC2/CLKOUT pin. CLKIN on GP5/OSC1/CLKIN                                                 |
|         |    | 010 = HS oscillator: High speed crystal/resonator on GP4/OSC2/CLKOUT and GP5/OSC1/CLKIN                                |
|         |    | 001 = XT oscillator: Crystal/resonator on GP4/OSC2/CLKOUT and GP5/OSC1/CLKIN                                           |
| Nata    | 4. | The Bendger Celibration bits are fastery programmed and must be read and equad prior to areains the device as area     |
| Note    | 1. | ified in the PIC12F629/675 Programming Specification. These bits are reflected in an export of the Configuration Word. |
|         |    | Microchip Development Tools maintain all Calibration bits to factory settings.                                         |
|         | 2: | The entire data EEPROM will be erased when the code protection is turned off.                                          |
|         | 3: | The entire program memory will be erased, including OSCCAL value, when the code protection is turned off.              |
|         | 4: | Enabling Brown-out Detect does not automatically enable Power-up Timer.                                                |

5: When MCLR is asserted in INTOSC or RC mode, the internal clock oscillator is disabled.

### 9.3.5 BROWN-OUT DETECT (BOD)

The PIC12F629/675 members have on-chip Brown-out Detect circuitry. A Configuration bit, BODEN, can disable (if clear/programmed) or enable (if set) the Brown-out Detect circuitry. If VDD falls below VBOD for greater than parameter (TBOD) in Table 12-4 (see **Section 12.0 "Electrical Specifications"**), the Brown-out situation will reset the device. This will occur regardless of VDD slew-rate. A Reset is not guaranteed to occur if VDD falls below VBOD for less than parameter (TBOD). On any Reset (Power-on, Brown-out, Watchdog, etc.), the chip will remain in Reset until VDD rises above BVDD (see Figure 9-6). The Power-up Timer will now be invoked, if enabled, and will keep the chip in Reset an additional 72 ms.

Note: A Brown-out Detect does not enable the Power-up Timer if the PWRTE bit in the Configuration Word is set.

If VDD drops below BVDD while the Power-up Timer is running, the chip will go back into a Brown-out Detect and the Power-up Timer will be re-initialized. Once VDD rises above BVDD, the Power-up Timer will execute a 72 ms Reset.



### 9.3.6 TIME-OUT SEQUENCE

On power-up, the time-out sequence is as follows: first, PWRT time-out is invoked after POR has expired. Then, OST is activated. The total time-out will vary based on oscillator configuration and <u>PWRTE</u> bit status. For example, in EC mode with <u>PWRTE</u> bit erased (PWRT disabled), there will be no time-out at all. Figure 9-7, Figure 9-8 and Figure 9-9 depict time-out sequences.

Since the time-outs occur from the POR pulse, if  $\overline{\text{MCLR}}$  is kept low long enough, the time-outs will expire. Then bringing  $\overline{\text{MCLR}}$  high will begin execution immediately (see Figure 9-8). This is useful for testing purposes or to synchronize more than one PIC12F629/675 device operating in parallel.

Table 9-6 shows the Reset conditions for some special registers, while Table 9-7 shows the Reset conditions for all the registers.

### 9.3.7 POWER CONTROL (PCON) STATUS REGISTER

The power CONTROL/STATUS register, PCON (address 8Eh) has two bits.

Bit 0 is  $\overline{BOD}$  (Brown-out).  $\overline{BOD}$  is unknown on Poweron Reset. It must then be set by the user and checked on subsequent Resets to see if  $\overline{BOD} = 0$ , indicating that a brown-out has occurred. The  $\overline{BOD}$  Status bit is a "don't care" and is not necessarily predictable if the brown-out circuit is disabled (by setting  $\overline{BODEN}$  bit = 0 in the Configuration Word).

Bit 1 is  $\overrightarrow{POR}$  (Power-on Reset). It is a '0' on Power-on Reset and unaffected otherwise. The user must write a '1' to this bit following a Power-on Reset. On a subsequent Reset, if  $\overrightarrow{POR}$  is '0', it will indicate that a Power-on Reset must have occurred (i.e., VDD may have gone too low).

# PIC12F629/675

| MOVF             | Move f                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:          | [ <i>label</i> ] MOVF f,d                                                                                                                                                                                                                                                               |  |  |  |  |  |
| Operands:        | $\begin{array}{l} 0 \leq f \leq 127 \\ d \in [0,1] \end{array}$                                                                                                                                                                                                                         |  |  |  |  |  |
| Operation:       | $(f) \rightarrow (dest)$                                                                                                                                                                                                                                                                |  |  |  |  |  |
| Status Affected: | Z                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Description:     | The contents of register f is<br>moved to a destination dependent<br>upon the status of d. If $d = 0$ ,<br>the destination is W register. If $d =$<br>1, the destination is file register f<br>itself. $d = 1$ is useful to test a file<br>register since status flag Z is<br>affected. |  |  |  |  |  |
| Words:           | 1                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Cycles:          | 1                                                                                                                                                                                                                                                                                       |  |  |  |  |  |
| Example:         | MOVF FSR, 0                                                                                                                                                                                                                                                                             |  |  |  |  |  |
|                  | After Instruction<br>W = value in FSR<br>register<br>Z = 1                                                                                                                                                                                                                              |  |  |  |  |  |

| MOVWF            | Move W to f                                                                                       |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------|--|--|--|--|
| Syntax:          | [ <i>label</i> ] MOVWF f                                                                          |  |  |  |  |
| Operands:        | $0 \leq f \leq 127$                                                                               |  |  |  |  |
| Operation:       | $(W) \rightarrow (f)$                                                                             |  |  |  |  |
| Status Affected: | None                                                                                              |  |  |  |  |
| Description:     | Move data from W register to register 'f'.                                                        |  |  |  |  |
| Words:           | 1                                                                                                 |  |  |  |  |
| Cycles:          | 1                                                                                                 |  |  |  |  |
| Example:         | MOVWF OPTION                                                                                      |  |  |  |  |
|                  | Before Instruction<br>OPTION = 0xFF<br>W = 0x4F<br>After Instruction<br>OPTION = 0x4F<br>W = 0x4F |  |  |  |  |

| MOVLW                         | Move literal to W                                                                                   |  |  |  |  |  |
|-------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Syntax:                       | [ <i>label</i> ] MOVLW k                                                                            |  |  |  |  |  |
| Operands:                     | $0 \le k \le 255$                                                                                   |  |  |  |  |  |
| Operation:                    | $k \rightarrow (W)$                                                                                 |  |  |  |  |  |
| Status Affected:              | None                                                                                                |  |  |  |  |  |
| Description:                  | The eight-bit literal 'k' is loaded into<br>W register. The "don't cares" will<br>assemble as '0's. |  |  |  |  |  |
| Words:                        | 1                                                                                                   |  |  |  |  |  |
| Cycles:                       | 1                                                                                                   |  |  |  |  |  |
| Example:                      | MOVLW 0x5A                                                                                          |  |  |  |  |  |
| After Instruction<br>W = 0x5A |                                                                                                     |  |  |  |  |  |

| No Operation  |
|---------------|
| [label] NOP   |
| None          |
| No operation  |
| None          |
| No operation. |
| 1             |
| 1             |
| NOP           |
|               |

### 11.7 MPLAB SIM Software Simulator

The MPLAB SIM Software Simulator allows code development in a PC-hosted environment by simulating the PIC MCUs and dsPIC<sup>®</sup> DSCs on an instruction level. On any given instruction, the data areas can be examined or modified and stimuli can be applied from a comprehensive stimulus controller. Registers can be logged to files for further run-time analysis. The trace buffer and logic analyzer display extend the power of the simulator to record and track program execution, actions on I/O, most peripherals and internal registers.

The MPLAB SIM Software Simulator fully supports symbolic debugging using the MPLAB C Compilers, and the MPASM and MPLAB Assemblers. The software simulator offers the flexibility to develop and debug code outside of the hardware laboratory environment, making it an excellent, economical software development tool.

### 11.8 MPLAB REAL ICE In-Circuit Emulator System

MPLAB REAL ICE In-Circuit Emulator System is Microchip's next generation high-speed emulator for Microchip Flash DSC and MCU devices. It debugs and programs PIC<sup>®</sup> Flash MCUs and dsPIC<sup>®</sup> Flash DSCs with the easy-to-use, powerful graphical user interface of the MPLAB Integrated Development Environment (IDE), included with each kit.

The emulator is connected to the design engineer's PC using a high-speed USB 2.0 interface and is connected to the target with either a connector compatible with incircuit debugger systems (RJ11) or with the new high-speed, noise tolerant, Low-Voltage Differential Signal (LVDS) interconnection (CAT5).

The emulator is field upgradable through future firmware downloads in MPLAB IDE. In upcoming releases of MPLAB IDE, new devices will be supported, and new features will be added. MPLAB REAL ICE offers significant advantages over competitive emulators including low-cost, full-speed emulation, run-time variable watches, trace analysis, complex breakpoints, a ruggedized probe interface and long (up to three meters) interconnection cables.

### 11.9 MPLAB ICD 3 In-Circuit Debugger System

MPLAB ICD 3 In-Circuit Debugger System is Microchip's most cost effective high-speed hardware debugger/programmer for Microchip Flash Digital Signal Controller (DSC) and microcontroller (MCU) devices. It debugs and programs PIC<sup>®</sup> Flash microcontrollers and dsPIC<sup>®</sup> DSCs with the powerful, yet easyto-use graphical user interface of MPLAB Integrated Development Environment (IDE).

The MPLAB ICD 3 In-Circuit Debugger probe is connected to the design engineer's PC using a highspeed USB 2.0 interface and is connected to the target with a connector compatible with the MPLAB ICD 2 or MPLAB REAL ICE systems (RJ-11). MPLAB ICD 3 supports all MPLAB ICD 2 headers.

## 11.10 PICkit 3 In-Circuit Debugger/ Programmer and PICkit 3 Debug Express

The MPLAB PICkit 3 allows debugging and of PIC<sup>®</sup> programming and dsPIC<sup>®</sup> Flash microcontrollers at a most affordable price point using the powerful graphical user interface of the MPLAB Integrated Development Environment (IDE). The MPLAB PICkit 3 is connected to the design engineer's PC using a full speed USB interface and can be connected to the target via an Microchip debug (RJ-11) connector (compatible with MPLAB ICD 3 and MPLAB REAL ICE). The connector uses two device I/O pins and the reset line to implement in-circuit debugging and In-Circuit Serial Programming<sup>™</sup>.

The PICkit 3 Debug Express include the PICkit 3, demo board and microcontroller, hookup cables and CDROM with user's guide, lessons, tutorial, compiler and MPLAB IDE software.

## 12.8 TIMING PARAMETER SYMBOLOGY

The timing parameter symbols have been created with one of the following formats:

- 1. TppS2ppS
- 2. TppS

| т      |                                      |     |                |
|--------|--------------------------------------|-----|----------------|
| F      | Frequency                            | Т   | Time           |
| Lowerc | ase letters (pp) and their meanings: |     |                |
| рр     |                                      |     |                |
| сс     | CCP1                                 | OSC | OSC1           |
| ck     | CLKOUT                               | rd  | RD             |
| cs     | CS                                   | rw  | RD or WR       |
| di     | SDI                                  | SC  | SCK            |
| do     | SDO                                  | SS  | SS             |
| dt     | Data in                              | t0  | TOCKI          |
| io     | I/O port                             | t1  | T1CKI          |
| mc     | MCLR                                 | wr  | WR             |
| Upperc | ase letters and their meanings:      |     |                |
| S      |                                      |     |                |
| F      | Fall                                 | Р   | Period         |
| н      | High                                 | R   | Rise           |
| I      | Invalid (High-Impedance)             | V   | Valid          |
| L      | Low                                  | Z   | High-Impedance |

#### FIGURE 12-4: LOAD CONDITIONS







SLEEP instruction to be executed.

| TABLE 12-9: PIC12F6/5 A/D CONVERSION REQUIREMENTS | TABLE 12-9: | PIC12F675 A/D CONVERSION REQUIREMENTS |
|---------------------------------------------------|-------------|---------------------------------------|
|---------------------------------------------------|-------------|---------------------------------------|

| Param<br>No. | Sym  | Characteristic                                                        | Min      | Тур†   | Мах  | Units | Conditions                                                                                                                                                                                                                 |
|--------------|------|-----------------------------------------------------------------------|----------|--------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 130          | TAD  | A/D Clock Period                                                      | 1.6      | —      | _    | μS    | Tosc based, VREF $\geq$ 3.0V                                                                                                                                                                                               |
|              |      |                                                                       | 3.0*     | —      | —    | μs    | Tosc based, VREF full range                                                                                                                                                                                                |
| 130          | Tad  | A/D Internal RC<br>Oscillator Period                                  | 3.0*     | 6.0    | 9.0* | μs    | ADCS<1:0> = 11 (RC mode)<br>At VDD = 2.5V                                                                                                                                                                                  |
|              |      |                                                                       | 2.0*     | 4.0    | 6.0* | μs    | At VDD = 5.0V                                                                                                                                                                                                              |
| 131          | TCNV | Conversion Time<br>(not including<br>Acquisition Time) <sup>(1)</sup> | _        | 11     | _    | TAD   | Set GO bit to new data in A/D result register                                                                                                                                                                              |
| 132          | TACQ | Acquisition Time                                                      | (Note 2) | 11.5   |      | μS    |                                                                                                                                                                                                                            |
|              |      |                                                                       | 5*       | _      | _    | μs    | The minimum time is the amplifier<br>settling time. This may be used if the<br>"new" input voltage has not changed<br>by more than 1 LSb (i.e., 4.1 mV @<br>4.096V) from the last sampled<br>voltage (as stored on CHOLD). |
| 134          | TGO  | Q4 to A/D Clock<br>Start                                              |          | Tosc/2 | _    | _     | If the A/D clock source is selected as RC, a time of TcY is added before the A/D clock starts. This allows the SLEEP instruction to be executed.                                                                           |

\* These parameters are characterized but not tested.

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

Note 1: ADRES register may be read on the following TCY cycle.

2: See Section 7.1 "A/D Configuration and Operation" for minimum conditions.

## 13.0 DC AND AC CHARACTERISTICS GRAPHS AND TABLES

The graphs and tables provided in this section are for design guidance and are not tested.

In some graphs or tables, the data presented are **outside specified operating range** (i.e., outside specified VDD range). This is for **information only** and devices are ensured to operate properly only within the specified range.

The data presented in this section is a **statistical summary** of data collected on units from different lots over a period of time and matrix samples. "Typical" represents the mean of the distribution at 25°C. "Max" or "min" represents (mean +  $3\sigma$ ) or (mean -  $3\sigma$ ) respectively, where  $\sigma$  is standard deviation, over the whole temperature range.









## PIC12F629/675



FIGURE 13-6: MAXIMUM IPD vs. VDD OVER TEMP (+125°C)



8-Lead Plastic Dual Flat, No Lead Package (MF) - 6x5 mm Body [DFN-S]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



RECOMMENDED LAND PATTERN



| Units                      |    | MILLIMETERS |      |      |
|----------------------------|----|-------------|------|------|
| Dimension Limits           |    | MIN         | NOM  | MAX  |
| Contact Pitch              | E  | 1.27 BSC    |      |      |
| Optional Center Pad Width  | W2 |             |      | 2.40 |
| Optional Center Pad Length | T2 |             |      | 4.10 |
| Contact Pad Spacing        | С  |             | 5.60 |      |
| Contact Pad Width (X8)     | X1 |             |      | 0.45 |
| Contact Pad Length (X8)    | Y1 |             |      | 1.10 |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2122A

## APPENDIX A: DATA SHEET REVISION HISTORY

### **Revision A**

This is a new data sheet.

### **Revision B**

Added characterization graphs.

Updated specifications.

Added notes to indicate Microchip programmers maintain all Calibration bits to factory settings and the PIC12F675 ANSEL register must be initialized to configure pins as digital I/O.

Updated MLF-S package name to DFN-S.

### **Revision C**

### **Revision D (01/2007)**

Updated Package Drawings; Replace PICmicro with PIC; Revised Product ID example (b).

### Revision E (03/2007)

Replaced Package Drawings (Rev. AM); Replaced Development Support Section.

### **Revision F (09/2009)**

Updated Registers to new format; Added information to the "Package Marking Information" (8-Lead DFN) and "Package Details" sections (8-Lead Dual Flat, No Lead Package (MD) 4X4X0.9 mm Body (DFN)); Added Land Patterns for SOIC (SN) and DFN-S (MF) packages; Updated Register 3-2; Added MD Package to the Product identification System chapter; Other minor corrections.

### **Revision G (03/2010)**

Updated the Instruction Set Summary section, adding pages 76 and 77.

## APPENDIX B: DEVICE DIFFERENCES

The differences between the PIC12F629/675 devices listed in this data sheet are shown in Table B-1.

TABLE B-1: DEVICE DIFFERENCES

| Feature | PIC12F629 | PIC12F675 |  |
|---------|-----------|-----------|--|
| A/D     | No        | Yes       |  |

## THE MICROCHIP WEB SITE

Microchip provides online support via our WWW site at www.microchip.com. This web site is used as a means to make files and information easily available to customers. Accessible by using your favorite Internet browser, the web site contains the following information:

- Product Support Data sheets and errata, application notes and sample programs, design resources, user's guides and hardware support documents, latest software releases and archived software
- General Technical Support Frequently Asked Questions (FAQ), technical support requests, online discussion groups, Microchip consultant program member listing
- Business of Microchip Product selector and ordering guides, latest Microchip press releases, listing of seminars and events, listings of Microchip sales offices, distributors and factory representatives

## CUSTOMER CHANGE NOTIFICATION SERVICE

Microchip's customer notification service helps keep customers current on Microchip products. Subscribers will receive e-mail notification whenever there are changes, updates, revisions or errata related to a specified product family or development tool of interest.

To register, access the Microchip web site at www.microchip.com, click on Customer Change Notification and follow the registration instructions.

## **CUSTOMER SUPPORT**

Users of Microchip products can receive assistance through several channels:

- Distributor or Representative
- Local Sales Office
- Field Application Engineer (FAE)
- Technical Support
- Development Systems Information Line

Customers should contact their distributor, representative or field application engineer (FAE) for support. Local sales offices are also available to help customers. A listing of sales offices and locations is included in the back of this document.

Technical support is available through the web site at: http://support.microchip.com