

#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

## Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

E·XF

| Product Status             | Active                                                                       |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M3                                                              |
| Core Size                  | 32-Bit Single-Core                                                           |
| Speed                      | 67MHz                                                                        |
| Connectivity               | I <sup>2</sup> C, LINbus, SPI, UART/USART, USB                               |
| Peripherals                | CapSense, DMA, LCD, POR, PWM, WDT                                            |
| Number of I/O              | 38                                                                           |
| Program Memory Size        | 256КВ (256К х 8)                                                             |
| Program Memory Type        | FLASH                                                                        |
| EEPROM Size                | 2K x 8                                                                       |
| RAM Size                   | 64K x 8                                                                      |
| Voltage - Supply (Vcc/Vdd) | 1.71V ~ 5.5V                                                                 |
| Data Converters            | A/D 1x20b, 2x12b; D/A 4x8b                                                   |
| Oscillator Type            | Internal                                                                     |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                            |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 68-VFQFN Exposed Pad                                                         |
| Supplier Device Package    | 68-QFN (8x8)                                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c5868lti-lp039 |
|                            |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



The PSoC device incorporates flexible internal clock generators, designed for high stability and factory trimmed for high accuracy. The internal main oscillator (IMO) is the master clock base for the system, and has one-percent accuracy at 3 MHz. The IMO can be configured to run from 3 MHz up to 74 MHz. Multiple clock derivatives can be generated from the main clock frequency to meet application needs. The device provides a PLL to generate system clock frequencies up to 80 MHz from the IMO, external crystal, or external reference clock. It also contains a separate, very low-power internal low-speed oscillator (ILO) for the sleep and watchdog timers. A 32.768-kHz external watch crystal is also supported for use in RTC applications. The clocks, together with programmable clock dividers, provide the flexibility to integrate most timing requirements.

The CY8C58LP family supports a wide supply operating range from 1.71 to 5.5 V. This allows operation from regulated supplies such as  $1.8 \pm 5\%$ ,  $2.5 V \pm 10\%$ ,  $3.3 V \pm 10\%$ , or  $5.0 V \pm 10\%$ , or directly from a wide range of battery types. In addition, it provides an integrated high efficiency synchronous boost converter that can power the device from supply voltages as low as 0.5 V. This enables the device to be powered directly from a single battery. In addition, you can use the boost converter to generate other voltages required by the device, such as a 3.3 V supply for LCD glass drive. The boost's output is available on the VBOOST pin, allowing other devices in the application to be powered from the PSoC.

PSoC supports a wide range of low power modes. These include a 300-nA hibernate mode with RAM retention and a 2-µA sleep mode with RTC. In the second mode, the optional 32.768-kHz watch crystal runs continuously and maintains an accurate RTC.

Power to all major functional blocks, including the programmable digital and analog peripherals, can be controlled independently by firmware. This allows low power background processing when some peripherals are not in use. This, in turn, provides a total device current of only 3.1 mA when the CPU is running at 6 MHz.

The details of the PSoC power modes are covered in the Power System on page 26 of this datasheet.

PSoC uses JTAG (4 wire) or SWD (2 wire) interfaces for programming, debug, and test. Using these standard interfaces you can debug or program the PSoC with a variety of hardware solutions from Cypress or third party vendors. The Cortex-M3 debug and trace modules include FPB, DWT, ETM, and ITM. These modules have many features to help solve difficult debug and trace problems. Details of the programming, test, and debugging interfaces are discussed in the Programming, Debug Interfaces, Resources on page 61 of this datasheet.

# 2. Pinouts

Each VDDIO pin powers a specific set of I/O pins. (The USBIOs are powered from VDDD.) Using the VDDIO pins, a single PSoC can support multiple voltage levels, reducing the need for off-chip level shifters. The black lines drawn on the pinout diagrams in Figure 2-3 and Figure 2-4, as well as Table 2-1, show the pins that are powered by each VDDIO.

Each VDDIO may source up to 100 mA total to its associated I/O pins, as shown in Figure 2-1.

#### Figure 2-1. VDDIO Current Limit



Conversely, for the 100-pin and 68-pin devices, the set of I/O pins associated with any VDDIO may sink up to 100 mA total, as shown in Figure 2-2.

#### Figure 2-2. I/O Pins Current Limit





Table 2-2. CSP Pinout

Table 2-2 shows the pinout for the 99-pin CSP package. Since there are four  $V_{DDIO}$  pins, the set of I/O pins associated with any  $V_{DDIO}$  may sink up to 100 mA total, same as for the 100-pin and 68-pin devices.

| Ball | Name   | Ball | Name   | Ball | Name   | Ball | Name   |
|------|--------|------|--------|------|--------|------|--------|
| E5   | P2[5]  | L2   | VIO1   | B2   | P3[6]  | C8   | VIO0   |
| G6   | P2[6]  | K2   | P1[6]  | B3   | P3[7]  | D7   | P0[4]  |
| G5   | P2[7]  | C9   | P4[2]  | C3   | P12[0] | E7   | P0[5]  |
| H6   | P12[4] | E8   | P4[3]  | C4   | P12[1] | B9   | P0[6]  |
| K7   | P12[5] | K1   | P1[7]  | E3   | P15[2] | D8   | P0[7]  |
| L8   | P6[4]  | H2   | P12[6] | E4   | P15[3] | D9   | P4[4]  |
| J6   | P6[5]  | F4   | P12[7] | A1   | NC     | F8   | P4[5]  |
| H5   | P6[6]  | J1   | P5[4]  | A9   | NC     | F7   | P4[6]  |
| J5   | P6[7]  | H1   | P5[5]  | L1   | NC     | E6   | P4[7]  |
| L7   | VSSB   | F3   | P5[6]  | L9   | NC     | E9   | VCCD   |
| K6   | Ind    | G1   | P5[7]  | A3   | VCCA   | F9   | VSSD   |
| L6   | VBOOST | G2   | P15[6] | A4   | VSSA   | G9   | VDDD   |
| K5   | VBAT   | F2   | P15[7] | B7   | VSSA   | H9   | P6[0]  |
| L5   | VSSD   | E2   | VDDD   | B8   | VSSA   | G8   | P6[1]  |
| L4   | XRES   | F1   | VSSD   | C7   | VSSA   | H8   | P6[2]  |
| J4   | P5[0]  | E1   | VCCD   | A5   | VDDA   | J9   | P6[3]  |
| K4   | P5[1]  | D1   | P15[0] | A6   | VSSD   | G7   | P15[4] |
| K3   | P5[2]  | D2   | P15[1] | B5   | P12[2] | F6   | P15[5] |
| L3   | P5[3]  | C1   | P3[0]  | A7   | P12[3] | F5   | P2[0]  |
| H4   | P1[0]  | C2   | P3[1]  | C5   | P4[0]  | J7   | P2[1]  |
| J3   | P1[1]  | D3   | P3[2]  | D5   | P4[1]  | J8   | P2[2]  |
| H3   | P1[2]  | D4   | P3[3]  | B6   | P0[0]  | K9   | P2[3]  |
| J2   | P1[3]  | B4   | P3[4]  | C6   | P0[1]  | H7   | P2[4]  |
| G4   | P1[4]  | A2   | P3[5]  | A8   | P0[2]  | K8   | VIO2   |
| G3   | P1[5]  | B1   | VIO3   | D6   | P0[3]  |      |        |

Figure 2-5 on page 10 and Figure 2-6 on page 11 show an example schematic and an example PCB layout, for the 100-pin TQFP part, for optimal analog performance on a two-layer board.

The two pins labeled VDDD must be connected together.

The two pins labeled VCCD must be connected together, with capacitance added, as shown in Figure 2-5 and Power System on page 26. The trace between the two VCCD pins should be as short as possible.

■ The two pins labeled VSSD must be connected together.

For information on circuit board layout issues for mixed signals, refer to the application note, AN57821 - Mixed Signal Circuit Board Layout Considerations for PSoC® 3 and PSoC 5.





## Figure 2-6. Example PCB Layout for 100-pin TQFP Part for Optimal Analog Performance



## 5.6 External Memory Interface

CY8C58LP provides an external memory interface (EMIF) for connecting to external memory devices. The connection allows read and write accesses to external memories. The EMIF operates in conjunction with UDBs, I/O ports, and other hardware to generate external memory address and control signals. At 33 MHz, each memory access cycle takes four bus clock cycles.

Figure 5-1 is the EMIF block diagram. The EMIF supports synchronous and asynchronous memories. The CY8C58LP only supports one type of external memory device at a time.

External memory is located in the Cortex-M3 external RAM space; it can use up to 24 address bits. See Memory Map on page 22. The memory can be 8 or 16 bits wide.

Cortex-M3 instructions can be fetched from external memory if it is 16-bit. Other limitations apply; for details, see application note AN89610, PSoC<sup>®</sup> 4 and PSoC 5LP ARM Cortex Code Optimization. There is no provision for code security in external memory. If code must be kept secure, then it should be placed in internal flash. See Flash Security on page 19 and Device Security on page 64.



#### Figure 5-1. EMIF Block Diagram



## 6.1.2.2 32.768 kHz ECO

The 32.768-kHz external crystal oscillator (32kHzECO) provides precision timing with minimal power consumption using an external 32.768-kHz watch crystal (see Figure 6-3). The 32kHzECO also connects directly to the sleep timer and provides the source for the RTC. The RTC uses a 1 second interrupt to implement the RTC functionality in firmware.

The oscillator works in two distinct power modes. This allows users to trade off power consumption with noise immunity from neighboring circuits. The GPIO pins connected to the external crystal and capacitors are fixed.

#### Figure 6-3. 32kHzECO Block Diagram



It is recommended that the external 32.768-kHz watch crystal have a load capacitance (CL) of 6 pF or 12.5 pF. Check the crystal manufacturer's datasheet. The two external capacitors, CL1 and CL2, are typically of the same value, and their total capacitance, CL1CL2 / (CL1 + CL2), including pin and trace capacitance, should equal the crystal CL value. For more information, refer to application note AN54439: PSoC 3 and PSoC 5 External Oscillators. See also pin capacitance specifications in the "GPIO" section on page 76.

#### 6.1.2.3 Digital System Interconnect

The DSI provides routing for clocks taken from external clock oscillators connected to I/O. The oscillators can also be generated within the device in the digital system and UDBs.

While the primary DSI clock input provides access to all clocking resources, up to eight other DSI clocks (internally or externally generated) may be routed directly to the eight digital clock dividers. This is only possible if there are multiple precision clock sources.

#### 6.1.3 Clock Distribution

All seven clock sources are inputs to the central clock distribution system. The distribution system is designed to create multiple high precision clocks. These clocks are customized for the design's requirements and eliminate the common problems found with limited resolution prescalers attached to peripherals. The clock distribution system generates several types of clock trees.

- The system clock is used to select and supply the fastest clock in the system for general system clock requirements and clock synchronization of the PSoC device.
- Bus clock 16-bit divider uses the system clock to generate the system's bus clock used for data transfers and the CPU. The CPU clock is directly derived from the bus clock.
- Eight fully programmable 16-bit clock dividers generate digital system clocks for general use in the digital system, as configured by the design's requirements. Digital system clocks can generate custom clocks derived from any of the seven clock sources for any purpose. Examples include baud rate generators, accurate PWM periods, and timer clocks, and many others. If more than eight digital clock dividers are required, the UDBs and fixed function timer/counter/PWMs can also generate clocks.
- Four 16-bit clock dividers generate clocks for the analog system components that require clocking, such as ADCs and mixers. The analog clock dividers include skew control to ensure that critical analog events do not occur simultaneously with digital switching events. This is done to reduce analog system noise.

Each clock divider consists of an 8-input multiplexer, a 16-bit clock divider (divide by 2 and higher) that generates ~50% duty cycle clocks, system clock resynchronization logic, and deglitch logic. The outputs from each digital clock tree can be routed into the digital system interconnect and then brought back into the clock system as an input, allowing clock chaining of up to 32 bits.

#### 6.1.4 USB Clock Domain

The USB clock domain is unique in that it operates largely asynchronously from the main clock network. The USB logic contains a synchronous bus interface to the chip, while running on an asynchronous clock to process USB data. The USB logic requires a 48-MHz frequency. This frequency can be generated from different sources, including DSI clock at 48 MHz or doubled value of 24 MHz from internal oscillator, DSI signal, or crystal oscillator.

#### 6.2 Power System

The power system consists of separate analog, digital, and I/O supply pins, labeled VDDA, VDDD, and VDDIOX, respectively. It also includes two internal 1.8 V regulators that provide the digital (VCCD) and analog (VCCA) supplies for the internal core logic. The output pins of the regulators (VCCD and VCCA) and the VDDIO pins must have capacitors connected as shown in Figure 6-4. The two V<sub>CCD</sub> pins must be shorted together, with as short a trace as possible, and connected to a 1  $\mu$ F ±10% X5R capacitor. The power system also contains a sleep regulator, an I<sup>2</sup>C regulator, and a hibernate regulator.



## 6.2.1 Power Modes

PSoC 5LP devices have four different power modes, as shown in Table 6-2 and Table 6-3. The power modes allow a design to easily provide required functionality and processing power while simultaneously minimizing power consumption and maximizing battery life in low power and portable devices.

PSoC 5LP power modes, in order of decreasing power consumption are:

- Active
- Alternate active
- Sleep
- Hibernate

#### Table 6-2. Power Modes

Active is the main processing mode. Its functionality is configurable. Each power controllable subsystem is enabled or disabled by using separate power configuration template registers. In alternate active mode, fewer subsystems are enabled, reducing power. In sleep mode most resources are disabled regardless of the template settings. Sleep mode is optimized to provide timed sleep intervals and RTC functionality. The lowest power mode is hibernate, which retains register and SRAM state, but no clocks, and allows wakeup only from I/O pins. Figure 6-5 illustrates the allowable transitions between power modes. Sleep and hibernate modes should not be entered until all VDDIO supplies are at valid voltage levels.

| Power Modes         | Description                                                                                                                                                                                                                    | <b>Entry Condition</b>                     | Wakeup Source                                           | Active Clocks           | Regulator                                                                                                                         |
|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|---------------------------------------------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| Active              | Primary mode of operation, all<br>peripherals available (program-<br>mable)                                                                                                                                                    | Wakeup, reset,<br>manual register<br>entry | Any interrupt                                           | Any (program-<br>mable) | All regulators available.<br>Digital and analog<br>regulators can be disabled<br>if external regulation used.                     |
| Alternate<br>Active | Similar to Active mode, and is<br>typically configured to have<br>fewer peripherals active to<br>reduce power. One possible<br>configuration is to use the UDBs<br>for processing, with the CPU<br>turned off                  | Manual register<br>entry                   | Any interrupt                                           | Any (program-<br>mable) | All regulators available.<br>Digital and analog<br>regulators can be disabled<br>if external regulation used.                     |
| Sleep               | All subsystems automatically disabled                                                                                                                                                                                          | Manual register<br>entry                   | Comparator,<br>PICU, I <sup>2</sup> C, RTC,<br>CTW, LVD | ILO/kHzECO              | Both digital and analog<br>regulators buzzed.<br>Digital and analog<br>regulators can be disabled<br>if external regulation used. |
| Hibernate           | All subsystems automatically<br>disabled<br>Lowest power consuming mode<br>with all peripherals and internal<br>regulators disabled, except<br>hibernate regulator is enabled<br>Configuration and memory<br>contents retained | Manual register<br>entry                   | PICU                                                    |                         | Only hibernate regulator<br>active.                                                                                               |

# Table 6-3. Power Modes Wakeup Time and Power Consumption

| Sleep<br>Modes      | Wakeup<br>Time | Current<br>(Typ)      | Code<br>Execution | Digital<br>Resources | Analog<br>Resources | Clock Sources<br>Available | Wakeup Sources                                          | Reset<br>Sources  |
|---------------------|----------------|-----------------------|-------------------|----------------------|---------------------|----------------------------|---------------------------------------------------------|-------------------|
| Active              | -              | 3.1 mA <sup>[8]</sup> | Yes               | All                  | All                 | All                        | -                                                       | All               |
| Alternate<br>Active | _              | _                     | User<br>defined   | All                  | All                 | All                        | _                                                       | All               |
| Sleep               | <25 µs         | 2 µA                  | No                | l <sup>2</sup> C     | Comparator          | ILO/kHzECO                 | Comparator, PICU,<br>I <sup>2</sup> C, RTC, CTW,<br>LVD | XRES, LVD,<br>WDR |
| Hibernate           | <200 µs        | 300 nA                | No                | None                 | None                | None                       | PICU                                                    | XRES              |

Note 8. Bus clock off. Execute from CPU instruction buffer at 6 MHz. See Table 11-2 on page 68.



### 6.4.5 Pin Interrupts

All GPIO and SIO pins are able to generate interrupts to the system. All eight pins in each port interface to their own Port Interrupt Control Unit (PICU) and associated interrupt vector. Each pin of the port is independently configurable to detect rising edge, falling edge, both edge interrupts, or to not generate an interrupt.

Depending on the configured mode for each pin, each time an interrupt event occurs on a pin, its corresponding status bit of the interrupt status register is set to "1" and an interrupt request is sent to the interrupt controller. Each PICU has its own interrupt vector in the interrupt controller and the pin status register providing easy determination of the interrupt source down to the pin level.

Port pin interrupts remain active in all sleep modes allowing the PSoC device to wake from an externally generated interrupt. While level sensitive interrupts are not directly supported; Universal Digital Blocks (UDB) provide this functionality to the system when needed.

## 6.4.6 Input Buffer Mode

GPIO and SIO input buffers can be configured at the port level for the default CMOS input thresholds or the optional LVTTL input thresholds. All input buffers incorporate Schmitt triggers for input hysteresis. Additionally, individual pin input buffers can be disabled in any drive mode.

#### 6.4.7 I/O Power Supplies

Up to four I/O pin power supplies are provided depending on the device and package. Each I/O supply must be less than or equal to the voltage on the chip's analog (VDDA) pin. This feature allows users to provide different I/O voltage levels for different pins on the device. Refer to the specific device package pinout to determine VDDIO capability for a given port and pin. The SIO port pins support an additional regulated high output capability, as described in Adjustable Output Level.

#### 6.4.8 Analog Connections

These connections apply only to GPIO pins. All GPIO pins may be used as analog inputs or outputs. The analog voltage present on the pin must not exceed the VDDIO supply voltage to which the GPIO belongs. Each GPIO may connect to one of the analog global busses or to one of the analog mux buses to connect any pin to any internal analog resource such as ADC or comparators. In addition, select pins provide direct connections to specific analog features such as the high current DACs or uncommitted opamps.

### 6.4.9 CapSense

This section applies only to GPIO pins. All GPIO pins may be used to create CapSense buttons and sliders<sup>[11]</sup>. See the "CapSense" section on page 59 for more information.

### 6.4.10 LCD Segment Drive

This section applies only to GPIO pins. All GPIO pins may be used to generate Segment and Common drive signals for direct glass drive of LCD glass. See the "LCD Direct Drive" section on page 58 for details.

#### Note

#### 6.4.11 Adjustable Output Level

This section applies only to SIO pins. SIO port pins support the ability to provide a regulated high output level for interface to external signals that are lower in voltage than the SIO's respective VDDIO. SIO pins are individually configurable to output either the standard VDDIO level or the regulated output, which is based on an internally generated reference. Typically a voltage DAC (VDAC) is used to generate the reference (see Figure 6-12). The "DAC" section on page 59 has more details on VDAC use and reference routing to the SIO pins. Resistive pull-up and pull-down drive modes are not available with SIO in regulated output mode.

#### 6.4.12 Adjustable Input Level

This section applies only to SIO pins. SIO pins by default support the standard CMOS and LVTTL input levels but also support a differential mode with programmable levels. SIO pins are grouped into pairs. Each pair shares a reference generator block which, is used to set the digital input buffer reference level for interface to external signals that differ in voltage from VDDIO. The reference sets the pins voltage threshold for a high logic level (see Figure 6-12). Available input thresholds are:

- 0.5 × VDDIO
- 0.4 × VDDIO
- 0.5 × VREF
- VREF

Typically a voltage DAC (VDAC) generates the VREF reference. DAC on page 59 has more details on VDAC use and reference routing to the SIO pins.

#### Figure 6-12. SIO Reference for Input and Output



<sup>11.</sup> GPIOs with opamp outputs are not recommended for use with CapSense.





#### 7.8.1 External Electrical Connections

As Figure 7-19 shows, the  $I^2C$  bus requires external pull-up resistors (R<sub>P</sub>). These resistors are primarily determined by the supply voltage, bus speed, and bus capacitance. For detailed information on how to calculate the optimum pull-up resistor value for your design, we recommend using the UM10204 I2C-bus specification and user manual Rev 6, or newer, available from the NXP website at www.nxp.com.

## Figure 7-19. Connection of Devices to the I<sup>2</sup>C Bus



For most designs, the default values in Table 7-2 will provide excellent performance without any calculations. The default values were chosen to use standard resistor values between the minimum and maximum limits. The values in Table 7-2 work for designs with 1.8 V to 5.0V V<sub>DD</sub>, less than 200-pF bus capacitance (C<sub>B</sub>), up to 25  $\mu$ A of total input leakage (I<sub>L</sub>), up to 0.4 V output voltage level (V<sub>OL</sub>), and a max V<sub>IH</sub> of 0.7 \* V<sub>DD</sub>. Standard Mode and Fast Mode can use either GPIO or SIO PSoC pins. Fast Mode Plus requires use of SIO pins to meet the V<sub>OL</sub> spec at 20 mA. Calculation of custom pull-up resistor values is required; if your design does not meet the default assumptions, you use series resistors (RS) to limit injected noise, or you need to maximize the resistor value for low power consumption.

Table 7-2. Recommended default Pull-up Resistor Values

|                          | R <sub>P</sub> | Units |
|--------------------------|----------------|-------|
| Standard Mode – 100 kbps | 4.7 k, 5%      | Ω     |
| Fast Mode – 400 kbps     | 1.74 k, 1%     | Ω     |
| Fast Mode Plus – 1 Mbps  | 620, 5%        | Ω     |

Calculation of the ideal pull-up resistor value involves finding a value between the limits set by three equations detailed in the NXP I<sup>2</sup>C specification. These equations are:

#### Equation 1:

$$R_{PMIN} = (V_{DD}(max) - V_{OL}(max))/(I_{OL}(min))$$

Equation 2:

$$R_{PMAX} = T_R(max)/0.8473 \times C_R(max)$$

**Equation 3:** 

$$R_{PMAX} = V_{DD}(min) - V_{IH}(min) + V_{NH}(min) / I_{IH}(max)$$

Equation parameters:

 $V_{DD}$  = Nominal supply voltage for I<sup>2</sup>C bus

V<sub>OL</sub> = Maximum output low voltage of bus devices.

 $I_{OI}$  = Low-level output current from I<sup>2</sup>C specification

 $T_R$  = Rise Time of bus from I<sup>2</sup>C specification

C<sub>B</sub> = Capacitance of each bus line including pins and PCB traces

VIH = Minimum high-level input voltage of all bus devices

 $V_{\text{NH}}$  = Minimum high-level input noise margin from  $\text{I}^2\text{C}$  specification

I<sub>IH</sub> = Total input leakage current of all devices on the bus

The supply voltage (V<sub>DD</sub>) limits the minimum pull-up resistor value due to bus devices maximum low output voltage (V<sub>OL</sub>) specifications. Lower pull-up resistance increases current though the pins and can, therefore, exceed the spec conditions of V<sub>OH</sub>. Equation 1 is derived using Ohm's law to determine the minimum resistance that will still meet the V<sub>OL</sub> specification at 3 mA for standard and fast modes, and 20 mA for fast mode plus at the given V<sub>DD</sub>.

Equation 2 determines the maximum pull-up resistance due to bus capacitance. Total bus capacitance is comprised of all pin, wire, and trace capacitance on the bus. The higher the bus capacitance, the lower the pull-up resistance required to meet the specified bus speeds rise time due to RC delays. Choosing a pull-up resistance higher than allowed can result in failing timing requirements resulting in communication errors. Most designs with five or less  $I^2C$  devices and up to 20 centimeters of bus trace length have less than 100 pF of bus capacitance.

A secondary effect that limits the maximum pull-up resistor value is total bus leakage calculated in Equation 3. The primary source of leakage is I/O pins connected to the bus. If leakage is too high, the pull-ups will have difficulty maintaining an acceptable  $V_{IH}$  level causing communication errors. Most designs with five or less  $I^2C$  devices on the bus have less than 10  $\mu A$  of total leakage current.







## Figure 9-1. JTAG Interface Connections between PSoC 5LP and Programmer

- <sup>1</sup> The voltage levels of Host Programmer and the PSoC 5 voltage domains involved in Programming should be same. The Port 1 JTAG pins and XRES pin are powered by V<sub>DDI01</sub>. So, V<sub>DDI01</sub> of PSoC 5 should be at same voltage level as host V<sub>DD</sub>. Rest of PSoC 5 voltage domains (V<sub>DDD</sub>, V<sub>DDA</sub>, V<sub>DDI02</sub>, V<sub>DDI02</sub>, V<sub>DDI03</sub>) need not be at the same voltage level as host Programmer.
- <sup>2</sup> Vdda must be greater than or equal to all other power supplies (Vddd, Vddio's) in PSoC 5.
- <sup>3</sup> For Power cycle mode Programming, XRES pin is not required. But the Host programmer must have the capability to toggle power (Vddd, Vdda, All Vddio's) to PSoC 5. This may typically require external interface circuitry to toggle power which will depend on the programming setup. The power supplies can be brought up in any sequence, however, once stable, VDDA must be greater than or equal to all other supplies.
- <sup>4</sup> For JTAG Programming, Device reset can also be done without connecting to the XRES pin or Power cycle mode by using the TMS,TCK,TDI, TDO pins of PSoC 5, and writing to a specific register. But this requires that the DPS setting in NVL is not equal to "Debug Ports Disabled".
- <sup>5</sup> By default, PSoC 5 is configured for 4-wire JTAG mode unless user changes the DPS setting. So the TMS pin is unidirectional. But if the DPS setting is changed to non-JTAG mode, the TMS pin in JTAG is bi-directional as the SWD Protocol has to be used for acquiring the PSoC 5 device initially. After switching from SWD to JTAG mode, the TMS pin will be uni-directional. In such a case, unidirectional buffer should not be used on TMS line.
- <sup>7</sup> nTRST JTAG pin (P1[5]) cannot be used to reset the JTAG TAP controller during first time programming of PSoC 5 as the default setting is 4-wire JTAG (nTRST disabled). Use the TMS, TCK pins to do a reset of JTAG TAP controller.



| Parameter           | Description           | Con                           | ditions                        | Min | Тур | Max | Units |
|---------------------|-----------------------|-------------------------------|--------------------------------|-----|-----|-----|-------|
| I <sub>OUT</sub>    | Output current        | T <sub>A</sub> = 0 °C–70 °C   | V <sub>BAT</sub> = 0.5 V–0.8 V | 0   | -   | 5   | mA    |
|                     |                       | T <sub>A</sub> = −10 °C−85 °C | V <sub>BAT</sub> = 1.6 V–3.6 V | 0   | -   | 15  | mA    |
|                     |                       |                               | V <sub>BAT</sub> = 0.8 V–1.6 V | 0   | -   | 25  | mA    |
|                     |                       |                               | V <sub>BAT</sub> = 1.3 V–2.5 V | 0   | -   | 50  | mA    |
|                     |                       |                               | V <sub>BAT</sub> = 2.5 V–3.6 V | 0   | -   | 50  | mA    |
|                     |                       | T <sub>A</sub> =40 °C85 °C    | V <sub>BAT</sub> = 1.8 V–2.5 V | 0   | _   | 50  | mA    |
| I <sub>LPK</sub>    | Inductor peak current |                               |                                | -   | -   | 700 | mA    |
| IQ                  | Quiescent current     | Boost active mode             |                                | _   | 250 | _   | μA    |
|                     |                       | Boost sleep mode,             | Ι <sub>ΟUT</sub> < 1 μΑ        | -   | 25  | -   | μA    |
| Reg <sub>LOAD</sub> | Load regulation       |                               |                                | -   | -   | 10  | %     |
| Reg <sub>LINE</sub> | Line regulation       |                               |                                | -   | -   | 10  | %     |

## Table 11-6. Inductive Boost Regulator DC Specifications (continued)

Notes

- 29. Listed vsel options are characterized. Additional VSEL options are valid and guaranteed by design.
   30. The boost will start at all valid V<sub>BAT</sub> conditions including down to V<sub>BAT</sub> = 0.5 V.
   31. If V<sub>BAT</sub> is greater than or equal to V<sub>OUT</sub> boost setting, then V<sub>OUT</sub> will be less than V<sub>BAT</sub> due to resistive losses in the boost circuit.



# 11.4.3 USBIO

For operation in GPIO mode, the standard range for  $V_{DDD}$  applies, see Device Level Specifications on page 68.

# Table 11-13. USBIO DC Specifications

| Parameter                       | Description                                            | Conditions                                          | Min            | Тур | Max            | Units |
|---------------------------------|--------------------------------------------------------|-----------------------------------------------------|----------------|-----|----------------|-------|
| Rusbi                           | USB D+ pull-up resistance <sup>[40]</sup>              | With idle bus                                       | 0.900          | -   | 1.575          | kΩ    |
| Rusba                           | USB D+ pull-up resistance <sup>[40]</sup>              | While receiving traffic                             | 1.425          | -   | 3.090          | kΩ    |
| Vohusb                          | Static output high <sup>[40]</sup>                     | $15k\Omega\pm5\%$ to Vss, internal pull-up enabled  | 2.8            | -   | 3.6            | V     |
| Volusb                          | Static output low <sup>[40]</sup>                      | $15k\Omega\pm 5\%$ to Vss, internal pull-up enabled | -              | -   | 0.3            | V     |
| Vihgpio                         | Input voltage high, GPIO mode <sup>[40]</sup>          | V <sub>DDD</sub> = 1.8 V                            | 1.5            | -   | -              | V     |
|                                 |                                                        | V <sub>DDD</sub> = 3.3 V                            | 2              | -   | -              | V     |
|                                 |                                                        | V <sub>DDD</sub> = 5.0 V                            | 2              | -   | -              | V     |
| Vilgpio                         | Input voltage low, GPIO mode <sup>[40]</sup>           | V <sub>DDD</sub> = 1.8 V                            | -              | -   | 0.8            | V     |
|                                 |                                                        | V <sub>DDD</sub> = 3.3 V                            | -              | -   | 0.8            | V     |
|                                 |                                                        | V <sub>DDD</sub> = 5.0 V                            | -              | -   | 0.8            | V     |
| Vohgpio                         | Output voltage high, GPIO mode <sup>[40]</sup>         | I <sub>OH</sub> = 4 mA, V <sub>DDD</sub> = 1.8 V    | 1.6            | -   | -              | V     |
|                                 |                                                        | I <sub>OH</sub> = 4 mA, V <sub>DDD</sub> = 3.3 V    | 3.1            | -   | -              | V     |
|                                 |                                                        | I <sub>OH</sub> = 4 mA, V <sub>DDD</sub> = 5.0 V    | 4.2            | -   | -              | V     |
| Volgpio                         | Output voltage low, GPIO mode <sup>[40]</sup>          | I <sub>OL</sub> = 4 mA, V <sub>DDD</sub> = 1.8 V    | -              | -   | 0.3            | V     |
|                                 |                                                        | I <sub>OL</sub> = 4 mA, V <sub>DDD</sub> = 3.3 V    | -              | -   | 0.3            | V     |
|                                 |                                                        | I <sub>OL</sub> = 4 mA, V <sub>DDD</sub> = 5.0 V    | -              | -   | 0.3            | V     |
| Vdi                             | Differential input sensitivity                         | (D+)–(D–)                                           | -              | -   | 0.2            | V     |
| Vcm                             | Differential input common mode range                   |                                                     | 0.8            | -   | 2.5            | V     |
| Vse                             | Single ended receiver threshold                        |                                                     | 0.8            | -   | 2              | V     |
| Rps2                            | PS/2 pull-up resistance <sup>[40]</sup>                | In PS/2 mode, with PS/2 pull-up enabled             | 3              | -   | 7              | kΩ    |
| Rext                            | External USB series resistor <sup>[40]</sup>           | In series with each USB pin                         | 21.78<br>(–1%) | 22  | 22.22<br>(+1%) | Ω     |
| Zo                              | USB driver output impedance <sup>[40]</sup>            | Including Rext                                      | 28             | -   | 44             | Ω     |
| C <sub>IN</sub>                 | USB transceiver input capacitance                      |                                                     | -              | -   | 20             | pF    |
| I <sub>IL</sub> <sup>[40]</sup> | Input leakage current (absolute value) <sup>[40]</sup> | 25 °C, V <sub>DDD</sub> = 3.0 V                     | -              | -   | 2              | nA    |

40. Based on device characterization (Not production tested).



## 11.5.6 Comparator

# Table 11-32. Comparator DC Specifications<sup>[58]</sup>

| Parameter         | Description                                       | Conditions                                        | Min              | Тур | Max                     | Units |
|-------------------|---------------------------------------------------|---------------------------------------------------|------------------|-----|-------------------------|-------|
| V <sub>os</sub>   | Input offset voltage in fast mode                 | Factory trim, Vdda > 2.7 V,<br>Vin ≥ 0.5 V        | -                |     | 10                      | mV    |
|                   | Input offset voltage in slow mode                 | Factory trim, Vin $\ge$ 0.5 V                     | -                |     | 9                       | mV    |
| Maria             | Input offset voltage in fast mode <sup>[59]</sup> | Custom trim                                       | -                | -   | 4                       | mV    |
| V <sub>OS</sub>   | Input offset voltage in slow mode <sup>[59]</sup> | Custom trim                                       | -                | -   | 4                       | mV    |
| V <sub>OS</sub>   | Input offset voltage in ultra low<br>power mode   |                                                   | -                | ±12 | _                       | mV    |
| TCVos             | Temperature coefficient, input offset             | V <sub>CM</sub> = V <sub>DDA</sub> / 2, fast mode | -                | 63  | 85                      | µV/°C |
|                   | voltage                                           | $V_{CM} = V_{DDA} / 2$ , slow mode                | -                | 15  | 20                      |       |
| V <sub>HYST</sub> | Hysteresis                                        | Hysteresis enable mode                            | -                | 10  | 32                      | mV    |
| V <sub>ICM</sub>  | Input common mode voltage                         | High current / fast mode                          | V <sub>SSA</sub> | -   | V <sub>DDA</sub>        | V     |
|                   |                                                   | Low current / slow mode                           | V <sub>SSA</sub> | -   | V <sub>DDA</sub>        | V     |
|                   |                                                   | Ultra low power mode                              | V <sub>SSA</sub> | -   | V <sub>DDA</sub> – 1.15 | V     |
| CMRR              | Common mode rejection ratio                       |                                                   | -                | 50  | -                       | dB    |
| I <sub>CMP</sub>  | High current mode/fast mode                       |                                                   | -                | -   | 400                     | μA    |
|                   | Low current mode/slow mode                        |                                                   | -                | -   | 100                     | μA    |
|                   | Ultra low power mode                              |                                                   | -                | 6   | -                       | μA    |

# Table 11-33. Comparator AC Specifications

| Parameter         | Description                                         | Conditions                           | Min | Тур | Max | Units |
|-------------------|-----------------------------------------------------|--------------------------------------|-----|-----|-----|-------|
| T <sub>RESP</sub> | Response time, high current mode <sup>[59]</sup>    | 50 mV overdrive, measured pin-to-pin | -   | 75  | 110 | ns    |
|                   | Response time, low current mode <sup>[59]</sup>     | 50 mV overdrive, measured pin-to-pin | -   | 155 | 200 | ns    |
|                   | Response time, ultra low power mode <sup>[59]</sup> | 50 mV overdrive, measured pin-to-pin | -   | 55  | -   | μs    |

58. The recommended procedure for using a custom trim value for the on-chip comparators can be found in the TRM. 59. Based on device characterization (Not production tested).



## 11.5.7 Current Digital-to-analog Converter (IDAC)

All specifications are based on use of the low-resistance IDAC output pins (see Pin Descriptions on page 12 for details). See the IDAC component data sheet in PSoC Creator for full electrical specifications and APIs.

Unless otherwise specified, all charts and graphs show typical values.

## Table 11-34. IDAC DC Specifications

| Parameter        | Description                     | Conditions                                                                                                                          | Min | Тур    | Max   | Units  |
|------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|--------|-------|--------|
|                  | Resolution                      |                                                                                                                                     | _   | -      | 8     | bits   |
| I <sub>OUT</sub> | Output current at code = 255    | $\begin{array}{l} \mbox{Range = 2.04 mA, code = 255,} \\ \mbox{V}_{\mbox{DDA}} \geq 2.7 \mbox{ V, Rload = 600 } \Omega \end{array}$ | -   | 2.04   | _     | mA     |
|                  |                                 | Range = 2.04 mA, High mode, code = 255, $V_{DDA} \le$ 2.7 V, Rload = 300 $\Omega$                                                   | -   | 2.04   | -     | mA     |
|                  |                                 | Range = 255 $\mu$ A, code = 255,<br>Rload = 600 $\Omega$                                                                            | -   | 255    | _     | μA     |
|                  |                                 | Range = 31.875 $\mu$ A, code = 255,<br>Rload = 600 $\Omega$                                                                         | -   | 31.875 | -     | μA     |
|                  | Monotonicity                    |                                                                                                                                     | _   | -      | Yes   |        |
| Ezs              | Zero scale error                |                                                                                                                                     | _   | 0      | ±1    | LSB    |
| Eg               | Gain error                      | Range = 2.04 mA                                                                                                                     | _   | -      | ±2.5  | %      |
|                  |                                 | Range = 255 µA                                                                                                                      | -   | -      | ±2.5  | %      |
|                  |                                 | Range = 31.875 µA                                                                                                                   | _   | -      | ±3.5  | %      |
| TC_Eg            | Temperature coefficient of gain | Range = 2.04 mA                                                                                                                     | -   | -      | 0.045 | % / °C |
|                  | error                           | Range = 255 µA                                                                                                                      | _   | -      | 0.045 | % / °C |
|                  |                                 | Range = 31.875 µA                                                                                                                   | -   | -      | 0.05  | % / °C |
| INL              | Integral nonlinearity           | Sink mode, range = 255 $\mu$ A, Codes<br>8–255, Rload = 2.4 k $\Omega$ ,<br>Cload = 15 pF                                           | _   | ±0.9   | ±1    | LSB    |
|                  |                                 | Source mode, range = 255 $\mu$ A,<br>Codes 8–255, Rload = 2.4 k $\Omega$ ,<br>Cload = 15 pF                                         | _   | ±1.2   | ±1.6  | LSB    |
|                  |                                 | Source mode, range = $31.875 \mu$ A,<br>Codes 8–255, Rload = $20 k\Omega$ ,<br>Cload = $15 pF^{[60]}$                               | _   | ±0.9   | ±2    | LSB    |
|                  |                                 | Sink mode, range = 31.875 $\mu$ A,<br>Codes 8–255, Rload = 20 k $\Omega$ ,<br>Cload = 15 pF <sup>[60]</sup>                         | _   | ±0.9   | ±2    | LSB    |
|                  |                                 | Source mode, range = 2.04 mA,<br>Codes 8–255, Rload = 600 $\Omega$ ,<br>Cload = 15 pF <sup>[60]</sup>                               | -   | ±0.9   | ±2    | LSB    |
|                  |                                 | Sink mode, range = 2.04 mA,<br>Codes 8–255, Rload = 600 $\Omega$ ,<br>Cload = 15 pF <sup>[60]</sup>                                 | -   | ±0.6   | ±1    | LSB    |

Notes

60. Based on device characterization (Not production tested).





# **11.6 Digital Peripherals**

Specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  105 °C and T<sub>J</sub>  $\leq$  120 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

## 11.6.1 Timer

The following specifications apply to the Timer/Counter/PWM peripheral in timer mode. Timers can also be implemented in UDBs; for more information, see the Timer component datasheet in PSoC Creator.

# Table 11-47. Timer DC Specifications<sup>[70]</sup>

| Parameter | Description               | Conditions                                    | Min | Тур | Max | Units |
|-----------|---------------------------|-----------------------------------------------|-----|-----|-----|-------|
|           | Block current consumption | 16-bit timer, at listed input clock frequency | -   | -   | -   | μA    |
|           | 3 MHz                     |                                               | -   | 15  | _   | μA    |
|           | 12 MHz                    |                                               | -   | 60  | -   | μA    |
|           | 48 MHz                    |                                               | -   | 260 | -   | μA    |
|           | 80 MHz                    |                                               | -   | 360 | -   | μA    |

# Table 11-48. Timer AC Specifications<sup>[70]</sup>

| Parameter | Description                                    | Conditions | Min | Тур | Max   | Units |
|-----------|------------------------------------------------|------------|-----|-----|-------|-------|
|           | Operating frequency                            |            | DC  | -   | 80.01 | MHz   |
|           | Capture pulse width (Internal) <sup>[71]</sup> |            | 15  | -   | -     | ns    |
|           | Capture pulse width (external)                 |            | 30  | -   | -     | ns    |
|           | Timer resolution <sup>[71]</sup>               |            | 15  | -   | -     | ns    |
|           | Enable pulse width <sup>[71]</sup>             |            | 15  | -   | -     | ns    |
|           | Enable pulse width (external)                  |            | 30  | _   | _     | ns    |
|           | Reset pulse width <sup>[71]</sup>              |            | 15  | -   | -     | ns    |
|           | Reset pulse width (external)                   |            | 30  | -   | -     | ns    |

71. For correct operation, the minimum Timer/Counter/PWM input pulse width is the period of bus clock.

<sup>70.</sup> Based on device characterization (Not production tested).



# 11.6.6 Digital Filter Block

# Table 11-57. DFB DC Specifications<sup>[78]</sup>

| Parameter | Description           | Conditions                     | Min | Тур  | Max  | Units |
|-----------|-----------------------|--------------------------------|-----|------|------|-------|
|           | DFB operating current | 64-tap FIR at F <sub>DFB</sub> |     | •    |      | •     |
|           |                       | 500 kHz (6.7 ksps)             | -   | 0.16 | 0.27 | mA    |
|           |                       | 1 MHz (13.4 ksps)              | -   | 0.33 | 0.53 | mA    |
|           |                       | 10 MHz (134 ksps)              | -   | 3.3  | 5.3  | mA    |
|           |                       | 48 MHz (644 ksps)              | -   | 15.7 | 25.5 | mA    |
|           |                       | 80 MHz (1.07 Msps)             | -   | 26.0 | 42.5 | mA    |

# Table 11-58. DFB AC Specifications<sup>[78]</sup>

| Parameter        | Description             | Conditions | Min | Тур | Max   | Units |
|------------------|-------------------------|------------|-----|-----|-------|-------|
| F <sub>DFB</sub> | DFB operating frequency |            | DC  | —   | 80.01 | MHz   |

# 11.6.7 USB

## Table 11-59. USB DC Specifications

| Parameter            | Description                                                             | Conditions                                                                                          | Min  | Тур | Max  | Units |
|----------------------|-------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|-----|------|-------|
| V <sub>USB_5</sub>   | Device supply (V <sub>DDD</sub> ) for USB operation                     | USB configured, USB regulator<br>enabled                                                            | 4.35 | -   | 5.25 | V     |
| V <sub>USB_3.3</sub> |                                                                         | USB configured, USB regulator<br>bypassed                                                           | 3.15 | -   | 3.6  | V     |
| V <sub>USB_3</sub>   |                                                                         | USB configured, USB regulator bypassed <sup>[78]</sup>                                              | 2.85 | -   | 3.6  | V     |
| IUSB_Configured      | Device supply current in device active mode, bus clock and IMO = 24 MHz | V <sub>DDD</sub> = 5 V, F <sub>CPU</sub> = 1.5 MHz                                                  | _    | 10  | -    | mA    |
|                      |                                                                         | V <sub>DDD</sub> = 3.3 V, F <sub>CPU</sub> = 1.5 MHz                                                | _    | 8   | -    | mA    |
| IUSB_Suspended       | Device supply current in device sleep mode                              | V <sub>DDD</sub> = 5 V, connected to USB<br>host, PICU configured to wake on<br>USB resume signal   | -    | 0.5 | -    | mA    |
|                      |                                                                         | V <sub>DDD</sub> = 5 V, disconnected from<br>USB host                                               | -    | 0.3 | -    | mA    |
|                      |                                                                         | V <sub>DDD</sub> = 3.3 V, connected to USB<br>host, PICU configured to wake on<br>USB resume signal | -    | 0.5 | -    | mA    |
|                      |                                                                         | V <sub>DDD</sub> = 3.3 V, disconnected from<br>USB host                                             | _    | 0.3 | -    | mA    |



# 11.7.3 Nonvolatile Latches (NVL)

## Table 11-65. NVL DC Specifications

| Parameter | Description               | Conditions           | Min  | Тур | Max | Units |
|-----------|---------------------------|----------------------|------|-----|-----|-------|
|           | Erase and program voltage | V <sub>DDD</sub> pin | 1.71 | _   | 5.5 | V     |

## Table 11-66. NVL AC Specifications

| Parameter | Description             | Conditions                                                                                          | Min | Тур | Max | Units                       |
|-----------|-------------------------|-----------------------------------------------------------------------------------------------------|-----|-----|-----|-----------------------------|
|           | NVL endurance           | Programmed at 25 °C                                                                                 | 1K  | -   | -   | program/<br>erase<br>cycles |
|           |                         | Programmed at 0 °C to 70 °C                                                                         | 100 | -   | -   | program/<br>erase<br>cycles |
|           | NVL data retention time | Ambient temp. T <sub>A</sub> ≤ 55 °C                                                                | 20  | _   | -   | years                       |
|           |                         | Ambient temp. T <sub>A</sub> ≤ 85 °C                                                                | 10  | _   | -   | 1                           |
|           |                         | Ambient temp. $T_A \le 105 \degree C$ ,<br>$\le$ one year at $T_A \ge 75 \degree C$ <sup>[82]</sup> | 10  | -   | -   |                             |

#### 11.7.4 SRAM

## Table 11-67. SRAM DC Specifications

| Parameter         |                                        | Conditions | Min | Тур | Max | Units |
|-------------------|----------------------------------------|------------|-----|-----|-----|-------|
| V <sub>SRAM</sub> | SRAM retention voltage <sup>[83]</sup> |            | 1.2 | _   | -   | V     |

## Table 11-68. SRAM AC Specifications

| Parameter         | Description              | Conditions | Min | Тур | Max   | Units |
|-------------------|--------------------------|------------|-----|-----|-------|-------|
| F <sub>SRAM</sub> | SRAM operating frequency |            | DC  | -   | 80.01 | MHz   |

Notes

82. Cypress provides a retention calculator to calculate the retention lifetime based on customers' individual temperature profiles for operation over the -40 °C to +105 °C ambient temperature range. Contact customercare@cypress.com.
 83. Based on device characterization (Not production tested).



## 11.7.5 External Memory Interface



### Figure 11-77. Asynchronous Write and Read Cycle Timing, No Wait States

| Table 11-69. Asyn | chronous Write and Read Ti | ming Specifications <sup>[84]</sup> |
|-------------------|----------------------------|-------------------------------------|
|-------------------|----------------------------|-------------------------------------|

| Parameter  | Description                                                  | Conditions | Min             | Тур | Max | Units |
|------------|--------------------------------------------------------------|------------|-----------------|-----|-----|-------|
| Fbus_clock | Bus clock frequency <sup>[85]</sup>                          |            | -               | -   | 33  | MHz   |
| Tbus_clock | Bus clock period <sup>[86]</sup>                             |            | 30.3            | _   | -   | ns    |
| Twr_Setup  | Time from EM_data valid to rising edge of<br>EM_WE and EM_CE |            | Tbus_clock – 10 | _   | -   | ns    |
| Trd_setup  | Time that EM_data must be valid before rising edge of EM_OE  |            | 5               | _   | _   | ns    |
| Trd_hold   | Time that EM_data must be valid after rising edge of EM_OE   |            | 5               | _   | -   | ns    |

Notes

- 84. Based on device characterization (Not production tested).

85. EMIF signal timings are limited by GPIO frequency limitations. See "GPIO" section on page 76.
86. EMIF output signals are generally synchronized to bus clock, so EMIF signal timings are dependent on bus clock frequency.





## 11.8 PSoC System Resources

Specifications are valid for –40 °C  $\leq$  T<sub>A</sub>  $\leq$  105 °C and T<sub>J</sub>  $\leq$  120 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where noted.

## 11.8.1 POR with Brown Out

For brown out detect in regulated mode,  $V_{DDD}$  and  $V_{DDA}$  must be  $\geq$  2.0 V. Brown out detect is not available in externally regulated mode.

#### Table 11-71. Precise Low-Voltage Reset (PRES) with Brown Out DC Specifications

| Parameter | Description          | Conditions   | Min  | Тур | Max  | Units |
|-----------|----------------------|--------------|------|-----|------|-------|
| PRESR     | Rising trip voltage  | Factory trim | 1.64 | _   | 1.68 | V     |
| PRESF     | Falling trip voltage |              | 1.62 | -   | 1.66 | V     |

## Table 11-72. Power-On-Reset (POR) with Brown Out AC Specifications<sup>[90]</sup>

| Parameter               | Description                                   | Conditions | Min | Тур | Max | Units |
|-------------------------|-----------------------------------------------|------------|-----|-----|-----|-------|
| PRES_TR <sup>[91]</sup> | Response time                                 |            | -   | _   | 0.5 | μs    |
|                         | V <sub>DDD</sub> /V <sub>DDA</sub> droop rate | Sleep mode | -   | 5   | _   | V/sec |

#### 11.8.2 Voltage Monitors

#### Table 11-73. Voltage Monitors DC Specifications

| Parameter | Description              | Conditions | Min  | Тур  | Max  | Units |
|-----------|--------------------------|------------|------|------|------|-------|
| LVI       | Trip voltage             |            |      |      |      |       |
|           | LVI_A/D_SEL[3:0] = 0000b |            | 1.68 | 1.73 | 1.77 | V     |
|           | LVI_A/D_SEL[3:0] = 0001b |            | 1.89 | 1.95 | 2.01 | V     |
|           | LVI_A/D_SEL[3:0] = 0010b |            | 2.14 | 2.20 | 2.27 | V     |
|           | LVI_A/D_SEL[3:0] = 0011b |            | 2.38 | 2.45 | 2.53 | V     |
|           | LVI_A/D_SEL[3:0] = 0100b |            | 2.62 | 2.71 | 2.79 | V     |
|           | LVI_A/D_SEL[3:0] = 0101b |            | 2.87 | 2.95 | 3.04 | V     |
|           | LVI_A/D_SEL[3:0] = 0110b |            | 3.11 | 3.21 | 3.31 | V     |
|           | LVI_A/D_SEL[3:0] = 0111b |            | 3.35 | 3.46 | 3.56 | V     |
|           | LVI_A/D_SEL[3:0] = 1000b |            | 3.59 | 3.70 | 3.81 | V     |
|           | LVI_A/D_SEL[3:0] = 1001b |            | 3.84 | 3.95 | 4.07 | V     |
|           | LVI_A/D_SEL[3:0] = 1010b |            | 4.08 | 4.20 | 4.33 | V     |
|           | LVI_A/D_SEL[3:0] = 1011b |            | 4.32 | 4.45 | 4.59 | V     |
|           | LVI_A/D_SEL[3:0] = 1100b |            | 4.56 | 4.70 | 4.84 | V     |
|           | LVI_A/D_SEL[3:0] = 1101b |            | 4.83 | 4.98 | 5.13 | V     |
|           | LVI_A/D_SEL[3:0] = 1110b |            | 5.05 | 5.21 | 5.37 | V     |
|           | LVI_A/D_SEL[3:0] = 1111b |            | 5.30 | 5.47 | 5.63 | V     |
| HVI       | Trip voltage             |            | 5.57 | 5.75 | 5.92 | V     |

### Table 11-74. Voltage Monitors AC Specifications

| Parameter              | Description   | Conditions | Min | Тур | Max | Units |
|------------------------|---------------|------------|-----|-----|-----|-------|
| LVI_tr <sup>[91]</sup> | Response time |            | Ι   | -   | 1   | μs    |

Notes

90. Based on device characterization (Not production tested).

<sup>91.</sup> This value is calculated, not measured.



# **12.1 Part Numbering Conventions**

PSoC 5LP devices follow the part numbering convention described here. All fields are single character alphanumeric (0, 1, 2, ..., 9, A, B, ..., Z) unless stated otherwise.

CY8Cabcdefg-LPxxx

- a: Architecture
  - □ 3: PSoC 3
  - □ 5: PSoC 5
- b: Family group within architecture
  - □ 2: CY8C52LP family
  - □ 4: CY8C54LP family
  - □ 6: CY8C56LP family
  - 8: CY8C58LP family
- c: Speed grade
  - □ 6: 67 MHz
  - □ 8: 80 MHz
- d: Flash capacity
  - 🛚 5: 32 KB
  - □ 6: 64 KB
  - □ 7: 128 KB
  - 🛚 8: 256 KB

- ef: Package code
  - Two character alphanumeric
     AX: TQFP
     LT: QFN
     PV: SSOP
- □ FN: CSP
- g: Temperature Range
  - C: Commercial
  - I: Industrial
  - Q: Extended
  - A: Automotive
- xxx: Peripheral set
  - Three character numeric
  - No meaning is associated with these three characters

| Examples           | CY                               | 8C 5 8 8 8 AX/PV I - LPx x x |
|--------------------|----------------------------------|------------------------------|
|                    | Cypress Prefix ———               |                              |
| 5: PSoC 5          | Architecture ———                 |                              |
| 8: CY8C58LP Family | Family Group within Architecture |                              |
| 8: 80 MHz          | Speed Grade                      |                              |
| 8: 256 KB          | Flash Capacity                   |                              |
| AX: TQFP, PV: SSOP | Package Code                     |                              |
| I: Industrial      | Temperature Range ———            |                              |
|                    | Peripheral Set                   |                              |

Tape and reel versions of these devices are available and are marked with a "T" at the end of the part number.

All devices in the PSoC 5LP CY8C58LP family comply to RoHS-6 specifications, demonstrating the commitment by Cypress to lead-free products. Lead (Pb) is an alloying element in solders that has resulted in environmental concerns due to potential toxicity. Cypress uses nickel-palladium-gold (NiPdAu) technology for the majority of leadframe-based packages.

A high level review of the Cypress Pb-free position is available on our website. Specific package information is also available. Package Material Declaration Datasheets (PMDDs) identify all substances contained within Cypress packages. PMDDs also confirm the absence of many banned substances. The information in the PMDDs will help Cypress customers plan for recycling or other "end of life" requirements.



# Sales, Solutions, and Legal Information

## Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

## Products

| ARM <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |  |  |
|-------------------------------------------------------|------------------------|--|--|
| Automotive                                            | cypress.com/automotive |  |  |
| Clocks & Buffers                                      | cypress.com/clocks     |  |  |
| Interface                                             | cypress.com/interface  |  |  |
| Internet of Things                                    | cypress.com/iot        |  |  |
| Memory                                                | cypress.com/memory     |  |  |
| Microcontrollers                                      | cypress.com/mcu        |  |  |
| PSoC                                                  | cypress.com/psoc       |  |  |
| Power Management ICs                                  | cypress.com/pmic       |  |  |
| Touch Sensing                                         | cypress.com/touch      |  |  |
| USB Controllers                                       | cypress.com/usb        |  |  |
| Wireless Connectivity                                 | cypress.com/wireless   |  |  |

# **PSoC<sup>®</sup> Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6

### **Cypress Developer Community**

Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components

#### **Technical Support**

cypress.com/support

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 001-84932 Rev. \*L

<sup>©</sup> Cypress Semiconductor Corporation, 2012-2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and other countries intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software is no form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware solely for use with Cypress hardware product. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other leailure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to any Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liability arising from or related to all Unintended Uses of Cypress products.