



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                      |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 32MHz                                                                 |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB                  |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT     |
| Number of I/O              | 37                                                                    |
| Program Memory Size        | 192KB (192K x 8)                                                      |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | 6K x 8                                                                |
| RAM Size                   | 20K x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                           |
| Data Converters            | A/D 10x12b; D/A 2x12b                                                 |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 48-LQFP                                                               |
| Supplier Device Package    | 48-LQFP (7x7)                                                         |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l073czt6 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Figure 43. | grid array package outline                                              |
|------------|-------------------------------------------------------------------------|
| Ū          | grid array package recommended footprint                                |
| Figure 44. | UFBGA100 marking example (package top view)                             |
| Figure 45. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat package outline       |
| Figure 46. | LQFP64 - 64-pin, 10 x 10 mm low-profile quad flat recommended footprint |
| Figure 47. | LQFP64 marking example (package top view) 127                           |
| Figure 48. | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch thin profile fine pitch ball  |
|            | grid array package outline                                              |
| Figure 49. | TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball |
|            | ,grid array recommended footprint                                       |
| Figure 50. | TFBGA64 marking example (package top view)                              |
| Figure 51. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline         |
| Figure 52. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat recommended footprint   |
| Figure 53. | LQFP48 marking example (package top view)                               |
| Figure 54. | Thermal resistance                                                      |



#### • Stop mode without RTC

The Stop mode achieves the lowest power consumption while retaining the RAM and register contents. All clocks are stopped, the PLL, MSI RC, HSI and LSI RC, HSE and LSE crystal oscillators are disabled.

Some peripherals featuring wakeup capability can enable the HSI RC during Stop mode to detect their wakeup condition.

The voltage regulator is in the low-power mode. The device can be woken up from Stop mode by any of the EXTI line, in 3.5  $\mu$ s, the processor can serve the interrupt or resume the code. The EXTI line source can be any GPIO. It can be the PVD output, the comparator 1 event or comparator 2 event (if internal reference voltage is on). It can also be wakened by the USB/USART/I2C/LPUART/LPTIMER wakeup events.

#### • Standby mode with RTC

The Standby mode is used to achieve the lowest power consumption and real time clock. The internal voltage regulator is switched off so that the entire  $V_{CORE}$  domain is powered off. The PLL, MSI RC, HSE crystal and HSI RC oscillators are also switched off. The LSE or LSI is still running. After entering Standby mode, the RAM and register contents are lost except for registers in the Standby circuitry (wakeup logic, IWDG, RTC, LSI, LSE Crystal 32 KHz oscillator, RCC\_CSR register).

The device exits Standby mode in 60 µs when an external reset (NRST pin), an IWDG reset, a rising edge on one of the three WKUP pins, RTC alarm (Alarm A or Alarm B), RTC tamper event, RTC timestamp event or RTC Wakeup event occurs.

#### Standby mode without RTC

The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire  $V_{CORE}$  domain is powered off. The PLL, MSI RC, HSI and LSI RC, HSE and LSE crystal oscillators are also switched off. After entering Standby mode, the RAM and register contents are lost except for registers in the Standby circuitry (wakeup logic, IWDG, RTC, LSI, LSE Crystal 32 KHz oscillator, RCC\_CSR register).

The device exits Standby mode in 60  $\mu$ s when an external reset (NRST pin) or a rising edge on one of the three WKUP pin occurs.

Note: The RTC, the IWDG, and the corresponding clock sources are not stopped automatically by entering Stop or Standby mode. The LCD is not stopped automatically by entering Stop mode.



## 3.6 Low-power real-time clock and backup registers

The real time clock (RTC) and the 5 backup registers are supplied in all modes including standby mode. The backup registers are five 32-bit registers used to store 20 bytes of user application data. They are not reset by a system reset, or when the device wakes up from Standby mode.

The RTC is an independent BCD timer/counter. Its main features are the following:

- Calendar with subsecond, seconds, minutes, hours (12 or 24 format), week day, date, month, year, in BCD (binary-coded decimal) format
- Automatically correction for 28, 29 (leap year), 30, and 31 day of the month
- Two programmable alarms with wake up from Stop and Standby mode capability
- Periodic wakeup from Stop and Standby with programmable resolution and period
- On-the-fly correction from 1 to 32767 RTC clock pulses. This can be used to synchronize it with a master clock.
- Reference clock detection: a more precise second source clock (50 or 60 Hz) can be used to enhance the calendar precision.
- Digital calibration circuit with 1 ppm resolution, to compensate for quartz crystal inaccuracy
- 2 anti-tamper detection pins with programmable filter. The MCU can be woken up from Stop and Standby modes on tamper event detection.
- Timestamp feature which can be used to save the calendar content. This function can be triggered by an event on the timestamp pin, or by a tamper event. The MCU can be woken up from Stop and Standby modes on timestamp event detection.

The RTC clock sources can be:

- A 32.768 kHz external crystal
- A resonator or oscillator
- The internal low-power RC oscillator (typical frequency of 37 kHz)
- The high-speed external clock

# 3.7 General-purpose inputs/outputs (GPIOs)

Each of the GPIO pins can be configured by software as output (push-pull or open-drain), as input (with or without pull-up or pull-down) or as peripheral alternate function. Most of the GPIO pins are shared with digital or analog alternate functions, and can be individually remapped using dedicated alternate function registers. All GPIOs are high current capable. Each GPIO output, speed can be slowed (40 MHz, 10 MHz, 2 MHz, 400 kHz). The alternate function configuration of I/Os can be locked if needed following a specific sequence in order to avoid spurious writing to the I/O registers. The I/O controller is connected to a dedicated IO bus with a toggling speed of up to 32 MHz.

### Extended interrupt/event controller (EXTI)

The extended interrupt/event controller consists of 29 edge detector lines used to generate interrupt/event requests. Each line can be individually configured to select the trigger event (rising edge, falling edge, both) and can be masked independently. A pending register maintains the status of the interrupt requests. The EXTI can detect an external line with a pulse width shorter than the Internal APB2 clock period. Up to 84 GPIOs can be connected to the 16 configurable interrupt/event lines. The 13 other lines are connected to PVD, RTC, USB, USARTS, I2C, LPUART, LPTIMER or comparator events.



| Table 16. | STM32L | .073xx | pin | definition | (continued) |
|-----------|--------|--------|-----|------------|-------------|
|-----------|--------|--------|-----|------------|-------------|

|        | Pi     | n num   | ber     |          |                                       |          |               |      |                                                                                         |                                        |
|--------|--------|---------|---------|----------|---------------------------------------|----------|---------------|------|-----------------------------------------------------------------------------------------|----------------------------------------|
| LQFP48 | LQFP64 | TFBGA64 | LQFP100 | UFBGA100 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Note | Alternate functions                                                                     | Additional functions                   |
| -      | 8      | E3      | 15      | H1       | PC0                                   | I/O      | FTf           | -    | LPTIM1_IN1,<br>LCD_SEG18, EVENTOUT,<br>TSC_G7_IO1,<br>LPUART1_RX, I2C3_SCL              | ADC_IN10                               |
| -      | 9      | E2      | 16      | J2       | PC1                                   | I/O      | FTf           | -    | LPTIM1_OUT,<br>LCD_SEG19, EVENTOUT,<br>TSC_G7_IO2,<br>LPUART1_TX, I2C3_SDA              | ADC_IN11                               |
| -      | 10     | F2      | 17      | J3       | PC2                                   | I/O      | FTf           | -    | LPTIM1_IN2,<br>LCD_SEG20,<br>SPI2_MISO/I2S2_MCK,<br>TSC_G7_IO3                          | ADC_IN12                               |
| -      | 11     | -       | 18      | K2       | PC3                                   | I/O      | FT            | -    | LPTIM1_ETR,<br>LCD_SEG21,<br>SPI2_MOSI/I2S2_SD,<br>TSC_G7_IO4                           | ADC_IN13                               |
| 8      | 12     | F1      | 19      | J1       | VSSA                                  | S        | -             | -    | -                                                                                       | -                                      |
| -      | -      | -       | 20      | K1       | VREF-                                 | S        | -             | -    | -                                                                                       | -                                      |
| -      | -      | G1      | 21      | L1       | VREF+                                 | S        | -             | -    | -                                                                                       | -                                      |
| 9      | 13     | H1      | 22      | M1       | VDDA                                  | S        | -             | -    | -                                                                                       | -                                      |
| 10     | 14     | G2      | 23      | L2       | PA0                                   | I/O      | тс            | -    | TIM2_CH1, TSC_G1_IO1,<br>USART2_CTS,<br>TIM2_ETR, USART4_TX,<br>COMP1_OUT               | COMP1_INM, ADC_IN0,<br>RTC_TAMP2/WKUP1 |
| 11     | 15     | H2      | 24      | M2       | PA1                                   | I/O      | FT            | -    | EVENTOUT, LCD_SEG0,<br>TIM2_CH2, TSC_G1_IO2,<br>USART2_RTS_DE,<br>TIM21_ETR, USART4_RX  | COMP1_INP, ADC_IN1                     |
| 12     | 16     | F3      | 25      | K3       | PA2                                   | I/O      | FT            | -    | TIM21_CH1, LCD_SEG1,<br>TIM2_CH3, TSC_G1_IO3,<br>USART2_TX,<br>LPUART1_TX,<br>COMP2_OUT | COMP2_INM, ADC_IN2                     |
| 13     | 17     | G3      | 26      | L3       | PA3                                   | I/O      | FT            | -    | TIM21_CH2, LCD_SEG2,<br>TIM2_CH4, TSC_G1_IO4,<br>USART2_RX,<br>LPUART1_RX               | COMP2_INP, ADC_IN3                     |



| Table 16. STM32 | _073xx pin | definition | (continued) |
|-----------------|------------|------------|-------------|
|-----------------|------------|------------|-------------|

|        | Pi     | n num   | ber     |          |                                       |          |               |      |                                                                                                     |                      |
|--------|--------|---------|---------|----------|---------------------------------------|----------|---------------|------|-----------------------------------------------------------------------------------------------------|----------------------|
| LQFP48 | LQFP64 | TFBGA64 | LQFP100 | UFBGA100 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Note | Alternate functions                                                                                 | Additional functions |
| -      | -      | -       | 41      | L8       | PE10                                  | I/O      | FT            | -    | TIM2_CH2, LCD_SEG40,<br>USART5_TX                                                                   | -                    |
| -      | -      | -       | 42      | M9       | PE11                                  | I/O      | FT            | -    | TIM2_CH3, USART5_RX                                                                                 | LCD_VLCD2            |
| -      | -      | -       | 43      | L9       | PE12                                  | I/O      | FT            | -    | TIM2_CH4, SPI1_NSS                                                                                  | LCD_VLCD3            |
| -      | -      | -       | 44      | M10      | PE13                                  | I/O      | FT            | -    | LCD_SEG41, SPI1_SCK                                                                                 | -                    |
| -      | -      | -       | 45      | M11      | PE14                                  | I/O      | FT            | -    | LCD_SEG42, SPI1_MISO                                                                                | -                    |
| -      | -      | -       | 46      | M12      | PE15                                  | I/O      | FT            | -    | LCD_SEG43, SPI1_MOSI                                                                                | -                    |
| 21     | 29     | G7      | 47      | L10      | PB10                                  | I/O      | FT            | -    | LCD_SEG10, TIM2_CH3,<br>TSC_SYNC,<br>LPUART1_TX, SPI2_SCK,<br>I2C2_SCL, LPUART1_RX                  | -                    |
| 22     | 30     | H7      | 48      | L11      | PB11                                  | I/O      | FT            | -    | EVENTOUT, LCD_SEG11,<br>TIM2_CH4, TSC_G6_IO1,<br>LPUART1_RX, I2C2_SDA,<br>LPUART1_TX                | -                    |
| 23     | 31     | D6      | 49      | F12      | VSS                                   | S        |               | -    | -                                                                                                   | -                    |
| 24     | 32     | E5      | 50      | G12      | VDD                                   | S        |               | -    | -                                                                                                   | -                    |
| 25     | 33     | H8      | 51      | L12      | PB12                                  | I/O      | FT            | -    | SPI2_NSS/I2S2_WS,<br>LCD_SEG12,<br>LPUART1_RTS_DE,<br>TSC_G6_IO2,<br>I2C2_SMBA, EVENTOUT            | LCD_VLCD2            |
| 26     | 34     | G8      | 52      | K12      | PB13                                  | I/O      | FTf           | -    | SPI2_SCK/I2S2_CK,<br>LCD_SEG13, MCO,<br>TSC_G6_IO3,<br>LPUART1_CTS,<br>I2C2_SCL, TIM21_CH1          | -                    |
| 27     | 35     | F8      | 53      | K11      | PB14                                  | I/O      | FTf           | -    | SPI2_MISO/I2S2_MCK,<br>LCD_SEG14, RTC_OUT,<br>TSC_G6_IO4,<br>LPUART1_RTS_DE,<br>I2C2_SDA, TIM21_CH2 | -                    |
| 28     | 36     | F7      | 54      | K10      | PB15                                  | I/O      | FT            | -    | SPI2_MOSI/I2S2_SD,<br>LCD_SEG15, RTC_REFIN                                                          | -                    |
| -      | -      | -       | 55      | К9       | PD8                                   | I/O      | FT            | -    | LPUART1_TX,<br>LCD_SEG28                                                                            | -                    |



|        | Pi     | n num   | ber     |          |                                       |          |               |      |                     |                      |
|--------|--------|---------|---------|----------|---------------------------------------|----------|---------------|------|---------------------|----------------------|
| LQFP48 | LQFP64 | TFBGA64 | LQFP100 | UFBGA100 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Note | Alternate functions | Additional functions |
| 47     | 63     | D4      | 99      | D3       | VSS                                   | S        | -             | -    | -                   | -                    |
| 48     | 64     | E4      | 100     | C4       | VDD                                   | S        | -             | -    | -                   | -                    |

Table 16. STM32L073xx pin definition (continued)

1. PA4 offers a reduced touch sensing sensitivity. It is thus recommended to use it as sampling capacitor I/O.

2. These pins are powered by VDD\_USB. For all characteristics that refer to  $V_{DD}$ ,  $V_{DD_USB}$  must be used instead.



## 6.1.6 Power supply scheme



#### Figure 11. Power supply scheme



#### Low-speed external user clock generated from an external source

The characteristics given in the following table result from tests performed using a lowspeed external clock source, and under ambient temperature and supply voltage conditions summarized in *Table 26*.

| Symbol                                     | Parameter                               | Conditions                     | Min                | Тур    | Max                | Unit |  |
|--------------------------------------------|-----------------------------------------|--------------------------------|--------------------|--------|--------------------|------|--|
| f <sub>LSE_ext</sub>                       | User external clock source<br>frequency |                                | 1                  | 32.768 | 1000               | kHz  |  |
| V <sub>LSEH</sub>                          | OSC32_IN input pin high level voltage   |                                | 0.7V <sub>DD</sub> | -      | V <sub>DD</sub>    | V    |  |
| V <sub>LSEL</sub>                          | OSC32_IN input pin low level voltage    | -                              | V <sub>SS</sub>    | -      | 0.3V <sub>DD</sub> |      |  |
| t <sub>w(LSE)</sub><br>t <sub>w(LSE)</sub> | OSC32_IN high or low time               |                                | 465                | -      | -                  | ne   |  |
| t <sub>r(LSE)</sub><br>t <sub>f(LSE)</sub> | OSC32_IN rise or fall time              |                                | -                  | -      | 10                 | 115  |  |
| C <sub>IN(LSE)</sub>                       | OSC32_IN input capacitance              | -                              | -                  | 0.6    | -                  | pF   |  |
| DuCy <sub>(LSE)</sub>                      | Duty cycle                              | -                              | 45                 | -      | 55                 | %    |  |
| ١L                                         | OSC32_IN Input leakage current          | $V_{SS} \le V_{IN} \le V_{DD}$ | -                  | -      | ±1                 | μA   |  |

 Table 44. Low-speed external user clock characteristics<sup>(1)</sup>

1. Guaranteed by design, not tested in production







#### High-speed external clock generated from a crystal/ceramic resonator

The high-speed external (HSE) clock can be supplied with a 1 to 25 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 45*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol               | Parameter                                 | Conditions             | Min | Тур | Max | Unit     |  |  |  |
|----------------------|-------------------------------------------|------------------------|-----|-----|-----|----------|--|--|--|
| f <sub>OSC_IN</sub>  | Oscillator frequency                      | -                      | 1   |     | 25  | MHz      |  |  |  |
| R <sub>F</sub>       | Feedback resistor                         | -                      | -   | 200 | -   | kΩ       |  |  |  |
| G <sub>m</sub>       | Maximum critical crystal transconductance | Startup                | -   | -   | 700 | μΑ<br>/V |  |  |  |
| t <sub>SU(HSE)</sub> | Startup time                              | $V_{DD}$ is stabilized | -   | 2   | -   | ms       |  |  |  |

Table 45. HSE oscillator characteristics<sup>(1)</sup>

1. Guaranteed by design.

 Guaranteed by characterization results. t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 8 MHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.

For  $C_{L1}$  and  $C_{L2}$ , it is recommended to use high-quality external ceramic capacitors in the 5 pF to 25 pF range (typ.), designed for high-frequency applications, and selected to match the requirements of the crystal or resonator (see *Figure 21*).  $C_{L1}$  and  $C_{L2}$  are usually the same size. The crystal manufacturer typically specifies a load capacitance which is the series combination of  $C_{L1}$  and  $C_{L2}$ . PCB and MCU pin capacitance must be included (10 pF can be used as a rough estimate of the combined pin and board capacitance) when sizing  $C_{L1}$  and  $C_{L2}$ . Refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website *www.st.com*.



Figure 21. HSE oscillator circuit diagram



#### Low-speed external clock generated from a crystal/ceramic resonator

The low-speed external (LSE) clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph are based on characterization results obtained with typical external components specified in *Table 46*. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details on the resonator characteristics (frequency, package, accuracy).

| Symbol                              | Parameter                                    | Conditions <sup>(2)</sup>                          | Min <sup>(2)</sup> | Тур    | Max  | Unit |
|-------------------------------------|----------------------------------------------|----------------------------------------------------|--------------------|--------|------|------|
| f <sub>LSE</sub>                    | LSE oscillator frequency                     |                                                    | -                  | 32.768 | -    | kHz  |
|                                     |                                              | LSEDRV[1:0]=00<br>lower driving capability         | -                  | -      | 0.5  |      |
| G                                   | Maximum critical crystal<br>transconductance | LSEDRV[1:0]= 01<br>medium low driving capability   | -                  | -      | 0.75 |      |
| G <sub>m</sub>                      |                                              | LSEDRV[1:0] = 10<br>medium high driving capability | -                  | -      | 1.7  | μΑνν |
|                                     |                                              | LSEDRV[1:0]=11<br>higher driving capability        | -                  | -      | 2.7  |      |
| t <sub>SU(LSE)</sub> <sup>(3)</sup> | Startup time                                 | V <sub>DD</sub> is stabilized                      | -                  | 2      | -    | S    |

|  | Table 46. L | SE oscillator | characteristics <sup>(1)</sup> |
|--|-------------|---------------|--------------------------------|
|--|-------------|---------------|--------------------------------|

1. Guaranteed by design.

2. Refer to the note and caution paragraphs below the table, and to the application note AN2867 "Oscillator design guide for ST microcontrollers".

3. Guaranteed by characterization results. t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation is reached. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer. To increase speed, address a lower-drive quartz with a high- driver mode.

# *Note:* For information on selecting the crystal, refer to the application note AN2867 "Oscillator design guide for ST microcontrollers" available from the ST website <u>www.st.com</u>.





Note:

An external resistor is not required between OSC32\_IN and OSC32\_OUT and it is forbidden to add one.



## 6.3.7 Internal clock source characteristics

The parameters given in *Table 47* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 26*.

## High-speed internal 16 MHz (HSI16) RC oscillator

| Symbol                                | Parameter                                           | Conditions                                                            | Min               | Тур   | Max              | Unit |
|---------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------|-------------------|-------|------------------|------|
| f <sub>HSI16</sub>                    | Frequency                                           | V <sub>DD</sub> = 3.0 V                                               | -                 | 16    | -                | MHz  |
| trim <sup>(1)(2)</sup>                | HSI16 user-                                         | Trimming code is not a multiple of 16                                 | -                 | ± 0.4 | 0.7              | %    |
|                                       | trimmed resolution                                  | Trimming code is a multiple of 16                                     | -                 | -     | ± 1.5            | %    |
| ACC                                   |                                                     | V <sub>DDA</sub> = 3.0 V, T <sub>A</sub> = 25 °C                      | -1 <sup>(3)</sup> | -     | 1 <sup>(3)</sup> | %    |
|                                       | Accuracy of the factory-calibrated HSI16 oscillator | V <sub>DDA</sub> = 3.0 V, T <sub>A</sub> = 0 to 55 °C                 | -1.5              | -     | 1.5              | %    |
|                                       |                                                     | $V_{DDA}$ = 3.0 V, $T_A$ = -10 to 70 °C                               | -2                | -     | 2                | %    |
| (2)                                   |                                                     | $V_{DDA}$ = 3.0 V, $T_A$ = -10 to 85 °C                               | -2.5              | -     | 2                | %    |
|                                       |                                                     | $V_{DDA}$ = 3.0 V, $T_A$ = -10 to 105 °C                              | -4                | -     | 2                | %    |
|                                       |                                                     | V <sub>DDA</sub> = 1.65 V to 3.6 V<br>T <sub>A</sub> = − 40 to 125 °C | -5.45             | -     | 3.25             | %    |
| t <sub>SU(HSI16)</sub> <sup>(2)</sup> | HSI16 oscillator<br>startup time                    | -                                                                     | -                 | 3.7   | 6                | μs   |
| I <sub>DD(HSI16)</sub> <sup>(2)</sup> | HSI16 oscillator power consumption                  | -                                                                     | -                 | 100   | 140              | μA   |

1. The trimming step differs depending on the trimming code. It is usually negative on the codes which are multiples of 16 (0x00, 0x10, 0x20, 0x30...0xE0).

2. Guaranteed by characterization results.

3. Guaranteed by test in production.



Figure 23. HSI16 minimum and maximum value versus temperature



| Symbol                                | Parameter                                                                                         | Condition                                | Тур   | Max  | Unit |  |
|---------------------------------------|---------------------------------------------------------------------------------------------------|------------------------------------------|-------|------|------|--|
| ACC <sub>MSI</sub>                    | Frequency error after factory calibration                                                         | -                                        | ±0.5  | -    | %    |  |
|                                       | MSI oscillator frequency drift 0 °C $\leq$ T <sub>A</sub> $\leq$ 85 °C                            | -                                        | ±3    | -    |      |  |
|                                       |                                                                                                   | MSI range 0                              | - 8.9 | +7.0 |      |  |
|                                       |                                                                                                   | MSI range 1                              | - 7.1 | +5.0 |      |  |
| D <sub>TEMP(MSI)</sub> <sup>(1)</sup> |                                                                                                   | MSI range 2                              | - 6.4 | +4.0 | %    |  |
| (                                     | MSI oscillator frequency drift<br>$V_{DD} = 3.3 V 40 °C < T_{A} < 110 °C$                         | MSI range 3                              | - 6.2 | +3.0 |      |  |
|                                       |                                                                                                   | MSI range 4                              | - 5.2 | +3.0 |      |  |
|                                       |                                                                                                   | MSI range 5                              | - 4.8 | +2.0 |      |  |
|                                       |                                                                                                   | MSI range 6                              | - 4.7 | +2.0 |      |  |
| D <sub>VOLT(MSI)</sub> <sup>(1)</sup> | MSI oscillator frequency drift 1.65 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V, T <sub>A</sub> = 25 °C | -                                        | -     | 2.5  | %/V  |  |
|                                       |                                                                                                   | MSI range 0                              | 0.75  | -    | μA   |  |
|                                       | MSI oscillator power consumption                                                                  | MSI range 1                              | 1     | -    |      |  |
|                                       |                                                                                                   | MSI range 2                              | 1.5   | -    |      |  |
| I <sub>DD(MSI)</sub> <sup>(2)</sup>   |                                                                                                   | MSI range 3                              | 2.5   | -    |      |  |
|                                       |                                                                                                   | MSI range 4                              | 4.5   | -    |      |  |
|                                       |                                                                                                   | MSI range 5                              | 8     | -    |      |  |
|                                       |                                                                                                   | MSI range 6                              | 15    | -    |      |  |
|                                       |                                                                                                   | MSI range 0                              | 30    | -    |      |  |
|                                       |                                                                                                   | MSI range 1                              | 20    | -    |      |  |
|                                       |                                                                                                   | MSI range 2                              | 15    | -    |      |  |
|                                       |                                                                                                   | MSI range 3                              | 10    | -    |      |  |
| t                                     | MSI oscillator startun time                                                                       | MSI range 4                              | 6     | -    | 116  |  |
| 'SU(MSI)                              |                                                                                                   | MSI range 5                              | 5     | -    | μο   |  |
|                                       |                                                                                                   | MSI range 6,<br>Voltage range 1<br>and 2 | 3.5   | -    |      |  |
|                                       |                                                                                                   | MSI range 6,<br>Voltage range 3          | 5     | -    |      |  |

| Table 50. MSI | oscillator | characteristics | (continued)   |
|---------------|------------|-----------------|---------------|
|               |            |                 | (00011010000) |



## **Output voltage levels**

Unless otherwise specified, the parameters given in *Table 61* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 26*. All I/Os are CMOS and TTL compliant.

| Symbol                               | Parameter                                | Conditions                                                                                                                                                                                      | Min                   | Max  | Unit |
|--------------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|------|
| V <sub>OL</sub> <sup>(1)</sup>       | Output low level voltage for an I/O pin  | CMOS port <sup>(2)</sup> ,                                                                                                                                                                      | -                     | 0.4  |      |
| V <sub>OH</sub> <sup>(3)</sup>       | Output high level voltage for an I/O pin | $1_{O} = +0.01$ A<br>2.7 V $\leq V_{DD} \leq 3.6$ V                                                                                                                                             | V <sub>DD</sub> -0.4  | -    |      |
| V <sub>OL</sub> <sup>(1)</sup>       | Output low level voltage for an I/O pin  | $\begin{array}{c} {\sf TTL \ port}^{(2)}, \\ {\sf I}_{IO} \ \mbox{=+} \ \mbox{8 mA} \\ {\sf 2.7 \ V} \le {\sf V}_{DD} \le \ \mbox{3.6 V} \end{array}$                                           | -                     | 0.4  |      |
| V <sub>OH</sub> <sup>(3)(4)</sup>    | Output high level voltage for an I/O pin | $\begin{array}{l} \text{TTL port}^{(2)},\\ \text{I}_{\text{IO}} \texttt{=} -\texttt{6} \text{ mA}\\ \textbf{2.7} \text{ V} \leq \text{V}_{\text{DD}} \leq \ \textbf{3.6} \text{ V} \end{array}$ | 2.4                   | -    |      |
| V <sub>OL</sub> <sup>(1)(4)</sup>    | Output low level voltage for an I/O pin  | $I_{IO}$ = +15 mA<br>2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                                                                                                                                  | -                     | 1.3  | V    |
| V <sub>OH</sub> <sup>(3)(4)</sup>    | Output high level voltage for an I/O pin | $\begin{array}{l} \text{I}_{\text{IO}} \text{ = -15 mA} \\ \text{2.7 V} \leq \text{V}_{DD} \leq \ \text{3.6 V} \end{array}$                                                                     | V <sub>DD</sub> -1.3  | -    |      |
| V <sub>OL</sub> <sup>(1)(4)</sup>    | Output low level voltage for an I/O pin  | $I_{IO}$ = +4 mA<br>1.65 V $\leq$ V <sub>DD</sub> < 3.6 V                                                                                                                                       | -                     | 0.45 |      |
| V <sub>OH</sub> <sup>(3)(4)</sup>    | Output high level voltage for an I/O pin | $I_{IO}$ = -4 mA<br>1.65 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                                                                                                                                  | V <sub>DD</sub> -0.45 | -    |      |
| Va                                   | Output low level voltage for an FTf      | $I_{IO} = 20 \text{ mA} \\ 2.7 \text{ V} \le V_{DD} \le 3.6 \text{ V}$                                                                                                                          | -                     | 0.4  |      |
| V <sub>OLFM+</sub> <sup>(1)(4)</sup> | I/O pin in Fm+ mode                      | $I_{IO} = 10 \text{ mA} \\ 1.65 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$                                                                                                                  | -                     | 0.4  |      |

| Table 61. Output voltage | characteristics |
|--------------------------|-----------------|
|--------------------------|-----------------|

 The I<sub>IO</sub> current sunk by the device must always respect the absolute maximum rating specified in *Table 24*. The sum of the currents sunk by all the I/Os (I/O ports and control pins) must always be respected and must not exceed ΣI<sub>IO(PIN)</sub>.

2. TTL and CMOS outputs are compatible with JEDEC standards JESD36 and JESD52.

3. The I<sub>IO</sub> current sourced by the device must always respect the absolute maximum rating specified in Table 24. The sum of the currents sourced by all the I/Os (I/O ports and control pins) must always be respected and must not exceed  $\Sigma I_{IO(PIN)}$ .

4. Guaranteed by characterization results.



#### **SPI characteristics**

Unless otherwise specified, the parameters given in the following tables are derived from tests performed under ambient temperature,  $f_{PCLKx}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Table 26*.

Refer to *Section 6.3.12: I/O current injection characteristics* for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO).

| Symbol                                       | Parameter                            | Conditions                                                  | Min     | Тур   | Max               | Unit |
|----------------------------------------------|--------------------------------------|-------------------------------------------------------------|---------|-------|-------------------|------|
|                                              |                                      | Master mode                                                 |         |       | 16                |      |
|                                              |                                      | Slave mode<br>receiver                                      | -       | -     | 16                |      |
| f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub>    | SPI clock frequency                  | Slave mode<br>Transmitter<br>1.71 <v<sub>DD&lt;3.6V</v<sub> | -       | -     | 12 <sup>(2)</sup> | MHz  |
|                                              |                                      | Slave mode<br>Transmitter<br>2.7 <v<sub>DD&lt;3.6V</v<sub>  | -       | -     | 16 <sup>(2)</sup> |      |
| Duty <sub>(SCK)</sub>                        | Duty cycle of SPI clock<br>frequency | Slave mode                                                  | 30      | 50    | 70                | %    |
| t <sub>su(NSS)</sub>                         | NSS setup time                       | Slave mode, SPI<br>presc = 2                                | 4*Tpclk | -     | -                 |      |
| t <sub>h(NSS)</sub>                          | NSS hold time                        | Slave mode, SPI<br>presc = 2                                | 2*Tpclk | -     | -                 |      |
| t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time                | Master mode                                                 | Tpclk-2 | Tpclk | Tpclk+<br>2       |      |
| t <sub>su(MI)</sub>                          | Data input actus timo                | Master mode                                                 | 0       | -     | -                 |      |
| t <sub>su(SI)</sub>                          | Data input setup time                | Slave mode                                                  | 3       | -     | -                 |      |
| t <sub>h(MI)</sub>                           | Data input hold time                 | Master mode                                                 | 7       | -     | -                 |      |
| t <sub>h(SI)</sub>                           | Data input noid time                 | Slave mode                                                  | 3.5     | -     | -                 | ns   |
| t <sub>a(SO</sub>                            | Data output access time              | Slave mode                                                  | 15      | -     | 36                |      |
| t <sub>dis(SO)</sub>                         | Data output disable time             | Slave mode                                                  | 10      | -     | 30                |      |
| t <sub>v(SO)</sub>                           |                                      | Slave mode<br>1.65 V <v<sub>DD&lt;3.6 V</v<sub>             | -       | 18    | 41                |      |
|                                              | Data output valid time               | Slave mode<br>2.7 V <v<sub>DD&lt;3.6 V</v<sub>              | -       | 18    | 25                |      |
| t <sub>v(MO)</sub>                           |                                      | Master mode                                                 | -       | 4     | 7                 |      |
| t <sub>h(SO)</sub>                           | Data output hold time                | Slave mode                                                  | 10      | -     | -                 |      |
| t <sub>h(MO)</sub>                           |                                      | Master mode                                                 | 0       | -     | -                 |      |

1. Guaranteed by characterization results.

2. The maximum SPI clock frequency in slave transmitter mode is determined by the sum of  $t_{v(SO)}$  and  $t_{su(MI)}$  which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having  $t_{su(MI)} = 0$  while Duty<sub>(SCK)</sub> = 50%.



| Symbol                                       | Parameter                            | Conditions                                               | Min     | Тур   | Max              | Unit |
|----------------------------------------------|--------------------------------------|----------------------------------------------------------|---------|-------|------------------|------|
|                                              |                                      | Master mode                                              |         |       | 8                |      |
| f <sub>SCK</sub>                             | SPI clock frequency                  | Slave mode Transmitter<br>1.65 <v<sub>DD&lt;3.6V</v<sub> | _       | -     | 8                | MHz  |
|                                              |                                      | Slave mode Transmitter<br>2.7 <v<sub>DD&lt;3.6V</v<sub>  |         |       | 8 <sup>(2)</sup> |      |
| Duty <sub>(SCK)</sub>                        | Duty cycle of SPI clock<br>frequency | Slave mode                                               | 30      | 50    | 70               | %    |
| t <sub>su(NSS)</sub>                         | NSS setup time                       | Slave mode, SPI presc = 2                                | 4*Tpclk | -     | -                |      |
| t <sub>h(NSS)</sub>                          | NSS hold time                        | Slave mode, SPI presc = 2                                | 2*Tpclk | -     | -                |      |
| t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time                | Master mode                                              | Tpclk-2 | Tpclk | Tpclk+2          |      |
| t <sub>su(MI)</sub>                          | Deta input actua tima                | Master mode                                              | 0       | -     | -                |      |
| t <sub>su(SI)</sub>                          | Data input setup time                | Slave mode                                               | 3       | -     | -                |      |
| t <sub>h(MI)</sub>                           | Data input hold time                 | Master mode                                              | 11      | -     | -                |      |
| t <sub>h(SI)</sub>                           | Data input hold time                 | Slave mode                                               | 4.5     | -     | -                | ns   |
| t <sub>a(SO</sub>                            | Data output access time              | Slave mode                                               | 18      | -     | 52               |      |
| t <sub>dis(SO)</sub>                         | Data output disable time             | Slave mode                                               | 12      | -     | 42               |      |
| t <sub>v(SO)</sub>                           | Data output valid time               | Slave mode                                               | -       | 20    | 56.5             |      |
| t <sub>v(MO)</sub>                           |                                      | Master mode                                              | -       | 5     | 9                |      |
| t <sub>h(SO)</sub>                           | Data output hold time                | Slave mode                                               | 13      | -     | -                |      |
| t <sub>h(MO)</sub>                           |                                      | Master mode                                              | 3       | -     | -                |      |

|           | _   |                 |    |         |       | . (4 | i \ |
|-----------|-----|-----------------|----|---------|-------|------|-----|
| Table 76. | SPI | characteristics | in | voltage | Range | 2 (  | )   |

1. Guaranteed by characterization results.

2. The maximum SPI clock frequency in slave transmitter mode is determined by the sum of  $t_{v(SO)}$  and  $t_{su(MI)}$  which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having  $t_{su(MI)} = 0$  while Duty<sub>(SCK)</sub> = 50%.



| Symbol                                       | Parameter                            | Conditions                | Min     | Тур   | Max              | Unit |
|----------------------------------------------|--------------------------------------|---------------------------|---------|-------|------------------|------|
| f <sub>scк</sub>                             | SDI alook fraguanov                  | Master mode               |         |       | 2                |      |
| 1/t <sub>c(SCK)</sub>                        | SFI Clock frequency                  | Slave mode                | -       | -     | 2 <sup>(2)</sup> |      |
| Duty <sub>(SCK)</sub>                        | Duty cycle of SPI clock<br>frequency | Slave mode                | 30      | 50    | 70               | %    |
| t <sub>su(NSS)</sub>                         | NSS setup time                       | Slave mode, SPI presc = 2 | 4*Tpclk | -     | -                |      |
| t <sub>h(NSS)</sub>                          | NSS hold time                        | Slave mode, SPI presc = 2 | 2*Tpclk | -     | -                |      |
| t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time                | Master mode               | Tpclk-2 | Tpclk | Tpclk+2          |      |
| t <sub>su(MI)</sub>                          | Data input satur timo                | Master mode               | 1.5     | -     | -                |      |
| t <sub>su(SI)</sub>                          |                                      | Slave mode                | 6       | -     | -                |      |
| t <sub>h(MI)</sub>                           | Data input hold time                 | Master mode               | 13.5    | -     | -                |      |
| t <sub>h(SI)</sub>                           |                                      | Slave mode                | 16      | -     | -                | ns   |
| t <sub>a(SO</sub>                            | Data output access time              | Slave mode                | 30      | -     | 70               |      |
| t <sub>dis(SO)</sub>                         | Data output disable time             | Slave mode                | 40      | -     | 80               |      |
| t <sub>v(SO)</sub>                           | Data output valid time               | Slave mode                | -       | 30    | 70               |      |
| t <sub>v(MO)</sub>                           |                                      | Master mode               | -       | 7     | 9                |      |
| t <sub>h(SO)</sub>                           | Data output hold time                | Slave mode                | 25      | -     | -                |      |
| t <sub>h(MO)</sub>                           |                                      | Master mode               | 8       | -     | -                |      |

|           |        |               |      |        |       | (4)   |
|-----------|--------|---------------|------|--------|-------|-------|
| Table 77. | SPI ch | aracteristics | in v | oltage | Range | 3 (1) |

1. Guaranteed by characterization results.

2. The maximum SPI clock frequency in slave transmitter mode is determined by the sum of  $t_{v(SO)}$  and  $t_{su(MI)}$  which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having  $t_{su(MI)} = 0$  while Duty<sub>(SCK)</sub> = 50%.



Figure 33. SPI timing diagram - slave mode and CPHA = 0





Figure 34. SPI timing diagram - slave mode and CPHA =  $1^{(1)}$ 

1. Measurement points are done at CMOS levels:  $0.3V_{DD}$  and  $0.7V_{DD}$ .



Figure 35. SPI timing diagram - master mode<sup>(1)</sup>



<sup>1.</sup> Measurement points are done at CMOS levels:  $0.3V_{\text{DD}}$  and  $0.7V_{\text{DD}}$ 

# 7 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status *are available at www.st.com*. ECOPACK<sup>®</sup> is an ST trademark.

# 7.1 LQFP100 package information



Figure 39. LQFP100 - 100-pin, 14 x 14 mm low-profile quad flat package outline

1. Drawing is not to scale. Dimensions are in millimeters.



| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 22-Mar-2016 | 3        | Updated number of SPIs on cover page and in <i>Table 2: Ultra-low-power STM32L073xxx device features and peripheral counts.</i><br>Changed minimum comparator supply voltage to 1.65 V on cover page. Added minimum DAC supply voltage on cover page.<br>Added number of fast and standard channels in <i>Section 3.12:</i><br><i>Analog-to-digital converter (ADC).</i><br>Updated <i>Section 3.18.2: Universal synchronous/asynchronous</i><br><i>receiver transmitter (USART)</i> and <i>Section 3.18.4: Serial</i><br><i>peripheral interface (SPI)/Inter-integrated sound (I2S)</i> to mention<br>the fact that USARTs with synchronous mode feature can be<br>used as SPI master interfaces.<br>Added baudrate allowing to wake up the MCU from Stop mode in<br><i>Section 3.18.2: Universal synchronous/asynchronous receiver</i><br><i>transmitter (USART)</i> and <i>Section 3.18.3: Low-power universal</i><br><i>asynchronous receiver transmitter (LPUART).</i><br><i>Section 6.3.15: 12-bit ADC characteristics:</i><br>– <i>Table 64: ADC characteristics:</i><br>Distinction made between V <sub>DDA</sub> for fast and standard channels;<br>added note 1.<br>Added note 4. related to R <sub>ADC</sub> .<br>Updated f <sub>TRIG</sub> .<br>Updated f <sub>S</sub> and t <sub>CONV</sub> .<br>– Updated equation 1 description.<br>– Updated Table 65: RAIN max for fADC = 16 MHz for f <sub>ADC</sub> =<br>16 MHz and distinction made between fast and standard<br>channels.<br>Updated R <sub>O</sub> and added Note 2. in <i>Table 67: DAC characteristics:</i><br>Added <i>Table 74: USART/LPUART characteristics.</i> |

Table 92. Document revision history



#### IMPORTANT NOTICE - PLEASE READ CAREFULLY

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2016 STMicroelectronics – All rights reserved

