# STMicroelectronics - <u>STM32L073VBT7TR Datasheet</u>



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

E·XFI

| Product Status             | Active                                                                  |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0+                                                        |
| Core Size                  | 32-Bit Single-Core                                                      |
| Speed                      | 32MHz                                                                   |
| Connectivity               | I <sup>2</sup> C, IrDA, LINbus, SPI, UART/USART, USB                    |
| Peripherals                | Brown-out Detect/Reset, DMA, I <sup>2</sup> S, LCD, POR, PWM, WDT       |
| Number of I/O              | 84                                                                      |
| Program Memory Size        | 128KB (128K x 8)                                                        |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | 6K x 8                                                                  |
| RAM Size                   | 20K x 8                                                                 |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                             |
| Data Converters            | A/D 16x12b; D/A 2x12b                                                   |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                      |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 100-LQFP                                                                |
| Supplier Device Package    | 100-LQFP (14x14)                                                        |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/stm32l073vbt7tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 2.1 Device overview

| Table 2. Ultra-low-power STM32L073xxx device features and peripheral counts |
|-----------------------------------------------------------------------------|
|-----------------------------------------------------------------------------|

| P                                | eripheral                             | STM32L073<br>V8      | STM32L073<br>CB | STM32L073<br>VB        | STM32L073<br>RB                     | STM32L073<br>CZ | STM32L073<br>VZ        | STM32L073<br>RZ                     |  |  |  |
|----------------------------------|---------------------------------------|----------------------|-----------------|------------------------|-------------------------------------|-----------------|------------------------|-------------------------------------|--|--|--|
| Flash (Kby                       | tes)                                  | 64 Kbytes            |                 | 128 Kbytes             |                                     |                 | 192 Kbytes             |                                     |  |  |  |
| Data EEPR                        | ata EEPROM (Kbytes) 3 Kbytes 6 Kbytes |                      |                 |                        |                                     |                 |                        |                                     |  |  |  |
| RAM (Kbyt                        | es)                                   |                      |                 |                        | 20 Kbytes                           |                 |                        |                                     |  |  |  |
|                                  | General-<br>purpose                   |                      |                 |                        | 4                                   |                 |                        |                                     |  |  |  |
| Timers                           | Basic                                 |                      |                 |                        | 2                                   |                 |                        |                                     |  |  |  |
|                                  | LPTIMER                               |                      |                 |                        | 1                                   |                 |                        |                                     |  |  |  |
| RTC/SYST                         | ICK/IWDG/WWDG                         |                      |                 |                        | 1/1/1/1                             |                 |                        |                                     |  |  |  |
|                                  | SPI/I2S                               |                      |                 |                        | 6(4) <sup>(1)</sup> /1              |                 |                        |                                     |  |  |  |
| Commu-<br>nication<br>interfaces | l <sup>2</sup> C                      |                      |                 |                        | 3                                   |                 |                        |                                     |  |  |  |
|                                  | USART                                 | 4                    |                 |                        |                                     |                 |                        |                                     |  |  |  |
|                                  | LPUART                                | 1                    |                 |                        |                                     |                 |                        |                                     |  |  |  |
|                                  | USB/(VDD_USB)                         | 1/(1)                |                 |                        |                                     |                 |                        |                                     |  |  |  |
| GPIOs                            |                                       | 84                   | 37              | 84                     | 51 <sup>(2)</sup>                   | 37              | 84                     | 51 <sup>(2)</sup>                   |  |  |  |
| Clocks:<br>HSE/LSE/H             | ISI/MSI/LSI                           | 1/1/1/1              |                 |                        |                                     |                 |                        |                                     |  |  |  |
| 12-bit sync<br>Number of         | hronized ADC channels                 | 1<br>16              | 1<br>10         | 1<br>16 <sup>(2)</sup> |                                     | 1<br>10         | 1<br>16 <sup>(2)</sup> |                                     |  |  |  |
| 12-bit DAC<br>Number of          |                                       |                      |                 |                        | 2<br>2                              |                 |                        |                                     |  |  |  |
| LCD<br>COM x SEC                 | 3                                     | 1<br>4x52 or<br>8x48 | 1<br>4x18       | 1<br>4x52 or<br>8x48   | 1<br>4x32 or<br>8x28 <sup>(2)</sup> | 1<br>4x18       | 1<br>4x52 or 8x48      | 1<br>4x32 or<br>8x28 <sup>(2)</sup> |  |  |  |
| Comparato                        | ors                                   |                      |                 | •                      | 2                                   |                 |                        |                                     |  |  |  |
| Capacitive sensing channels      |                                       | 24                   | 17              | 24                     | 24 <sup>(2)</sup>                   | 17              | 24                     | 24 <sup>(2)</sup>                   |  |  |  |
| Max. CPU frequency               |                                       | 32 MHz               |                 |                        |                                     |                 |                        |                                     |  |  |  |
| Operating voltage                |                                       | 1.8 V to 3.6 V       | √ (down to 1.6  | 5 V at power-o         | down) with BO                       | R option 1.65   | to 3.6 V withou        | t BOR option                        |  |  |  |
| Operating                        | temperatures                          |                      |                 |                        | mperature: –40<br>mperature: –40    |                 |                        |                                     |  |  |  |
| Packages                         |                                       | LQFP100<br>UFBGA100  | LQFP48          | LQFP100<br>UFBGA100    | LQFP64,<br>TFBGA64                  | LQFP48          | LQFP100<br>UFBGA100    | LQFP64,<br>TFBGA64                  |  |  |  |

1. 4 SPI interfaces are USARTs operating in SPI master mode.

2. TFBGA64 has one GPIO, one ADC input, one capacitive sensing channel and one COMxSEG (4x31 or 8x27) less than LQFP64.





Figure 1. STM32L073xx block diagram

DocID027096 Rev 3



#### • Stop mode without RTC

The Stop mode achieves the lowest power consumption while retaining the RAM and register contents. All clocks are stopped, the PLL, MSI RC, HSI and LSI RC, HSE and LSE crystal oscillators are disabled.

Some peripherals featuring wakeup capability can enable the HSI RC during Stop mode to detect their wakeup condition.

The voltage regulator is in the low-power mode. The device can be woken up from Stop mode by any of the EXTI line, in 3.5  $\mu$ s, the processor can serve the interrupt or resume the code. The EXTI line source can be any GPIO. It can be the PVD output, the comparator 1 event or comparator 2 event (if internal reference voltage is on). It can also be wakened by the USB/USART/I2C/LPUART/LPTIMER wakeup events.

#### • Standby mode with RTC

The Standby mode is used to achieve the lowest power consumption and real time clock. The internal voltage regulator is switched off so that the entire  $V_{CORE}$  domain is powered off. The PLL, MSI RC, HSE crystal and HSI RC oscillators are also switched off. The LSE or LSI is still running. After entering Standby mode, the RAM and register contents are lost except for registers in the Standby circuitry (wakeup logic, IWDG, RTC, LSI, LSE Crystal 32 KHz oscillator, RCC\_CSR register).

The device exits Standby mode in 60 µs when an external reset (NRST pin), an IWDG reset, a rising edge on one of the three WKUP pins, RTC alarm (Alarm A or Alarm B), RTC tamper event, RTC timestamp event or RTC Wakeup event occurs.

#### Standby mode without RTC

The Standby mode is used to achieve the lowest power consumption. The internal voltage regulator is switched off so that the entire  $V_{CORE}$  domain is powered off. The PLL, MSI RC, HSI and LSI RC, HSE and LSE crystal oscillators are also switched off. After entering Standby mode, the RAM and register contents are lost except for registers in the Standby circuitry (wakeup logic, IWDG, RTC, LSI, LSE Crystal 32 KHz oscillator, RCC\_CSR register).

The device exits Standby mode in 60  $\mu$ s when an external reset (NRST pin) or a rising edge on one of the three WKUP pin occurs.

Note: The RTC, the IWDG, and the corresponding clock sources are not stopped automatically by entering Stop or Standby mode. The LCD is not stopped automatically by entering Stop mode.



|                                              |                        |                        | Low-         | Low-           |                                             | Stop                                 | 5                                            | Standby                                |
|----------------------------------------------|------------------------|------------------------|--------------|----------------|---------------------------------------------|--------------------------------------|----------------------------------------------|----------------------------------------|
| IPs                                          | Run/Active             | Sleep                  | power<br>run | power<br>sleep |                                             | Wakeup<br>capability                 |                                              | Wakeup<br>capability                   |
| DAC                                          | 0                      | 0                      | 0            | 0              | 0                                           |                                      |                                              |                                        |
| Temperature sensor                           | 0                      | О                      | 0            | 0              | 0                                           |                                      |                                              |                                        |
| Comparators                                  | 0                      | 0                      | 0            | 0              | 0                                           | 0                                    |                                              |                                        |
| 16-bit timers                                | 0                      | 0                      | 0            | 0              |                                             |                                      |                                              |                                        |
| LPTIMER                                      | 0                      | 0                      | 0            | 0              | 0                                           | 0                                    |                                              |                                        |
| IWDG                                         | 0                      | 0                      | 0            | 0              | 0                                           | 0                                    | 0                                            | 0                                      |
| WWDG                                         | 0                      | 0                      | 0            | 0              |                                             |                                      |                                              |                                        |
| Touch sensing controller (TSC)               | 0                      | О                      |              |                |                                             |                                      |                                              |                                        |
| SysTick Timer                                | 0                      | 0                      | 0            | 0              |                                             |                                      |                                              |                                        |
| GPIOs                                        | 0                      | 0                      | 0            | 0              | 0                                           | 0                                    |                                              | 2 pins                                 |
| Wakeup time to<br>Run mode                   | 0 µs                   | 0.36 µs                | 3 µs         | 32 µs          |                                             | 3.5 µs                               |                                              | 50 µs                                  |
|                                              |                        |                        |              |                |                                             | 4 μΑ (No<br>) V <sub>DD</sub> =1.8 V |                                              | 28 µA (No<br>) V <sub>DD</sub> =1.8 V  |
| Consumption<br>V <sub>DD</sub> =1.8 to 3.6 V | Down to<br>140 µA/MHz  | Down to<br>37 µA/MHz   | Down to      | Down to        | 0.8 µA (with<br>RTC) V <sub>DD</sub> =1.8 V |                                      | 0.65 µA (with<br>RTC) V <sub>DD</sub> =1.8 V |                                        |
| (Typ)                                        | (from Flash<br>memory) | (from Flash<br>memory) | 8 µA         | 4.5 µA         |                                             | 4 µA (No<br>) V <sub>DD</sub> =3.0 V | 0.29 μA (No<br>RTC) V <sub>DD</sub> =3.0 V   |                                        |
|                                              |                        |                        |              |                | 1 μA (with RTC)<br>V <sub>DD</sub> =3.0 V   |                                      |                                              | 5 μΑ (with<br>) V <sub>DD</sub> =3.0 V |

| Table 5. Functionalities depending on the working mode          | ļ |
|-----------------------------------------------------------------|---|
| (from Run/active down to standby) (continued) <sup>(1)(2)</sup> |   |

Legend: "Y" = Yes (enable). "O" = Optional can be enabled/disabled by software) "-" = Not available

2. The consumption values given in this table are preliminary data given for indication. They are subject to slight changes.

Some peripherals with wakeup from Stop capability can request HSI to be enabled. In this case, HSI is woken up by the peripheral, and only feeds the peripheral which requested it. HSI is automatically put off when the peripheral does not need it anymore.

4. UART and LPUART reception is functional in Stop mode. It generates a wakeup interrupt on Start. To generate a wakeup on address match or received frame event, the LPUART can run on LSE clock while the UART has to wake up or keep running the HSI clock.

5. I2C address detection is functional in Stop mode. It generates a wakeup interrupt in case of address match. It will wake up the HSI during reception.



# 3.3 ARM<sup>®</sup> Cortex<sup>®</sup>-M0+ core with MPU

The Cortex-M0+ processor is an entry-level 32-bit ARM Cortex processor designed for a broad range of embedded applications. It offers significant benefits to developers, including:

- a simple architecture that is easy to learn and program
- ultra-low power, energy-efficient operation
- excellent code density
- deterministic, high-performance interrupt handling
- upward compatibility with Cortex-M processor family
- platform security robustness, with integrated Memory Protection Unit (MPU).

The Cortex-M0+ processor is built on a highly area and power optimized 32-bit processor core, with a 2-stage pipeline Von Neumann architecture. The processor delivers exceptional energy efficiency through a small but powerful instruction set and extensively optimized design, providing high-end processing hardware including a single-cycle multiplier.

The Cortex-M0+ processor provides the exceptional performance expected of a modern 32bit architecture, with a higher code density than other 8-bit and 16-bit microcontrollers.

Owing to its embedded ARM core, the STM32L073xx are compatible with all ARM tools and software.

### Nested vectored interrupt controller (NVIC)

The ultra-low-power STM32L073xx embed a nested vectored interrupt controller able to handle up to 32 maskable interrupt channels and 4 priority levels.

The Cortex-M0+ processor closely integrates a configurable Nested Vectored Interrupt Controller (NVIC), to deliver industry-leading interrupt performance. The NVIC:

- includes a Non-Maskable Interrupt (NMI)
- provides zero jitter interrupt option
- provides four interrupt priority levels

The tight integration of the processor core and NVIC provides fast execution of Interrupt Service Routines (ISRs), dramatically reducing the interrupt latency. This is achieved through the hardware stacking of registers, and the ability to abandon and restart load-multiple and store-multiple operations. Interrupt handlers do not require any assembler wrapper code, removing any code overhead from the ISRs. Tail-chaining optimization also significantly reduces the overhead when switching from one ISR to another.

To optimize low-power designs, the NVIC integrates with the sleep modes, that include a deep sleep function that enables the entire device to enter rapidly stop or standby mode.

This hardware block provides flexible interrupt management features with minimal interrupt latency.



#### • Startup clock

After reset, the microcontroller restarts by default with an internal 2.1 MHz clock (MSI). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts.

### • Clock security system (CSS)

This feature can be enabled by software. If an HSE clock failure occurs, the master clock is automatically switched to HSI and a software interrupt is generated if enabled.

Another clock security system can be enabled, in case of failure of the LSE it provides an interrupt or wakeup event which is generated if enabled.

### • Clock-out capability (MCO: microcontroller clock output)

It outputs one of the internal clocks for external use by the application.

Several prescalers allow the configuration of the AHB frequency, each APB (APB1 and APB2) domains. The maximum frequency of the AHB and the APB domains is 32 MHz. See *Figure 2* for details on the clock tree.



Only a 32.768 kHz clock (LSE) is needed to allow LPUART communication up to 9600 baud. Therefore, even in Stop mode, the LPUART can wait for an incoming frame while having an extremely low energy consumption. Higher speed clock can be used to reach higher baudrates.

LPUART interface can be served by the DMA controller.

# 3.18.4 Serial peripheral interface (SPI)/Inter-integrated sound (I2S)

Up to two SPIs are able to communicate at up to 16 Mbits/s in slave and master modes in full-duplex and half-duplex communication modes. The 3-bit prescaler gives 8 master mode frequencies and the frame is configurable to 8 bits or 16 bits. The hardware CRC generation/verification supports basic SD Card/MMC modes.

The USARTs with synchronous capability can also be used as SPI master.

One standard I2S interfaces (multiplexed with SPI2) is available. It can operate in master or slave mode, and can be configured to operate with a 16-/32-bit resolution as input or output channels. Audio sampling frequencies from 8 kHz up to 192 kHz are supported. When the I2S interfaces is configured in master mode, the master clock can be output to the external DAC/CODEC at 256 times the sampling frequency.

The SPIs can be served by the DMA controller.

Refer to *Table 14* for the differences between SPI1 and SPI2.

| SPI features <sup>(1)</sup> | SPI1 | SPI2 |
|-----------------------------|------|------|
| Hardware CRC calculation    | Х    | Х    |
| I2S mode                    | -    | Х    |
| TI mode                     | Х    | Х    |

Table 14. SPI/I2S implementation

1. X = supported.

## 3.18.5 Universal serial bus (USB)

The STM32L073xx embeds a full-speed USB device peripheral compliant with the USB specification version 2.0. The internal USB PHY supports USB FS signaling, embedded DP pull-up and also battery charging detection according to Battery Charging Specification Revision 1.2. The USB interface implements a full-speed (12 Mbit/s) function interface with added support for USB 2.0 Link Power Management. It has software-configurable endpoint setting with packet memory up to 1 KB and suspend/resume support. It requires a precise 48 MHz clock which can be generated from the internal main PLL (the clock source must use a HSE crystal oscillator) or by the internal 48 MHz oscillator in automatic trimming mode. The synchronization for this oscillator can be taken from the USB data stream itself (SOF signalization) which allows crystal-less operation.



# 4 Pin descriptions



1. The above figure shows the package top view.

2. I/O pin supplied by VDD\_USB.



| Table 16. \$ | STM32L0 | 73xx pin | definition | (continued) |
|--------------|---------|----------|------------|-------------|
|--------------|---------|----------|------------|-------------|

|        | Pi     | n num   | ber     |          |                                       |          | _             |      |                                                                                                     |                      |
|--------|--------|---------|---------|----------|---------------------------------------|----------|---------------|------|-----------------------------------------------------------------------------------------------------|----------------------|
| LQFP48 | LQFP64 | TFBGA64 | LQFP100 | UFBGA100 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Note | Alternate functions                                                                                 | Additional functions |
| -      | -      | -       | 41      | L8       | PE10                                  | I/O      | FT            | -    | TIM2_CH2, LCD_SEG40,<br>USART5_TX                                                                   | -                    |
| -      | -      | -       | 42      | M9       | PE11                                  | I/O      | FT            | -    | TIM2_CH3, USART5_RX                                                                                 | LCD_VLCD2            |
| -      | -      | -       | 43      | L9       | PE12                                  | I/O      | FT            | -    | TIM2_CH4, SPI1_NSS                                                                                  | LCD_VLCD3            |
| -      | -      | -       | 44      | M10      | PE13                                  | I/O      | FT            | -    | LCD_SEG41, SPI1_SCK                                                                                 | -                    |
| -      | -      | -       | 45      | M11      | PE14                                  | I/O      | FT            | -    | LCD_SEG42, SPI1_MISO                                                                                | -                    |
| -      | -      | -       | 46      | M12      | PE15                                  | I/O      | FT            | -    | LCD_SEG43, SPI1_MOSI                                                                                | -                    |
| 21     | 29     | G7      | 47      | L10      | PB10                                  | I/O      | FT            | -    | LCD_SEG10, TIM2_CH3,<br>TSC_SYNC,<br>LPUART1_TX, SPI2_SCK,<br>I2C2_SCL, LPUART1_RX                  | -                    |
| 22     | 30     | H7      | 48      | L11      | PB11                                  | I/O      | FT            | -    | EVENTOUT, LCD_SEG11,<br>TIM2_CH4, TSC_G6_IO1,<br>LPUART1_RX, I2C2_SDA,<br>LPUART1_TX                | -                    |
| 23     | 31     | D6      | 49      | F12      | VSS                                   | S        |               | -    | -                                                                                                   | -                    |
| 24     | 32     | E5      | 50      | G12      | VDD                                   | S        |               | -    | -                                                                                                   | -                    |
| 25     | 33     | H8      | 51      | L12      | PB12                                  | I/O      | FT            | -    | SPI2_NSS/I2S2_WS,<br>LCD_SEG12,<br>LPUART1_RTS_DE,<br>TSC_G6_IO2,<br>I2C2_SMBA, EVENTOUT            | LCD_VLCD2            |
| 26     | 34     | G8      | 52      | K12      | PB13                                  | I/O      | FTf           | -    | SPI2_SCK/I2S2_CK,<br>LCD_SEG13, MCO,<br>TSC_G6_IO3,<br>LPUART1_CTS,<br>I2C2_SCL, TIM21_CH1          | -                    |
| 27     | 35     | F8      | 53      | K11      | PB14                                  | I/O      | FTf           | -    | SPI2_MISO/I2S2_MCK,<br>LCD_SEG14, RTC_OUT,<br>TSC_G6_IO4,<br>LPUART1_RTS_DE,<br>I2C2_SDA, TIM21_CH2 | -                    |
| 28     | 36     | F7      | 54      | K10      | PB15                                  | I/O      | FT            | -    | SPI2_MOSI/I2S2_SD,<br>LCD_SEG15, RTC_REFIN                                                          | -                    |
| -      | -      | -       | 55      | K9       | PD8                                   | I/O      | FT            | -    | LPUART1_TX,<br>LCD_SEG28                                                                            | -                    |



DocID027096 Rev 3

|        | Pi     | n num   | ber     |          |                                       |          |               |      |                     |                      |
|--------|--------|---------|---------|----------|---------------------------------------|----------|---------------|------|---------------------|----------------------|
| LQFP48 | LQFP64 | TFBGA64 | LQFP100 | UFBGA100 | Pin name<br>(function after<br>reset) | Pin type | I/O structure | Note | Alternate functions | Additional functions |
| 47     | 63     | D4      | 99      | D3       | VSS                                   | S        | -             | -    | -                   | -                    |
| 48     | 64     | E4      | 100     | C4       | VDD                                   | S        | -             | -    | -                   | -                    |

Table 16. STM32L073xx pin definition (continued)

1. PA4 offers a reduced touch sensing sensitivity. It is thus recommended to use it as sampling capacitor I/O.

2. These pins are powered by VDD\_USB. For all characteristics that refer to  $V_{DD}$ ,  $V_{DD_USB}$  must be used instead.



| Symbol                 | Ratings                                                                                          | Max.                 | Unit |  |  |  |
|------------------------|--------------------------------------------------------------------------------------------------|----------------------|------|--|--|--|
| $\Sigma I_{VDD}^{(2)}$ | Total current into sum of all $V_{DD}$ power lines (source) <sup>(1)</sup>                       | 105                  |      |  |  |  |
| $\Sigma I_{VSS}^{(2)}$ | Total current out of sum of all $V_{SS}$ ground lines (sink) <sup>(1)</sup>                      | 105                  |      |  |  |  |
| $\Sigma I_{VDD_USB}$   | Total current into V <sub>DD_USB</sub> power lines (source)                                      | 25                   |      |  |  |  |
| I <sub>VDD(PIN)</sub>  | Naximum current into each V <sub>DD</sub> power pin (source) <sup>(1)</sup>                      |                      |      |  |  |  |
| I <sub>VSS(PIN)</sub>  |                                                                                                  |                      |      |  |  |  |
|                        | Output current sunk by any I/O and control pin except FTf pins                                   | 16                   |      |  |  |  |
| I <sub>IO</sub>        | Output current sunk by FTf pins                                                                  | 22                   |      |  |  |  |
|                        | Output current sourced by any I/O and control pin                                                | -16                  | mA   |  |  |  |
|                        | Total output current sunk by sum of all IOs and control pins except PA11 and PA12 <sup>(2)</sup> | 90                   |      |  |  |  |
| ΣΙ <sub>ΙΟ(ΡΙΝ)</sub>  | Total output current sunk by PA11 and PA12                                                       | 25                   |      |  |  |  |
|                        | Total output current sourced by sum of all IOs and control $pins^{(2)}$                          | -90                  |      |  |  |  |
| 1                      | Injected current on FT, FFf, RST and B pins                                                      | -5/+0 <sup>(3)</sup> |      |  |  |  |
| I <sub>INJ(PIN)</sub>  | Injected current on TC pin                                                                       | ± 5 <sup>(4)</sup>   |      |  |  |  |
| ΣΙ <sub>INJ(PIN)</sub> | Total injected current (sum of all I/O and control pins) <sup>(5)</sup>                          | ± 25                 |      |  |  |  |

#### Table 24. Current characteristics

1. All main power ( $V_{DD}$ ,  $V_{DDA}$ ) and ground ( $V_{SS}$ ,  $V_{SSA}$ ) pins must always be connected to the external power supply, in the permitted range.

 This current consumption must be correctly distributed over all I/Os and control pins. The total output current must not be sunk/sourced between two consecutive power supply pins referring to high pin count LQFP packages.

 Positive current injection is not possible on these I/Os. A negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 23* for maximum allowed input voltage values.

A positive injection is induced by V<sub>IN</sub> > V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub> < V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 23: Voltage characteristics* for the maximum allowed input voltage values.

5. When several inputs are submitted to a current injection, the maximum  $\Sigma I_{INJ(PIN)}$  is the absolute sum of the positive and negative injected currents (instantaneous values).

| Symbol           | Ratings                      | Value       | Unit |
|------------------|------------------------------|-------------|------|
| T <sub>STG</sub> | Storage temperature range    | –65 to +150 | °C   |
| TJ               | Maximum junction temperature | 150         | °C   |

#### Table 25. Thermal characteristics



| Symbol                 | Parameter                   | Conditions                                   | Тур   | Max <sup>(1)</sup> | Unit |  |  |  |
|------------------------|-----------------------------|----------------------------------------------|-------|--------------------|------|--|--|--|
|                        |                             | $T_{A} = -40 \text{ to } 25^{\circ}\text{C}$ | 0,43  | 1,00               |      |  |  |  |
|                        | Supply current in Stop mode | T <sub>A</sub> = 55°C                        | 0,735 | 2,50               | μA   |  |  |  |
| I <sub>DD</sub> (Stop) |                             | T <sub>A</sub> = 85°C                        | 2,25  | 4,90               |      |  |  |  |
|                        |                             | T <sub>A</sub> = 105°C                       | 5,3   | 13,00              |      |  |  |  |
|                        |                             | T <sub>A</sub> = 125°C                       | 12,5  | 28,00              |      |  |  |  |

Table 37. Typical and maximum current consumptions in Stop mode

1. Guaranteed by characterization results at 125  $^\circ\text{C},$  unless otherwise specified.







# 6.3.6 External clock source characteristics

## High-speed external user clock generated from an external source

In bypass mode the HSE oscillator is switched off and the input pin is a standard GPIO.The external clock signal has to respect the I/O characteristics in *Section 6.3.12*. However, the recommended clock input waveform is shown in *Figure 19*.

| Symbol                                     | Parameter                           | Conditions                       | Min          | Тур | Мах                | Unit |
|--------------------------------------------|-------------------------------------|----------------------------------|--------------|-----|--------------------|------|
| _ User external clock source               |                                     | CSS is on or<br>PLL is used      | 1            | 8   | 32                 | MHz  |
| f <sub>HSE_ext</sub>                       | frequency                           | CSS is off, PLL<br>not used      | 0            | 8   | 32                 | MHz  |
| V <sub>HSEH</sub>                          | OSC_IN input pin high level voltage |                                  | $0.7 V_{DD}$ | -   | V <sub>DD</sub>    | V    |
| V <sub>HSEL</sub>                          | OSC_IN input pin low level voltage  |                                  | $V_{SS}$     | -   | $0.3V_{\text{DD}}$ | v    |
| t <sub>w(HSE)</sub><br>t <sub>w(HSE)</sub> | OSC_IN high or low time             |                                  | 12           | -   | -                  | ns   |
| t <sub>r(HSE)</sub><br>t <sub>f(HSE)</sub> | OSC_IN rise or fall time            | -                                | -            | -   | 20                 | 115  |
| C <sub>in(HSE)</sub>                       | OSC_IN input capacitance            |                                  | -            | 2.6 | -                  | pF   |
| DuCy <sub>(HSE)</sub>                      | Duty cycle                          |                                  | 45           | -   | 55                 | %    |
| ١ <sub>L</sub>                             | OSC_IN Input leakage current        | $V_{SS} \leq V_{IN} \leq V_{DD}$ | -            | -   | ±1                 | μA   |

 Table 43. High-speed external user clock characteristics<sup>(1)</sup>

1. Guaranteed by design.







# 6.3.7 Internal clock source characteristics

The parameters given in *Table 47* are derived from tests performed under ambient temperature and  $V_{DD}$  supply voltage conditions summarized in *Table 26*.

## High-speed internal 16 MHz (HSI16) RC oscillator

| Symbol                                | Parameter                              | Conditions                                                                           | Min               | Тур      | Max              | Unit |
|---------------------------------------|----------------------------------------|--------------------------------------------------------------------------------------|-------------------|----------|------------------|------|
| f <sub>HSI16</sub>                    | Frequency                              | V <sub>DD</sub> = 3.0 V                                                              | -                 | 16       | -                | MHz  |
| TRIM <sup>(1)(2)</sup>                | HSI16 user-                            | Trimming code is not a multiple of 16                                                | -                 | $\pm0.4$ | 0.7              | %    |
| TRIM                                  | trimmed resolution                     | Trimming code is a multiple of 16                                                    | -                 | -        | ± 1.5            | %    |
|                                       |                                        | V <sub>DDA</sub> = 3.0 V, T <sub>A</sub> = 25 °C                                     | -1 <sup>(3)</sup> | -        | 1 <sup>(3)</sup> | %    |
|                                       |                                        | V <sub>DDA</sub> = 3.0 V, T <sub>A</sub> = 0 to 55 °C                                |                   | -        | 1.5              | %    |
| ACC                                   | Accuracy of the                        | $V_{DDA}$ = 3.0 V, $T_A$ = -10 to 70 °C                                              | -2                | -        | 2                | %    |
| ACC <sub>HSI16</sub>                  | factory-calibrated<br>HSI16 oscillator | $V_{DDA}$ = 3.0 V, $T_A$ = -10 to 85 °C                                              | -2.5              | -        | 2                | %    |
|                                       |                                        | $V_{DDA}$ = 3.0 V, $T_A$ = -10 to 105 °C                                             | -4                | -        | 2                | %    |
|                                       |                                        | $V_{DDA} = 1.65 V \text{ to } 3.6 V$<br>$T_A = -40 \text{ to } 125 ^{\circ}\text{C}$ | -5.45             | -        | 3.25             | %    |
| t <sub>SU(HSI16)</sub> <sup>(2)</sup> | HSI16 oscillator<br>startup time       | -                                                                                    |                   | 3.7      | 6                | μs   |
| I <sub>DD(HSI16)</sub> <sup>(2)</sup> | HSI16 oscillator<br>power consumption  | -                                                                                    |                   | 100      | 140              | μA   |

1. The trimming step differs depending on the trimming code. It is usually negative on the codes which are multiples of 16 (0x00, 0x10, 0x20, 0x30...0xE0).

2. Guaranteed by characterization results.

3. Guaranteed by test in production.



Figure 23. HSI16 minimum and maximum value versus temperature

DocID027096 Rev 3



- 6. Difference between the value measured at Code (0x800) and the ideal value =  $V_{REF+}/2$ .
- 7. Difference between the value measured at Code (0x001) and the ideal value.
- 8. Difference between ideal slope of the transfer function and measured slope computed from code 0x000 and 0xFFF when buffer is off, and from code giving 0.2 V and ( $V_{DDA} 0.2$ ) V when buffer is on.
- 9. In buffered mode, the output can overshoot above the final value for low input code (starting from min value).



### Figure 32. 12-bit buffered/non-buffered DAC

# 6.3.17 Temperature sensor characteristics

#### Table 68. Temperature sensor calibration values

| Calibration value name | Description                                                               | Memory address            |  |
|------------------------|---------------------------------------------------------------------------|---------------------------|--|
| TS_CAL1                | TS ADC raw data acquired at temperature of 30 °C, V <sub>DDA</sub> = 3 V  | 0x1FF8 007A - 0x1FF8 007B |  |
| TS_CAL2                | TS ADC raw data acquired at temperature of 130 °C, V <sub>DDA</sub> = 3 V | 0x1FF8 007E - 0x1FF8 007F |  |

#### Table 69. Temperature sensor characteristics

| Symbol                                | Parameter                                      | Min | Тур  | Max  | Unit  |
|---------------------------------------|------------------------------------------------|-----|------|------|-------|
| T <sub>L</sub> <sup>(1)</sup>         | V <sub>SENSE</sub> linearity with temperature  | -   | ±1   | ±2   | °C    |
| Avg_Slope <sup>(1)</sup>              | Average slope                                  |     | 1.61 | 1.75 | mV/°C |
| V <sub>130</sub>                      | Voltage at 130°C ±5°C <sup>(2)</sup>           |     | 670  | 700  | mV    |
| I <sub>DDA(TEMP)</sub> <sup>(3)</sup> | Current consumption                            |     | 3.4  | 6    | μA    |
| t <sub>START</sub> <sup>(3)</sup>     | Startup time                                   |     | -    | 10   |       |
| T <sub>S_temp</sub> <sup>(4)(3)</sup> | ADC sampling time when reading the temperature | 10  | -    | -    | μs    |

1. Guaranteed by characterization results.

2. Measured at  $V_{DD}$  = 3 V ±10 mV. V130 ADC conversion result is stored in the TS\_CAL2 byte.

- 3. Guaranteed by design.
- 4. Shortest sampling time can be determined in the application by multiple iterations.



| Symbol                                       | Parameter                            | Conditions                                                                     | Min     | Тур   | Max              | Unit |
|----------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------|---------|-------|------------------|------|
|                                              |                                      | Master mode                                                                    |         |       | 8                |      |
| f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub>    | SPI clock frequency                  | Slave mode Transmitter<br>SPI clock frequency 1.65 <v<sub>DD&lt;3.6V -</v<sub> |         | -     | 8                | MHz  |
| -C(SCR)                                      |                                      | Slave mode Transmitter<br>2.7 <v<sub>DD&lt;3.6V</v<sub>                        |         |       | 8 <sup>(2)</sup> |      |
| Duty <sub>(SCK)</sub>                        | Duty cycle of SPI clock<br>frequency | Slave mode                                                                     | 30      | 50    | 70               | %    |
| t <sub>su(NSS)</sub>                         | NSS setup time                       | Slave mode, SPI presc = 2                                                      | 4*Tpclk | -     | -                |      |
| t <sub>h(NSS)</sub>                          | NSS hold time                        | Slave mode, SPI presc = 2                                                      | 2*Tpclk | -     | -                |      |
| t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time                | Master mode                                                                    | Tpclk-2 | Tpclk | Tpclk+2          |      |
| t <sub>su(MI)</sub>                          | Data input setup time                | Master mode                                                                    | 0       | -     | -                |      |
| t <sub>su(SI)</sub>                          | Data input setup time                | Slave mode                                                                     | 3       | -     | -                |      |
| t <sub>h(MI)</sub>                           | Data input hold time                 | Master mode                                                                    | 11      | -     | -                |      |
| t <sub>h(SI)</sub>                           |                                      | Slave mode                                                                     | 4.5     | -     | -                | ns   |
| t <sub>a(SO</sub>                            | Data output access time              | Slave mode                                                                     | 18      | -     | 52               |      |
| t <sub>dis(SO)</sub>                         | Data output disable time             | Slave mode                                                                     | 12      | -     | 42               |      |
| t <sub>v(SO)</sub>                           | Data output valid time               | Slave mode                                                                     | -       | 20    | 56.5             |      |
| t <sub>v(MO)</sub>                           |                                      | Master mode                                                                    | -       | 5     | 9                |      |
| t <sub>h(SO)</sub>                           | Data output hold time                | Slave mode                                                                     | 13      | -     | -                |      |
| t <sub>h(MO)</sub>                           |                                      | Master mode                                                                    | 3       | -     | -                |      |

| Table 76. SPI characteristics in | n voltage | Range 2 <sup>(1)</sup> |
|----------------------------------|-----------|------------------------|
|----------------------------------|-----------|------------------------|

1. Guaranteed by characterization results.

2. The maximum SPI clock frequency in slave transmitter mode is determined by the sum of  $t_{v(SO)}$  and  $t_{su(MI)}$  which has to fit into SCK low or high phase preceding the SCK sampling edge. This value can be achieved when the SPI communicates with a master having  $t_{su(MI)} = 0$  while Duty<sub>(SCK)</sub> = 50%.





Figure 34. SPI timing diagram - slave mode and CPHA =  $1^{(1)}$ 

1. Measurement points are done at CMOS levels:  $0.3V_{DD}$  and  $0.7V_{DD}$ .



Figure 35. SPI timing diagram - master mode<sup>(1)</sup>



<sup>1.</sup> Measurement points are done at CMOS levels:  $0.3V_{\text{DD}}$  and  $0.7V_{\text{DD}}$ 

# 7.2 UFBGA100 package information

Figure 42. UFBGA100 - 100-pin, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package outline



1. Drawing is not to scale.

# Table 84. UFBGA100 - 100-pin, 7 x 7 mm, 0.50 mm pitch, ultra fine pitch ball grid array package mechanical data

| Cumb al |       | millimeters |       |        |        |        |
|---------|-------|-------------|-------|--------|--------|--------|
| Symbol  | Min.  | Тур.        | Max.  | Min.   | Тур.   | Max.   |
| А       | -     | -           | 0.600 | -      | -      | 0.0236 |
| A1      | -     | -           | 0.110 | -      | -      | 0.0043 |
| A2      | -     | 0.450       | -     | -      | 0.0177 | -      |
| A3      | -     | 0.130       | -     | -      | 0.0051 | 0.0094 |
| A4      | -     | 0.320       | -     | -      | 0.0126 | -      |
| b       | 0.240 | 0.290       | 0.340 | 0.0094 | 0.0114 | 0.0134 |
| D       | 6.850 | 7.000       | 7.150 | 0.2697 | 0.2756 | 0.2815 |
| D1      | -     | 5.500       | -     | -      | 0.2165 | -      |
| E       | 6.850 | 7.000       | 7.150 | 0.2697 | 0.2756 | 0.2815 |
| E1      | -     | 5.500       | -     | -      | 0.2165 | -      |
| е       | -     | 0.500       | -     | -      | 0.0197 | -      |
| Z       | -     | 0.750       | -     | -      | 0.0295 | -      |



# 7.4 **TFBGA64** package information



Figure 48. TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch thin profile fine pitch ball grid array package outline

1. Drawing is not to scale.

| Table 87. TFBGA64 – 64-ball, 5 x 5 mm, 0.5 mm pitch, thin profile fine pitch ball |
|-----------------------------------------------------------------------------------|
| grid array package mechanical data                                                |

| Symbol |       | millimeters |       |        | inches <sup>(1)</sup> |        |  |
|--------|-------|-------------|-------|--------|-----------------------|--------|--|
| Symbol | Min   | Тур         | Мах   | Min    | Тур                   | Max    |  |
| А      | -     | -           | 1.200 | -      | -                     | 0.0472 |  |
| A1     | 0.150 | -           | -     | 0.0059 | -                     | -      |  |
| A2     | -     | 0.200       | -     | -      | 0.0079                | -      |  |
| A4     | -     | -           | 0.600 | -      | -                     | 0.0236 |  |
| b      | 0.250 | 0.300       | 0.350 | 0.0098 | 0.0118                | 0.0138 |  |
| D      | 4.850 | 5.000       | 5.150 | 0.1909 | 0.1969                | 0.2028 |  |
| D1     | -     | 3.500       | -     | -      | 0.1378                | -      |  |
| E      | 4.850 | 5.000       | 5.150 | 0.1909 | 0.1969                | 0.2028 |  |
| E1     | -     | 3.500       | -     | -      | 0.1378                | -      |  |



# 9 Revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 03-Aug-2015 | 1        | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 26-Oct-2015 | 2        | Changed confidentiality level to public.<br>Updated datasheet status to "production data".<br>Modified ultra-low-power platform features on cover page.<br>Changed number of GPIOs for LQFP48 for 37 in <i>Table 2: Ultra-low-power STM32L073xxx device features and peripheral counts</i> .<br>Changed LCD_VLCD1 into LCD_VLCD2 in <i>Section 3.13.2: VLCD voltage monitoring</i> .<br>In <i>Section 6: Electrical characteristics</i> , updated notes related to values guaranteed by characterization.<br>Updated $ \Delta V_{SS} $ definition to include $V_{REF-}$ in <i>Table 23: Voltage characteristics</i> .<br>Added $\Sigma V_{DD_USB}$ and updated $\Sigma I_{IO(PIN)}$ in <i>Figure 24: Current characteristics</i> .<br>Updated <i>Table 56: EMI characteristics</i> .<br>Updated <i>Table 56: EMI characteristics</i> .<br>Updated <i>Section 7.2: UFBGA100 package information</i> . Updated <i>Figure 53: LQFP48 marking example (package top view)</i> . |

### Table 92. Document revision history

