### Intel - 5ASTMD5E3F31I3N Datasheet





Welcome to E-XFL.COM

#### Embedded - System On Chip (SoC): The Heart of Modern Embedded Systems

**Embedded - System On Chip (SoC)** refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications.

#### What are Embedded - System On Chip (SoC)?

**System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central

#### Details

| 2014110                 |                                                                            |
|-------------------------|----------------------------------------------------------------------------|
| Product Status          | Obsolete                                                                   |
| Architecture            | MCU, FPGA                                                                  |
| Core Processor          | Dual ARM® Cortex®-A9 MPCore <sup>™</sup> with CoreSight <sup>™</sup>       |
| Flash Size              | <u>.</u>                                                                   |
| RAM Size                | 64KB                                                                       |
| Peripherals             | DMA, POR, WDT                                                              |
| Connectivity            | EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG |
| Speed                   | 1.05GHz                                                                    |
| Primary Attributes      | FPGA - 350K Logic Elements                                                 |
| Operating Temperature   | -40°C ~ 100°C (TJ)                                                         |
| Package / Case          | 896-BBGA, FCBGA                                                            |
| Supplier Device Package | 896-FBGA, FC (31x31)                                                       |
| Purchase URL            | https://www.e-xfl.com/product-detail/intel/5astmd5e3f31i3n                 |
|                         |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Summary of Arria V Features

4

| Feature                                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FPGA General-<br>purpose I/Os<br>(GPIOs)    | <ul> <li>1.6 Gbps LVDS receiver and transmitter</li> <li>800 MHz/1.6 Gbps external memory interface</li> <li>On-chip termination (OCT)</li> <li>3.3 V support <sup>(2)</sup></li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| External Memory<br>Interface                | <ul> <li>Memory interfaces with low latency:</li> <li>Hard memory controller-up to 1.066 Gbps</li> <li>Soft memory controller-up to 1.6 Gbps</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Low-power high-<br>speed serial interface   | <ul> <li>600 Mbps to 12.5 Gbps integrated transceiver speed</li> <li>Less than 105 mW per channel at 6 Gbps, less than 165 mW per channel at 10 Gbps, and less than 170 mW per channel at 12.5 Gbps</li> <li>Transmit pre-emphasis and receiver equalization</li> <li>Dynamic partial reconfiguration of individual channels</li> <li>Physical medium attachment (PMA) with soft PCS that supports 9.8304 Gbps CPRI (Arria V GT and ST only)</li> <li>PMA with hard PCS that supports up to 9.8 Gbps CPRI (Arria V GZ only)</li> <li>Hard PCS that supports 10GBASE-R and 10GBASE-KR (Arria V GZ only)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| HPS<br>( Arria V SX and ST<br>devices only) | <ul> <li>Dual-core ARM Cortex-A9 MPCore processor—up to 1.05 GHz maximum frequency with support for symmetric and asymmetric multiprocessing</li> <li>Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO interfaces</li> <li>System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers</li> <li>On-chip RAM and boot ROM</li> <li>HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa</li> <li>FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller</li> <li>ARM CoreSight<sup>™</sup> JTAG debug access port, trace port, and on-chip trace storage</li> </ul> |





 $<sup>^{(2)}\,</sup>$  Arria V GZ devices support 3.3 V with a 3.0 V V\_{CCIO}.

| Feature       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Configuration | <ul> <li>Tamper protection-comprehensive design protection to protect your valuable IP investments</li> <li>Enhanced advanced encryption standard (AES) design security features</li> <li>CvP</li> <li>Partial and dynamic reconfiguration of the FPGA</li> <li>Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8, x16, and x32 (Arria V GZ) configuration options</li> <li>Remote system upgrade</li> </ul> |

# **Arria V Device Variants and Packages**

### Table 3: Device Variants for the Arria V Device Family

| Variant    | Description                                                                                                                                                                        |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Arria V GX | FPGA with integrated 6.5536 Gbps transceivers that provides bandwidth, cost, and power levels that are optimized for high-volume data and signal-processing applications           |
| Arria V GT | FPGA with integrated 10.3125 Gbps transceivers that provides enhanced high-speed serial I/O bandwidth for cost-sensitive data and signal processing applications                   |
| Arria V GZ | FPGA with integrated 12.5 Gbps transceivers that provides enhanced high-speed serial I/O bandwidth for high-performance and cost-sensitive data and signal processing applications |
| Arria V SX | SoC with integrated ARM-based HPS and 6.5536 Gbps transceivers                                                                                                                     |
| Arria V ST | SoC with integrated ARM-based HPS and 10.3125 Gbps transceivers                                                                                                                    |

### Arria V GX

This section provides the available options, maximum resource counts, and package plan for the Arria V GX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Altera Product Selector.

### **Related Information**

**Altera Product Selector** 

Provides the latest information about Altera products.



### **Available Options**

### Figure 1: Sample Ordering Code and Available Options for Arria V GX Devices



### **Maximum Resources**

### Table 4: Maximum Resource Counts for Arria V GX Devices

| Poro              | Resource                            |        | Member Code |         |         |         |         |         |         |  |  |
|-------------------|-------------------------------------|--------|-------------|---------|---------|---------|---------|---------|---------|--|--|
| heso              |                                     |        | A3          | A5      | A7      | B1      | B3      | B5      | B7      |  |  |
| U                 | Logic Elements<br>(LE) (K)          |        | 156         | 190     | 242     | 300     | 362     | 420     | 504     |  |  |
| ALM               |                                     | 28,302 | 58,900      | 71,698  | 91,680  | 113,208 | 136,880 | 158,491 | 190,240 |  |  |
| Registe           | Register                            |        | 235,600     | 286,792 | 366,720 | 452,832 | 547,520 | 633,964 | 760,960 |  |  |
| Mem               | M10K                                | 8,000  | 10,510      | 11,800  | 13,660  | 15,100  | 17,260  | 20,540  | 24,140  |  |  |
| ory<br>(Kb)       | MLAB                                | 463    | 961         | 1,173   | 1,448   | 1,852   | 2,098   | 2,532   | 2,906   |  |  |
|                   | Variable-<br>precision DSP<br>Block |        | 396         | 600     | 800     | 920     | 1,045   | 1,092   | 1,156   |  |  |
| 18 x 18<br>Multip |                                     | 480    | 792         | 1,200   | 1,600   | 1,840   | 2,090   | 2,184   | 2,312   |  |  |
| PLL               |                                     | 10     | 10          | 12      | 12      | 12      | 12      | 16      | 16      |  |  |

**Arria V Device Overview** 



#### **Available Options**

8

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Altera Product Selector.

### **Related Information**

### **Altera Product Selector**

Provides the latest information about Altera products.

### **Available Options**

### Figure 2: Sample Ordering Code and Available Options for Arria V GT Devices



### **Maximum Resources**

### Table 6: Maximum Resource Counts for Arria V GT Devices

| Por                | Resource                     |        | Member Code |         |         |  |  |  |
|--------------------|------------------------------|--------|-------------|---------|---------|--|--|--|
| nesi               | burce                        | C3     | С7          | D3      | D7      |  |  |  |
| Logic Elemen       | nts (LE) (K)                 | 156    | 242         | 362     | 504     |  |  |  |
| ALM                | ALM                          |        | 91,680      | 136,880 | 190,240 |  |  |  |
| Register           | Register                     |        | 366,720     | 547,520 | 760,960 |  |  |  |
| Memory             | M10K                         | 10,510 | 13,660      | 17,260  | 24,140  |  |  |  |
| (Kb)               | MLAB                         | 961    | 1,448       | 2,098   | 2,906   |  |  |  |
| Variable-pre       | Variable-precision DSP Block |        | 800         | 1,045   | 1,156   |  |  |  |
| 18 x 18 Multiplier |                              | 792    | 1,600       | 2,090   | 2,312   |  |  |  |
| PLL                |                              | 10     | 12          | 12      | 16      |  |  |  |

**Arria V Device Overview** 



| Doce                     | ource          | Member Code |           |  |  |
|--------------------------|----------------|-------------|-----------|--|--|
| nesc                     | Jurce          | B3          | В5        |  |  |
| FPGA PLL                 |                | 14          | 14        |  |  |
| HPS PLL                  |                | 3           | 3         |  |  |
| 6 Gbps Transceiver       |                | 30          | 30        |  |  |
| FPGA GPIO <sup>(8)</sup> |                | 540         | 540       |  |  |
| HPS I/O                  |                | 208         | 208       |  |  |
| LVDS                     | Transmitter    | 120         | 120       |  |  |
|                          | Receiver       | 136         | 136       |  |  |
| PCIe Hard IP Block       |                | 2           | 2         |  |  |
| FPGA Hard Memory         | Controller     | 3           | 3         |  |  |
| HPS Hard Memory C        | Controller     | 1           | 1         |  |  |
| ARM Cortex-A9 MP         | Core Processor | Dual-core   | Dual-core |  |  |

### **Related Information**

# High-Speed Differential I/O Interfaces and DPA in Arria V Devices chapter, Arria V Device Handbook

Provides the number of LVDS channels in each device package.

### Package Plan

### Table 11: Package Plan for Arria V SX Devices

The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.

|                | F896         |         |      | F1152        |         |      | F1517        |         |      |
|----------------|--------------|---------|------|--------------|---------|------|--------------|---------|------|
| Member<br>Code | (31 mm)      |         |      | (35 mm)      |         |      | (40 mm)      |         |      |
| Code           | FPGA<br>GPIO | HPS I/O | XCVR | FPGA<br>GPIO | HPS I/O | XCVR | FPGA<br>GPIO | HPS I/O | XCVR |
| B3             | 250          | 208     | 12   | 385          | 208     | 18   | 540          | 208     | 30   |
| B5             | 250          | 208     | 12   | 385          | 208     | 18   | 540          | 208     | 30   |

# Arria V ST

This section provides the available options, maximum resource counts, and package plan for the Arria V ST devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Altera Product Selector.

Arria V Device Overview



<sup>&</sup>lt;sup>(8)</sup> The number of GPIOs does not include transceiver I/Os. In the Quartus Prime software, the number of user I/Os includes transceiver I/Os.

| Poso                      | ource          | Member Code |           |  |  |
|---------------------------|----------------|-------------|-----------|--|--|
| hesu                      | Juice          | D3          | D5        |  |  |
| FPGA GPIO <sup>(10)</sup> |                | 540         | 540       |  |  |
| HPS I/O                   |                | 208         | 208       |  |  |
| LVDS                      | Transmitter    | 120         | 120       |  |  |
|                           | Receiver       | 136         | 136       |  |  |
| PCIe Hard IP Block        |                | 2           | 2         |  |  |
| FPGA Hard Memory          | Controller     | 3           | 3         |  |  |
| HPS Hard Memory C         | Controller     | 1           | 1         |  |  |
| ARM Cortex-A9 MP          | Core Processor | Dual-core   | Dual-core |  |  |

#### **Related Information**

• High-Speed Differential I/O Interfaces and DPA in Arria V Devices chapter, Arria V Device Handbook

Provides the number of LVDS channels in each device package.

• Transceiver Architecture in Arria V Devices Describes 10 Gbps channels usage conditions and SFF-8431 compliance requirements.

### Package Plan

### Table 13: Package Plan for Arria V ST Devices

The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.

| Memb       |              | F896<br>(31 mm) |              |                  | F1152<br>(35 mm) |            |              | F1517<br>(40 mm) |              |            |        |                 |
|------------|--------------|-----------------|--------------|------------------|------------------|------------|--------------|------------------|--------------|------------|--------|-----------------|
| er<br>Code | FPGA<br>GPIO | HPS<br>I/O      | XC<br>6 Gbps | VR<br>10<br>Gbps | FPGA<br>GPIO     | HPS<br>I/O | XC<br>6 Gbps | VR<br>10<br>Gbps | FPGA<br>GPIO | HPS<br>I/O | 6 Gbps | KCVR<br>10 Gbps |
| D3         | 250          | 208             | 12           | 6                | 385              | 208        | 18           | 8                | 540          | 208        | 30     | 16              |
| D5         | 250          | 208             | 12           | 6                | 385              | 208        | 18           | 8                | 540          | 208        | 30     | 16              |

Arria V Device Overview

<sup>&</sup>lt;sup>(9)</sup> Chip-to-chip connections only. For 10 Gbps channel usage conditions, refer to the Transceiver Architecture in Arria V Devices chapter.

<sup>&</sup>lt;sup>(10)</sup> The number of GPIOs does not include transceiver I/Os. In the Quartus Prime software, the number of user I/Os includes transceiver I/Os.

### **PLL Features**

The PLLs in the Arria V devices support the following features:

- Frequency synthesis
- On-chip clock deskew
- Jitter attenuation
- Counter reconfiguration
- Programmable output clock duty cycles
- PLL cascading
- Reference clock switchover
- Programmable bandwidth
- Dynamic phase shift
- Zero delay buffers

### **Fractional PLL**

In addition to integer PLLs, the Arria V devices use a fractional PLL architecture. The devices have up to 16 PLLs, each with 18 output counters. One fractional PLL can use up to 18 output counters and two adjacent fractional PLLs share the 18 output counters. You can use the output counters to reduce PLL usage in two ways:

- Reduce the number of oscillators that are required on your board by using fractional PLLs
- Reduce the number of clock pins that are used in the device by synthesizing multiple clock frequencies from a single reference clock source

If you use the fractional PLL mode, you can use the PLLs for precision fractional-N frequency synthesis—removing the need for off-chip reference clock sources in your design.

The transceiver fractional PLLs that are not used by the transceiver I/Os can be used as general purpose fractional PLLs by the FPGA fabric.

# FPGA General Purpose I/O

Arria V devices offer highly configurable GPIOs. The following list describes the features of the GPIOs:

- Programmable bus hold and weak pull-up
- + LVDS output buffer with programmable differential output voltage (V $_{\rm OD}$  ) and programmable preemphasis
- On-chip parallel termination (R<sub>T</sub> OCT) for all I/O banks with OCT calibration to limit the termination impedance variation
- On-chip dynamic termination that has the ability to swap between series and parallel termination, depending on whether there is read or write on a common bus for signal integrity
- Unused voltage reference ( VREF ) pins that can be configured as user I/Os ( Arria V GX, GT, SX, and ST only)
- Easy timing closure support using the hard read FIFO in the input register path, and delay-locked loop (DLL) delay chain with fine and coarse architecture





# PCIe Gen1, Gen2, and Gen 3 Hard IP

Arria V devices contain PCIe hard IP that is designed for performance and ease-of-use. The PCIe hard IP consists of the MAC, data link, and transaction layers.

The PCIe hard IP supports PCIe Gen3, Gen 2, and Gen 1 end point and root port for up to x8 lane configuration.

The PCIe endpoint support includes multifunction support for up to eight functions, as shown in the following figure. The integrated multifunction support reduces the FPGA logic requirements by up to 20,000 LEs for PCIe designs that require multiple peripherals.

### Figure 8: PCIe Multifunction for Arria V Devices



The Arria V PCIe hard IP operates independently from the core logic. This independent operation allows the PCIe link to wake up and complete link training in less than 100 ms while the Arria V device completes loading the programming file for the rest of the device.

In addition, the PCIe hard IP in the Arria V device provides improved end-to-end datapath protection using ECC.

# **External Memory Interface**

This section provides an overview of the external memory interface in Arria V devices.

# Hard and Soft Memory Controllers

Arria V GX, GT, SX, and ST devices support up to four hard memory controllers for DDR3 and DDR2 SDRAM devices. Each controller supports 8 to 32 bit components of up to 4 gigabits (Gb) in density with two chip selects and optional ECC. For the Arria V SoC devices, an additional hard memory controller in the HPS supports DDR3, DDR2, and LPDDR2 SDRAM devices.

All Arria V devices support soft memory controllers for DDR3, DDR2, and LPDDR2 SDRAM devices, QDR II+, QDR II, and DDR II+ SRAM devices, and RLDRAM II devices for maximum flexibility.

Note: DDR3 SDRAM leveling is supported only in Arria V GZ devices.

Arria V Device Overview

Altera Corporation



23

# **External Memory Performance**

| Interface            | Voltage | Hard Controller<br>(MHz)      | Soft Controller (MHz)         |            |  |  |
|----------------------|---------|-------------------------------|-------------------------------|------------|--|--|
| interiace            | (V)     | Arria V GX, GT, SX,<br>and ST | Arria V GX, GT, SX,<br>and ST | Arria V GZ |  |  |
| DDR3 SDRAM           | 1.5     | 533                           | 667                           | 800        |  |  |
| DDRJ SDRAM           | 1.35    | 533                           | 600                           | 800        |  |  |
| DDR2 SDRAM           | 1.8     | 400                           | 400                           | 400        |  |  |
| LPDDR2<br>SDRAM      | 1.2     | _                             | 400                           | _          |  |  |
| RLDRAM 3             | 1.2     | _                             | —                             | 667        |  |  |
| RLDRAM II            | 1.8     |                               | 400                           | 533        |  |  |
|                      | 1.5     |                               | 400                           | 533        |  |  |
| QDR II+ SRAM         | 1.8     |                               | 400                           | 500        |  |  |
| QDK II+ SKAM         | 1.5     |                               | 400                           | 500        |  |  |
| QDR II SRAM          | 1.8     |                               | 400                           | 333        |  |  |
|                      | 1.5     |                               | 400                           | 333        |  |  |
| DDR II+              | 1.8     |                               | 400                           | _          |  |  |
| SRAM <sup>(12)</sup> | 1.5     |                               | 400                           | _          |  |  |

### Table 18: External Memory Interface Performance in Arria V Devices

### **Related Information**

### **External Memory Interface Spec Estimator**

For the latest information and to estimate the external memory system performance specification, use Altera's External Memory Interface Spec Estimator tool.

# **HPS External Memory Performance**

### Table 19: HPS External Memory Interface Performance

The hard processor system (HPS) is available in Arria V SoC devices only.

| Interface    | Voltage (V) | HPS Hard Controller (MHz) |
|--------------|-------------|---------------------------|
| DDR3 SDRAM   | 1.5         | 533                       |
| DDR5 SDRAM   | 1.35        | 533                       |
| LPDDR2 SDRAM | 1.2         | 333                       |

**Arria V Device Overview** 



<sup>&</sup>lt;sup>(12)</sup> Not available as Altera<sup>®</sup> IP.

25

#### **Related Information**

#### **External Memory Interface Spec Estimator**

For the latest information and to estimate the external memory system performance specification, use Altera's External Memory Interface Spec Estimator tool.

# **Low-Power Serial Transceivers**

Arria V devices deliver the industry's lowest power consumption per transceiver channel:

- 12.5 Gbps transceivers at less than 170 mW
- 10 Gbps transceivers at less than 165 mW
- 6 Gbps transceivers at less than 105 mW

Arria V transceivers are designed to be compliant with a wide range of protocols and data rates.

### **Transceiver Channels**

The transceivers are positioned on the left and right outer edges of the device. The transceiver channels consist of the physical medium attachment (PMA), physical coding sublayer (PCS), and clock networks.

The following figures are graphical representations of a top view of the silicon die, which corresponds to a reverse view for flip chip packages. Different Arria V devices may have different floorplans than the ones shown in the figures.

Arria V Device Overview





### Figure 9: Device Chip Overview for Arria V GX and GT Devices

AV-51001

2015.12.21

Arria V Device Overview





### Figure 10: Device Chip Overview for Arria V GZ Devices

Arria V Device Overview





### Figure 11: Device Chip Overview for Arria V SX and ST Devices

### **PMA Features**

To prevent core and I/O noise from coupling into the transceivers, the PMA block is isolated from the rest of the chip—ensuring optimal signal integrity. For the transceivers, you can use the channel PLL of an unused receiver PMA as an additional transmit PLL.

### Table 20: PMA Features of the Transceivers in Arria V Devices

| Features             | Capability                                                                                                                                                                                                       |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Backplane support    | <ul> <li>Arria V GX, GT, SX, and ST devices—Driving capability at 6.5536 Gbps with up to 25 dB channel loss</li> <li>Arria V GZ devices—Driving capability at 12.5 Gbps with up to 16 dB channel loss</li> </ul> |
| Chip-to-chip support | <ul> <li>Arria V GX, GT, SX, and ST devices—Up to 10.3125 Gbps</li> <li>Arria V GZ devices—Up to 12.5 Gbps</li> </ul>                                                                                            |

**Arria V Device Overview** 



| Features                                                     | Capability                                                                                                                                                                            |  |
|--------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PLL-based clock recovery                                     | Superior jitter tolerance                                                                                                                                                             |  |
| Programmable serializer and deserializer (SERDES)            | Flexible SERDES width                                                                                                                                                                 |  |
| Equalization and pre-emphasis                                | <ul> <li>Arria V GX, GT, SX, and ST devices—Up to 14.37 dB of pre-emphasis and up to 4.7 dB of equalization</li> <li>Arria V GZ devices—4-tap pre-emphasis and de-emphasis</li> </ul> |  |
| Ring oscillator transmit PLLs                                | 611 Mbps to 10.3125 Gbps                                                                                                                                                              |  |
| LC oscillator ATX transmit PLLs<br>(Arria V GZ devices only) | 600 Mbps to 12.5 Gbps                                                                                                                                                                 |  |
| Input reference clock range                                  | 27 MHz to 710 MHz                                                                                                                                                                     |  |
| Transceiver dynamic reconfigu-<br>ration                     | Allows the reconfiguration of a single channel without affecting the operation of other channels                                                                                      |  |

### **PCS Features**

The Arria V core logic connects to the PCS through an 8, 10, 16, 20, 32, 40, 64, 66, or 67 bit interface, depending on the transceiver data rate and protocol. Arria V devices contain PCS hard IP to support PCIe Gen1, Gen2, and Gen3, GbE, Serial RapidIO (SRIO), GPON, and CPRI.

All other standard and proprietary protocols within the following speed ranges are also supported:

- 611 Mbps to 6.5536 Gbps—supported through the custom double-width mode (up to 6.5536 Gbps) and custom single-width mode (up to 3.75 Gbps) of the transceiver PCS hard IP.
- 6.5536 Gbps to 10.3125 Gbps—supported through dedicated 80 or 64 bit interface that bypass the PCS hard IP and connects the PMA directly to the core logic. In Arria V GZ, this is supported in the transceiver PCS hard IP.

### Table 21: Transceiver PCS Features for Arria V GX, GT, ST, and SX Devices

| PCS Support <sup>(13)</sup>           | Data Rates<br>(Gbps) | Transmitter Data Path Feature                                                                | Receiver Data Path Feature                            |
|---------------------------------------|----------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------|
| Custom single- and double-width modes | 0.611 to<br>~6.5536  | <ul> <li>Phase compensation FIFO</li> <li>Byte serializer</li> <li>8B/10B encoder</li> </ul> | <ul><li>Word aligner</li><li>8B/10B decoder</li></ul> |
| SRIO                                  | 1.25 to 6.25         |                                                                                              | • Byte deserializer                                   |
| Serial ATA                            | 1.5, 3.0, 6.0        |                                                                                              | Phase compensation FIFO                               |

Arria V Device Overview



<sup>&</sup>lt;sup>(13)</sup> Data rates above 6.5536 Gbps up to 10.3125 Gbps, such as 10GBASE-R, are supported through the soft PCS.

# Table 22: Transceiver PCS Features for Arria V GZ Devices

| Protocol                                                      | Data Rates<br>(Gbps)                        | Transmitter Data Path Features                                                                                                                                                    | Receiver Data Path Features                                                                                                                                                                          |
|---------------------------------------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Custom PHY<br>GPON<br>Custom 10G PHY                          | 0.6 to 9.80<br>1.25 and 2.5<br>9.98 to 12.5 | <ul> <li>Phase compensation FIFO</li> <li>Byte serializer</li> <li>8B/10B encoder</li> <li>Bit-slip</li> <li>Channel bonding</li> <li>TX FIFO</li> </ul>                          | <ul> <li>Word aligner</li> <li>Deskew FIFO</li> <li>Rate match FIFO</li> <li>8B/10B decoder</li> <li>Byte deserializer</li> <li>Byte ordering</li> <li>RX FIFO</li> </ul>                            |
|                                                               |                                             | <ul><li>Gear box</li><li>Bit-slip</li></ul>                                                                                                                                       | Gear box                                                                                                                                                                                             |
| PCIe Gen1<br>(x1, x2 x4, x8)<br>PCIe Gen2<br>(x1, x2, x4, x8) | 2.5 and 5.0                                 | <ul> <li>Phase compensation FIFO</li> <li>Byte serializer</li> <li>8B/10B encoder</li> <li>Bit-slip</li> <li>Channel bonding</li> <li>PIPE 2.0 interface to core logic</li> </ul> | <ul> <li>Word aligner</li> <li>Deskew FIFO</li> <li>Rate match FIFO</li> <li>8B/10B decoder</li> <li>Byte deserializer,</li> <li>Byte ordering</li> <li>PIPE 2.0 interface to core logic</li> </ul>  |
| PCIe Gen3<br>(x1, x2, x4, x8)                                 | 8.0                                         | <ul> <li>Phase compensation FIFO</li> <li>128B/130B encoder</li> <li>Scrambler</li> <li>Gear box</li> <li>Bit-slip</li> </ul>                                                     | <ul> <li>Block synchronization</li> <li>Rate match FIFO</li> <li>128B/130B decoder</li> <li>Descrambler</li> <li>Phase compensation FIFO</li> </ul>                                                  |
| 10GbE                                                         | 10.3125                                     | <ul> <li>TX FIFO</li> <li>64B/66B encoder</li> <li>Scrambler</li> <li>Gear box</li> </ul>                                                                                         | <ul> <li>RX FIFO</li> <li>64B/66B decoder</li> <li>Descrambler</li> <li>Block synchronization</li> <li>Gear box</li> </ul>                                                                           |
| Interlaken                                                    | 3.125 to 12.5                               | <ul> <li>TX FIFO</li> <li>Frame generator</li> <li>CRC-32 generator</li> <li>Scrambler</li> <li>Disparity generator</li> <li>Gear box</li> </ul>                                  | <ul> <li>RX FIFO</li> <li>Frame generator</li> <li>CRC-32 checker</li> <li>Frame decoder</li> <li>Descrambler</li> <li>Disparity checker</li> <li>Block synchronization</li> <li>Gear box</li> </ul> |

L

You can configure the FPGA fabric and boot the HPS independently, in any order, providing you with more design flexibility:

- You can boot the HPS independently. After the HPS is running, the HPS can fully or partially reconfigure the FPGA fabric at any time under software control. The HPS can also configure other FPGAs on the board through the FPGA configuration controller.
- You can power up both the HPS and the FPGA fabric together, configure the FPGA fabric first, and then boot the HPS from memory accessible to the FPGA fabric.

**Note:** Although the FPGA fabric and HPS are on separate power domains, the HPS must remain powered up during operation while the FPGA fabric can be powered up or down as required.

### **Related Information**

• Arria V GT, GX, ST, and SX Device Family Pin Connection Guidelines

Provides detailed information about power supply pin connection guidelines and power regulator sharing.

• Arria V GZ Device Family Pin Connection Guidelines Provides detailed information about power supply pin connection guidelines and power regulator sharing.

# Hardware and Software Development

For hardware development, you can configure the HPS and connect your soft logic in the FPGA fabric to the HPS interfaces using the Qsys system integration tool in the Quartus Prime software.

For software development, the ARM-based SoC devices inherit the rich software development ecosystem available for the ARM Cortex-A9 MPCore processor. The software development process for Altera SoCs follows the same steps as those for other SoC devices from other manufacturers. Support for Linux, VxWorks<sup>®</sup>, and other operating systems is available for the SoCs. For more information on the operating systems support availability, contact the Altera sales team.

You can begin device-specific firmware and software development on the Altera SoC Virtual Target. The Virtual Target is a fast PC-based functional simulation of a target development system—a model of a complete development board that runs on a PC. The Virtual Target enables the development of device-specific production software that can run unmodified on actual hardware.

### **Related Information**

Altera Worldwide Sales Support

# **Dynamic and Partial Reconfiguration**

The Arria V devices support dynamic reconfiguration and partial reconfiguration.

# **Dynamic Reconfiguration**

The dynamic reconfiguration feature allows you to dynamically change the transceiver data rates, PMA settings, or protocols of a channel, without affecting data transfer on adjacent channels. This feature is ideal for applications that require on-the-fly multiprotocol or multirate support. You can reconfigure the PMA, PCS, and PCIe hard IP blocks with dynamic reconfiguration.

Arria V Device Overview



# **Partial Reconfiguration**

**Note:** Partial reconfiguration is an advanced feature of the device family. If you are interested in using partial reconfiguration, contact Altera for support.

Partial reconfiguration allows you to reconfigure part of the device while other sections of the device remain operational. This capability is important in systems with critical uptime requirements because it allows you to make updates or adjust functionality without disrupting services.

Apart from lowering cost and power consumption, partial reconfiguration increases the effective logic density of the device because placing device functions that do not operate simultaneously is not necessary. Instead, you can store these functions in external memory and load them whenever the functions are required. This capability reduces the size of the device because it allows multiple applications on a single device—saving the board space and reducing the power consumption.

Altera simplifies the time-intensive task of partial reconfiguration by building this capability on top of the proven incremental compile and design flow in the Quartus Prime design software. With the Altera solution, you do not need to know all the intricate device architecture details to perform a partial reconfiguration.

Partial reconfiguration is supported through the FPP x16 configuration interface. You can seamlessly use partial reconfiguration in tandem with dynamic reconfiguration to enable simultaneous partial reconfiguration of both the device core and transceivers.

# **Enhanced Configuration and Configuration via Protocol**

Table 23: Configuration Modes and Features of Arria V Devices

| Titla v devices support 1.0 v, 2.5 v, 5.0 v, and 5.5 v              |                  |                               |                              | <u>r - 8</u> | 8 1010800 |                                  | iniguration modes.      |
|---------------------------------------------------------------------|------------------|-------------------------------|------------------------------|--------------|-----------|----------------------------------|-------------------------|
| Mode                                                                | Data<br>Width    | Max<br>Clock<br>Rate<br>(MHz) | Max Data I<br>Rate<br>(Mbps) | Decompressio |           | Partial<br>econfiguratio<br>(20) | Remote System<br>Update |
| AS through the<br>EPCS and EPCQ<br>serial configura-<br>tion device | 1 bit, 4<br>bits | 100                           |                              | Yes          | Yes       |                                  | Yes                     |
| PS through<br>CPLD or<br>external<br>microcontroller                | 1 bit            | 125                           | 125                          | Yes          | Yes       | _                                | _                       |

Arria V devices support 1.8 V, 2.5 V, 3.0 V, and 3.3 V<sup>(19)</sup> programming voltages and several configuration modes.

Arria V Device Overview



<sup>&</sup>lt;sup>(19)</sup> Arria V GZ does not support 3.3 V.

<sup>&</sup>lt;sup>(20)</sup> Partial reconfiguration is an advanced feature of the device family. If you are interested in using partial reconfiguration, contact Altera for support.

# **Document Revision History**

| Date             | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December<br>2015 | 2015.12.21 | <ul> <li>Updated RoHS and optional suffix information in sample ordering code and available options diagrams for Arria V GX and GT devices.</li> <li>Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i>.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| January 2015     | 2015.01.23 | <ul> <li>Updated package dimension for Arria V GZ H780 package from 29 mm to 33 mm.</li> <li>Updated dual-core ARM Cortex-A9 MPCore processor maximum frequency from 800 MHz to 1.05 GHz.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| December<br>2013 | 2013.12.26 | <ul> <li>10-Gbps Ethernet (10GbE) PCS and Interlaken PCS are for Arria V GZ only.</li> <li>Removed "Preliminary" texts from Ordering Code figures, Maximum Resources, Package Plan and I/O Vertical Migration tables.</li> <li>Added link to Altera Product Selector for each device variant.</li> <li>Added leaded package options.</li> <li>Removed the note "The number of PLLs includes general-purpose fractional PLLs and transceiver fractional PLLs." for all PLLs in the Maximum Resource Counts table.</li> <li>Corrected FPGA GPIO for Arria V SX B3 and B5 as well as Arria V ST D3 and D5 F896 package from 170 to 250.</li> <li>Corrected FPGA GPIO for Arria V SX B3 and B5 as well as Arria V ST D3 and D5 F1152 package from 350 to 385.</li> <li>Corrected FPGA GPIO for Arria V SX B3 and B5 as well as Arria V ST D3 and D5 F1517 package from 528 to 540.</li> <li>Corrected LVDS Transmitter for Arria V SX B3 and B5 as well as Arria V ST D3 and D5 devices from 121 to 120.</li> <li>Added links to Altera's External Memory Spec Estimator tool to the topics listing the external memory interface performance.</li> <li>Added x2 for PCIe Gen3, Gen 2, and Gen 1.</li> </ul> |
| August 2013      | 2013.08.19 | <ul> <li>Removed the note about the PCIe hard IP on the right side of the device in the F896 package of the Arria V GX variant. These devices do not have PCIe hard IP on the right side.</li> <li>Added transceiver speed grade 6 to the available options of the Arria V SX variant.</li> <li>Corrected the maximum LVDS transmitter channel counts for the Arria V GX A1 and A3 devices from 68 to 67.</li> <li>Corrected the maximum FPGA GPIO count for Arria V ST D5 devices from 540 to 528.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

Arria V Device Overview



| Date             | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 2013        | 2013.06.03 | Removed statements about contacting Altera for SFF-8431     compliance requirements. Refer to the Transceiver Architecture in     Arria V Devices chapter for the requirements.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| May 2013         | 2013.05.06 | <ul> <li>Moved all links to the Related Information section of respective topics for easy reference.</li> <li>Added link to the known document issues in the Knowledge Base.</li> <li>Updated the available options, maximum resource counts, and per package information for the Arria V SX and ST device variants.</li> <li>Updated the variable DSP multipliers counts for the Arria V SX and ST device variants.</li> <li>Clarified that partial reconfiguration is an advanced feature. Contact Altera for support of the feature.</li> <li>Added footnote to clarify that MLAB 64 bits depth is available only for Arria V GZ devices.</li> <li>Updated description about power-up sequence requirement for device migration to improve clarity.</li> </ul> |
| January 2013     | 2013.01.11 | <ul> <li>Added the L optional suffix to the Arria V GZ ordering code for the – I3 speed grade.</li> <li>Added a note about the power-up sequence requirement if you plan to migrate your design from the Arria V GX A5 and A7, and Arria V GT C7 devices to other Arria V devices.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| November<br>2012 | 2012.11.19 | <ul> <li>Updated the summary of features.</li> <li>Updated Arria V GZ information regarding 3.3 V I/O support.</li> <li>Removed Arria V GZ engineering sample ordering code.</li> <li>Updated the maximum resource counts for Arria V GX and GZ.</li> <li>Updated Arria V ST ordering codes for transceiver count.</li> <li>Updated transceiver counts for Arria V ST packages.</li> <li>Added simplified floorplan diagrams for Arria V GZ, SX, and ST.</li> <li>Added FPP x32 configuration mode for Arria V GZ only.</li> <li>Updated CvP (PCIe) remote system update support information.</li> <li>Added HPS external memory performance information.</li> <li>Updated template.</li> </ul>                                                                   |
| October 2012     | 3.0        | <ul> <li>Added Arria V GZ information.</li> <li>Updated Table 1, Table 2, Table 3, Table 14, Table 15, Table 16, Table 17, Table 18, Table 19, Table 20, and Table 21.</li> <li>Added the "Arria V GZ" section.</li> <li>Added Table 8, Table 9 and Table 22.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



| Date             | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| July 2012        | 2.1     | <ul> <li>Added –13 speed grade to Figure 1 for Arria V GX devices.</li> <li>Updated the 6-Gbps transceiver speed from 6.553 Gbps to 6.5536 Gbps in Figure 3 and Figure 1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                   |
| June 2012        | 2.0     | <ul> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory<br/>Configurations" sections.</li> <li>Added Table 1, Table 3, Table 12, Table 15, and Table 16.</li> <li>Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9,<br/>Table 10, Table 11, Table 13, Table 14, and Table 19.</li> <li>Updated Figure 1, Figure 2, Figure 3, Figure 4, and Figure 8.</li> <li>Updated the "FPGA Configuration and Processor Booting" and<br/>"Hardware and Software Development" sections.</li> <li>Text edits throughout the document.</li> </ul> |
| February 2012    | 1.3     | <ul> <li>Updated Table 1–7 and Table 1–8.</li> <li>Updated Figure 1–9 and Figure 1–10.</li> <li>Minor text edits.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| December<br>2011 | 1.2     | Minor text edits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| November<br>2011 | 1.1     | <ul> <li>Updated Table 1–1, Table 1–2, Table 1–3, Table 1–4, Table 1–6, Table 1–7, Table 1–9, and Table 1–10.</li> <li>Added "SoC FPGA with HPS" section.</li> <li>Updated "Clock Networks and PLL Clock Sources" and "Ordering Information" sections.</li> <li>Updated Figure 1–5.</li> <li>Added Figure 1–6.</li> <li>Minor text edits.</li> </ul>                                                                                                                                                                                                                                                   |
| August 2011      | 1.0     | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

