### Intel - 5ASXBB5D4F31C6N Datasheet





Welcome to E-XFL.COM

#### Embedded - System On Chip (SoC): The Heart of Modern Embedded Systems

**Embedded - System On Chip (SoC)** refers to an integrated circuit that consolidates all the essential components of a computer system into a single chip. This includes a microprocessor, memory, and other peripherals, all packed into one compact and efficient package. SoCs are designed to provide a complete computing solution, optimizing both space and power consumption, making them ideal for a wide range of embedded applications.

#### What are Embedded - System On Chip (SoC)?

**System On Chip (SoC)** integrates multiple functions of a computer or electronic system onto a single chip. Unlike traditional multi-chip solutions. SoCs combine a central

#### Details

| 2014110                 |                                                                            |
|-------------------------|----------------------------------------------------------------------------|
| Product Status          | Obsolete                                                                   |
| Architecture            | MCU, FPGA                                                                  |
| Core Processor          | Dual ARM® Cortex®-A9 MPCore <sup>™</sup> with CoreSight <sup>™</sup>       |
| Flash Size              | -                                                                          |
| RAM Size                | 64KB                                                                       |
| Peripherals             | DMA, POR, WDT                                                              |
| Connectivity            | EBI/EMI, Ethernet, I <sup>2</sup> C, MMC/SD/SDIO, SPI, UART/USART, USB OTG |
| Speed                   | 700MHz                                                                     |
| Primary Attributes      | FPGA - 462K Logic Elements                                                 |
| Operating Temperature   | 0°C ~ 85°C (TJ)                                                            |
| Package / Case          | 896-BBGA, FCBGA                                                            |
| Supplier Device Package | 896-FBGA, FC (31x31)                                                       |
| Purchase URL            | https://www.e-xfl.com/product-detail/intel/5asxbb5d4f31c6n                 |
|                         |                                                                            |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

Summary of Arria V Features

4

| Feature                                     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FPGA General-<br>purpose I/Os<br>(GPIOs)    | <ul> <li>1.6 Gbps LVDS receiver and transmitter</li> <li>800 MHz/1.6 Gbps external memory interface</li> <li>On-chip termination (OCT)</li> <li>3.3 V support <sup>(2)</sup></li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| External Memory<br>Interface                | <ul> <li>Memory interfaces with low latency:</li> <li>Hard memory controller-up to 1.066 Gbps</li> <li>Soft memory controller-up to 1.6 Gbps</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Low-power high-<br>speed serial interface   | <ul> <li>600 Mbps to 12.5 Gbps integrated transceiver speed</li> <li>Less than 105 mW per channel at 6 Gbps, less than 165 mW per channel at 10 Gbps, and less than 170 mW per channel at 12.5 Gbps</li> <li>Transmit pre-emphasis and receiver equalization</li> <li>Dynamic partial reconfiguration of individual channels</li> <li>Physical medium attachment (PMA) with soft PCS that supports 9.8304 Gbps CPRI (Arria V GT and ST only)</li> <li>PMA with hard PCS that supports up to 9.8 Gbps CPRI (Arria V GZ only)</li> <li>Hard PCS that supports 10GBASE-R and 10GBASE-KR (Arria V GZ only)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| HPS<br>( Arria V SX and ST<br>devices only) | <ul> <li>Dual-core ARM Cortex-A9 MPCore processor—up to 1.05 GHz maximum frequency with support for symmetric and asymmetric multiprocessing</li> <li>Interface peripherals—10/100/1000 Ethernet media access control (EMAC), USB 2.0 On-The-GO (OTG) controller, quad serial peripheral interface (QSPI) flash controller, NAND flash controller, Secure Digital/MultiMediaCard (SD/MMC) controller, UART, serial peripheral interface (SPI), I2C interface, and up to 85 HPS GPIO interfaces</li> <li>System peripherals—general-purpose timers, watchdog timers, direct memory access (DMA) controller, FPGA configuration manager, and clock and reset managers</li> <li>On-chip RAM and boot ROM</li> <li>HPS-FPGA bridges—include the FPGA-to-HPS, HPS-to-FPGA, and lightweight HPS-to-FPGA bridges that allow the FPGA fabric to issue transactions to slaves in the HPS, and vice versa</li> <li>FPGA-to-HPS SDRAM controller subsystem—provides a configurable interface to the multiport front end (MPFE) of the HPS SDRAM controller</li> <li>ARM CoreSight<sup>™</sup> JTAG debug access port, trace port, and on-chip trace storage</li> </ul> |





 $<sup>^{(2)}\,</sup>$  Arria V GZ devices support 3.3 V with a 3.0 V V\_{CCIO}.

| Feature       | Description                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Configuration | <ul> <li>Tamper protection-comprehensive design protection to protect your valuable IP investments</li> <li>Enhanced advanced encryption standard (AES) design security features</li> <li>CvP</li> <li>Partial and dynamic reconfiguration of the FPGA</li> <li>Active serial (AS) x1 and x4, passive serial (PS), JTAG, and fast passive parallel (FPP) x8, x16, and x32 (Arria V GZ) configuration options</li> <li>Remote system upgrade</li> </ul> |

# **Arria V Device Variants and Packages**

## Table 3: Device Variants for the Arria V Device Family

| Variant    | Description                                                                                                                                                                        |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Arria V GX | FPGA with integrated 6.5536 Gbps transceivers that provides bandwidth, cost, and power levels that are optimized for high-volume data and signal-processing applications           |
| Arria V GT | FPGA with integrated 10.3125 Gbps transceivers that provides enhanced high-speed serial I/O bandwidth for cost-sensitive data and signal processing applications                   |
| Arria V GZ | FPGA with integrated 12.5 Gbps transceivers that provides enhanced high-speed serial I/O bandwidth for high-performance and cost-sensitive data and signal processing applications |
| Arria V SX | SoC with integrated ARM-based HPS and 6.5536 Gbps transceivers                                                                                                                     |
| Arria V ST | SoC with integrated ARM-based HPS and 10.3125 Gbps transceivers                                                                                                                    |

## Arria V GX

This section provides the available options, maximum resource counts, and package plan for the Arria V GX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Altera Product Selector.

### **Related Information**

**Altera Product Selector** 

Provides the latest information about Altera products.



| Resource            |                        | Member Code |          |        |        |  |  |  |
|---------------------|------------------------|-------------|----------|--------|--------|--|--|--|
| Neso                |                        | C3          | C3 C7 D3 |        |        |  |  |  |
| Transceiver         | 6 Gbps <sup>(4)</sup>  | 3 (9)       | 6 (24)   | 6 (24) | 6 (36) |  |  |  |
| Tanscerver          | 10 Gbps <sup>(5)</sup> | 4           | 12       | 12     | 20     |  |  |  |
| GPIO <sup>(6)</sup> | GPIO <sup>(6)</sup>    |             | 544      | 704    | 704    |  |  |  |
| LVDS                | Transmitter            | 68          | 120      | 160    | 160    |  |  |  |
| LVD3                | Receiver               | 80          | 136      | 176    | 176    |  |  |  |
| PCIe Hard IP        | PCIe Hard IP Block     |             | 2        | 2      | 2      |  |  |  |
| Hard Memor          | Hard Memory Controller |             | 4        | 4      | 4      |  |  |  |

#### **Related Information**

• High-Speed Differential I/O Interfaces and DPA in Arria V Devices chapter, Arria V Device Handbook

Provides the number of LVDS channels in each device package.

• **Transceiver Architecture in Arria V Devices** Describes 10 Gbps channels usage conditions and SFF-8431 compliance requirements.

## Package Plan

| Memb       |      | F672<br>(27 mm) |             | F896<br>(31 mm) |            |             | F1152<br>(35 mm) |            |             | F1517<br>(40 mm) |            |         |
|------------|------|-----------------|-------------|-----------------|------------|-------------|------------------|------------|-------------|------------------|------------|---------|
| er<br>Code |      | ХС              | VR          | XCVR            |            | VR          | XCVR             |            | VR          |                  | XCVR       |         |
|            | GPIO | 6-<br>Gbps      | 10-<br>Gbps | GPIO            | 6-<br>Gbps | 10-<br>Gbps | GPIO             | 6-<br>Gbps | 10-<br>Gbps | GPIO             | 6-<br>Gbps | 10-Gbps |
| C3         | 336  | 3 (9)           | 4           | 416             | 3 (9)      | 4           | _                | _          | _           | —                | _          | _       |
| C7         | _    | _               | _           | 384             | 6 (18)     | 8           | 544              | 6 (24)     | 12          | —                | _          | —       |
| D3         | _    | _               | _           | 384             | 6 (18)     | 8           | 544              | 6 (24)     | 12          | 704              | 6 (24)     | 12      |
| D7         |      |                 |             |                 |            |             | 544              | 6 (24)     | 12          | 704              | 6 (36)     | 20      |

## Table 7: Package Plan for Arria V GT Devices

The 6-Gbps transceiver counts are for dedicated 6-Gbps channels. You can also configure any pair of 10-Gbps channels as three 6-Gbps channels—the total number of 6-Gbps channels are shown in brackets. For example, you can also configure the Arria V GT D7 device in the F1517 package with nine 6-Gbps



<sup>&</sup>lt;sup>(4)</sup> The 6 Gbps transceiver counts are for dedicated 6-Gbps channels. You can also configure any pair of 10 Gbps channels as three 6 Gbps channels-the total number of 6 Gbps channels are shown in brackets.

<sup>&</sup>lt;sup>(5)</sup> Chip-to-chip connections only. For 10 Gbps channel usage conditions, refer to the Transceiver Architecture in Arria V Devices chapter.

<sup>&</sup>lt;sup>(6)</sup> The number of GPIOs does not include transceiver I/Os. In the Quartus Prime software, the number of user I/Os includes transceiver I/Os.

#### 10 Arria V GZ

and eighteen 10-Gbps, twelve 6-Gbps and sixteen 10-Gbps, fifteen 6-Gbps and fourteen 10-Gbps, or up to thirty-six 6-Gbps with no 10-Gbps channels.

# Arria V GZ

This section provides the available options, maximum resource counts, and package plan for the Arria V GZ devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Altera Product Selector.

#### **Related Information**

#### **Altera Product Selector**

Provides the latest information about Altera products.

## **Available Options**



## Figure 3: Sample Ordering Code and Available Options for Arria V GZ Devices

### **Maximum Resources**

#### Table 8: Maximum Resource Counts for Arria V GZ Devices

| Resource                | Member Code |         |         |         |  |  |  |  |
|-------------------------|-------------|---------|---------|---------|--|--|--|--|
| nesource                | E1          | E3      | E5      | E7      |  |  |  |  |
| Logic Elements (LE) (K) | 220         | 360     | 400     | 450     |  |  |  |  |
| ALM                     | 83,020      | 135,840 | 150,960 | 169,800 |  |  |  |  |
| Register                | 332,080     | 543,360 | 603,840 | 679,200 |  |  |  |  |

Arria V Device Overview



| Porc                | Resource           |        | Member Code |        |        |  |  |  |  |
|---------------------|--------------------|--------|-------------|--------|--------|--|--|--|--|
| nesc                |                    |        | E3          | E5     | E7     |  |  |  |  |
| Memory              | M20K               | 11,700 | 19,140      | 28,800 | 34,000 |  |  |  |  |
| (Kb)                | MLAB               | 2,594  | 4,245       | 4,718  | 5,306  |  |  |  |  |
| Variable-prec       | cision DSP Block   | 800    | 1,044       | 1,092  | 1,139  |  |  |  |  |
| 18 x 18 Multi       | 18 x 18 Multiplier |        | 1,600 2,088 |        | 2,278  |  |  |  |  |
| PLL                 |                    | 20     | 20          | 24     | 24     |  |  |  |  |
| 12.5 Gbps Tr        | ansceiver          | 24     | 24          | 36     | 36     |  |  |  |  |
| GPIO <sup>(7)</sup> |                    | 414    | 414         | 674    | 674    |  |  |  |  |
| LVDS                | Transmitter        | 99     | 99          | 166    | 166    |  |  |  |  |
|                     | Receiver           | 108    | 108         | 168    | 168    |  |  |  |  |
| PCIe Hard IF        | 9 Block            | 1      | 1           | 1      | 1      |  |  |  |  |

## **Related Information**

High-Speed Differential I/O Interfaces and DPA in Arria V Devices chapter, Arria V Device Handbook

Provides the number of LVDS channels in each device package.

# Package Plan

## Table 9: Package Plan for Arria V GZ Devices

| Member<br>Code | H780<br>(33 mm) |      |      | 152<br>mm) | F1517<br>(40 mm) |      |  |
|----------------|-----------------|------|------|------------|------------------|------|--|
|                | GPIO            | XCVR | GPIO | XCVR       | GPIO             | XCVR |  |
| E1             | 342             | 12   | 414  | 24         | —                | _    |  |
| E3             | 342             | 12   | 414  | 24         | —                | —    |  |
| E5             |                 |      | 534  | 24         | 674              | 36   |  |
| E7             |                 |      | 534  | 24         | 674              | 36   |  |

# Arria V SX

This section provides the available options, maximum resource counts, and package plan for the Arria V SX devices.

The information in this section is correct at the time of publication. For the latest information and to get more details, refer to the Altera Product Selector.



<sup>&</sup>lt;sup>(7)</sup> The number of GPIOs does not include transceiver I/Os. In the Quartus Prime software, the number of user I/Os includes transceiver I/Os.

#### 12 Available Options

### **Related Information**

Altera Product Selector

Provides the latest information about Altera products.

# **Available Options**

## Figure 4: Sample Ordering Code and Available Options for Arria V SX Devices

The –3 FPGA fabric speed grade is available only for industrial temperature devices.



# **Maximum Resources**

# Table 10: Maximum Resource Counts for Arria V SX Devices

| Poss                 | ource                        | Member Code |         |  |  |  |
|----------------------|------------------------------|-------------|---------|--|--|--|
| nesc                 |                              | B3          | B5      |  |  |  |
| Logic Elements (LE)  | (K)                          | 350         | 462     |  |  |  |
| ALM                  |                              | 132,075     | 174,340 |  |  |  |
| Register             | Register                     |             | 697,360 |  |  |  |
| Momory (Kb)          | M10K                         | 17,290      | 22,820  |  |  |  |
| Memory (Kb)          | MLAB                         | 2,014       | 2,658   |  |  |  |
| Variable-precision D | Variable-precision DSP Block |             | 1,090   |  |  |  |
| 18 x 18 Multiplier   | 18 x 18 Multiplier           |             | 2,180   |  |  |  |

**Arria V Device Overview** 



| Poso                      | ource          | Member Code |           |  |  |  |
|---------------------------|----------------|-------------|-----------|--|--|--|
| hesu                      | Jurce          | D3          | D5        |  |  |  |
| FPGA GPIO <sup>(10)</sup> |                | 540         | 540       |  |  |  |
| HPS I/O                   |                | 208         | 208       |  |  |  |
| LVDS                      | Transmitter    | 120         | 120       |  |  |  |
|                           | Receiver       | 136         | 136       |  |  |  |
| PCIe Hard IP Block        |                | 2           | 2         |  |  |  |
| FPGA Hard Memory          | Controller     | 3           | 3         |  |  |  |
| HPS Hard Memory C         | Controller     | 1           | 1         |  |  |  |
| ARM Cortex-A9 MP          | Core Processor | Dual-core   | Dual-core |  |  |  |

#### **Related Information**

• High-Speed Differential I/O Interfaces and DPA in Arria V Devices chapter, Arria V Device Handbook

Provides the number of LVDS channels in each device package.

• Transceiver Architecture in Arria V Devices Describes 10 Gbps channels usage conditions and SFF-8431 compliance requirements.

## Package Plan

### Table 13: Package Plan for Arria V ST Devices

The HPS I/O counts are the number of I/Os in the HPS and does not correlate with the number of HPS-specific I/O pins in the FPGA. Each HPS-specific pin in the FPGA may be mapped to several HPS I/Os.

| Memb       | F896<br>(31 mm) |            |              | F1152<br>(35 mm) |              |            | F1517<br>(40 mm) |                  |              |            |        |                 |
|------------|-----------------|------------|--------------|------------------|--------------|------------|------------------|------------------|--------------|------------|--------|-----------------|
| er<br>Code | FPGA<br>GPIO    | HPS<br>I/O | XC<br>6 Gbps | VR<br>10<br>Gbps | FPGA<br>GPIO | HPS<br>I/O | XC<br>6 Gbps     | VR<br>10<br>Gbps | FPGA<br>GPIO | HPS<br>I/O | 6 Gbps | KCVR<br>10 Gbps |
| D3         | 250             | 208        | 12           | 6                | 385          | 208        | 18               | 8                | 540          | 208        | 30     | 16              |
| D5         | 250             | 208        | 12           | 6                | 385          | 208        | 18               | 8                | 540          | 208        | 30     | 16              |

<sup>&</sup>lt;sup>(9)</sup> Chip-to-chip connections only. For 10 Gbps channel usage conditions, refer to the Transceiver Architecture in Arria V Devices chapter.

<sup>&</sup>lt;sup>(10)</sup> The number of GPIOs does not include transceiver I/Os. In the Quartus Prime software, the number of user I/Os includes transceiver I/Os.

# I/O Vertical Migration for Arria V Devices

#### Figure 6: Vertical Migration Capability Across Arria V Device Packages and Densities

The arrows indicate the vertical migration paths. Some packages have several migration paths. The devices included in each vertical migration path are shaded. You can also migrate your design across device densities in the same package option if the devices have the same dedicated pins, configuration pins, and power pins.

| Variant    | Member | Package |   |      |      |          |          |  |
|------------|--------|---------|---|------|------|----------|----------|--|
| V diidiit  | Code   | F67.    | 2 | F780 | F896 | F 1152   | F1517    |  |
|            | A1     |         |   |      |      | <b>^</b> |          |  |
|            | A3     |         |   |      |      |          |          |  |
|            | A5     |         |   |      |      |          |          |  |
| Arria V GX | A7     | V       |   |      |      |          |          |  |
|            | B1     |         |   |      |      |          | <b>•</b> |  |
|            | B3     |         |   |      |      |          |          |  |
|            | B5     |         |   |      |      |          |          |  |
|            | B7     |         |   |      |      |          |          |  |
|            | C3     |         | • |      |      |          |          |  |
| Arria V GT | С7     |         |   |      |      |          |          |  |
| Alla V GI  | D3     |         |   |      | •    |          |          |  |
|            | D7     |         |   |      |      | •        | •        |  |
|            | E1     |         |   |      |      | <b>↑</b> |          |  |
| Arria V GZ | E3     |         |   | •    |      |          |          |  |
| Allia V GZ | E5     |         |   |      |      |          | <b>•</b> |  |
|            | E7     |         |   |      |      | •        |          |  |
| Arria V SX | B3     |         |   |      |      |          |          |  |
|            | B5     |         |   |      |      |          |          |  |
| Arria V ST | D3     |         |   |      |      |          |          |  |
| AIIId V SI | D5     |         |   |      |      | •        |          |  |

You can achieve the vertical migration shaded in red if you use only up to 320 GPIOs, up to nine 6 Gbps transceiver channels, and up to four 10 Gbps transceiver (for Arria V GT devices). This migration path is not shown in the Quartus Prime software Pin Migration View.

- **Note:** To verify the pin migration compatibility, use the Pin Migration View window in the Quartus Prime software Pin Planner.
- **Note:** Except for Arria V GX A5 and A7, and Arria V GT C7 devices, all other Arria V GX and GT devices require a specific power-up sequence. If you plan to migrate your design from Arria V GX A5 and A7, and Arria V GT C7 devices to other Arria V devices, your design must adhere to the same required power-up sequence.

**Arria V Device Overview** 



#### **Related Information**

- Managing Device I/O Pins chapter, Quartus Prime Handbook Provides more information about vertical I/O migrations.
- **Power Management in Arria V Devices** Describes the power-up sequence required for Arria V GX and GT devices.

# **Adaptive Logic Module**

Arria V devices use a 28 nm ALM as the basic building block of the logic fabric.

The ALM, as shown in following figure, uses an 8-input fracturable look-up table (LUT) with four dedicated registers to help improve timing closure in register-rich designs and achieve an even higher design packing capability than previous generations.

### Figure 7: ALM for Arria V Devices



You can configure up to 50% of the ALMs in the Arria V devices as distributed memory using MLABs.

#### **Related Information**

**Embedded Memory Capacity in Arria V Devices** on page 20 Lists the embedded memory capacity for each device.



# Variable-Precision DSP Block

Arria V devices feature a variable-precision DSP block that supports these features:

- Configurable to support signal processing precisions ranging from 9 x 9, 18 x 18, 27 x 27, and 36 x 36 bits natively
- A 64-bit accumulator
- Double accumulator
- A hard preadder that is available in both 18- and 27-bit modes
- Cascaded output adders for efficient systolic finite impulse response (FIR) filters
- Dynamic coefficients
- 18-bit internal coefficient register banks
- Enhanced independent multiplier operation
- Efficient support for single-precision floating point arithmetic
- The inferability of all modes by the Quartus Prime design software

### Table 14: Variable-Precision DSP Block Configurations for Arria V Devices

| Usage Example                                       | Multiplier Size (Bit)       | DSP Block Resource |
|-----------------------------------------------------|-----------------------------|--------------------|
| Low precision fixed point for video applications    | Three 9 x 9                 | 1                  |
| Medium precision fixed point in FIR filters         | Two 18 x 18                 | 1                  |
| FIR filters                                         | Two 18 x 18 with accumulate | 1                  |
| Single-precision floating-<br>point implementations | One 27 x 27                 | 1                  |
| Very high precision fixed point implementations     | One 36 x 36                 | 2                  |

You can configure each DSP block during compilation as independent three  $9 \ge 9$ , two  $18 \ge 18$ , or one 27  $\ge 27$  multipliers. Using two DSP block resources, you can also configure a  $36 \ge 36$  multiplier for high-precision applications. With a dedicated 64 bit cascade bus, you can cascade multiple variable-precision DSP blocks to implement even higher precision DSP functions efficiently.

Arria V Device Overview



### Table 15: Number of Multipliers in Arria V Devices

| Mem<br>Variant ber | Variable-<br>precision | Independent Input and Output Multiplications<br>Operator |                     |                       |                       | 18 x 18<br>Multiplier | 18 x 18 Multiplier<br>Adder Summed |                   |
|--------------------|------------------------|----------------------------------------------------------|---------------------|-----------------------|-----------------------|-----------------------|------------------------------------|-------------------|
| variant            | Code                   | DSP Block                                                | 9 x 9<br>Multiplier | 18 x 18<br>Multiplier | 27 x 27<br>Multiplier | 36 x 36<br>Multiplier | Adder<br>Mode                      | with 36 bit Input |
|                    | A1                     | 240                                                      | 720                 | 480                   | 240                   |                       | 240                                | 240               |
|                    | A3                     | 396                                                      | 1,188               | 792                   | 396                   | —                     | 396                                | 396               |
|                    | A5                     | 600                                                      | 1,800               | 1,200                 | 600                   |                       | 600                                | 600               |
| Arria V            | A7                     | 800                                                      | 2,400               | 1,600                 | 800                   | _                     | 800                                | 800               |
| GX                 | B1                     | 920                                                      | 2,760               | 1,840                 | 920                   |                       | 920                                | 920               |
|                    | B3                     | 1,045                                                    | 3,135               | 2,090                 | 1,045                 | _                     | 1,045                              | 1,045             |
|                    | B5                     | 1,092                                                    | 3,276               | 2,184                 | 1,092                 |                       | 1,092                              | 1,092             |
|                    | B7                     | 1,156                                                    | 3,468               | 2,312                 | 1,156                 |                       | 1,156                              | 1,156             |
|                    | C3                     | 396                                                      | 1,188               | 792                   | 396                   |                       | 396                                | 396               |
| Arria V            | C7                     | 800                                                      | 2,400               | 1,600                 | 800                   |                       | 800                                | 800               |
| GT                 | D3                     | 1,045                                                    | 3,135               | 2,090                 | 1,045                 |                       | 1,045                              | 1,045             |
|                    | D7                     | 1,156                                                    | 3,468               | 2,312                 | 1,156                 |                       | 1,156                              | 1,156             |
|                    | E1                     | 800                                                      | 2,400               | 1,600                 | 800                   | 400                   | 800                                | 800               |
| Arria V            | E3                     | 1,044                                                    | 3,132               | 2,088                 | 1,044                 | 522                   | 1,044                              | 1,044             |
| GΖ                 | E5                     | 1,092                                                    | 3,276               | 2,184                 | 1,092                 | 546                   | 1,092                              | 1,092             |
|                    | E7                     | 1,139                                                    | 3,417               | 2,278                 | 1,139                 | 569                   | 1,139                              | 1,139             |
| Arria V            | B3                     | 809                                                      | 2,427               | 1,618                 | 809                   |                       | 809                                | 809               |
| SX                 | B5                     | 1,090                                                    | 3,270               | 2,180                 | 1,090                 |                       | 1,090                              | 1,090             |
| Arria V            | D3                     | 809                                                      | 2,427               | 1,618                 | 809                   |                       | 809                                | 809               |
| ST                 | D5                     | 1,090                                                    | 3,270               | 2,180                 | 1,090                 | _                     | 1,090                              | 1,090             |

The table lists the variable-precision DSP resources by bit precision for each Arria V device.

# **Embedded Memory Blocks**

The embedded memory blocks in the devices are flexible and designed to provide an optimal amount of small- and large-sized memory arrays to fit your design requirements.



|            |                 | М20К  |                 | М10К  |                 | MLAB  |                 |                       |
|------------|-----------------|-------|-----------------|-------|-----------------|-------|-----------------|-----------------------|
| Variant    | Membe<br>r Code | Block | RAM Bit<br>(Kb) | Block | RAM Bit<br>(Kb) | Block | RAM Bit<br>(Kb) | Total RAM Bit<br>(Kb) |
| Arria V ST | D3              | _     | _               | 1,729 | 17,290          | 3223  | 2,014           | 19,304                |
|            | D5              |       |                 | 2,282 | 22,820          | 4253  | 2,658           | 25,478                |

# **Embedded Memory Configurations**

## Table 17: Supported Embedded Memory Block Configurations for Arria V Devices

This table lists the maximum configurations supported for the embedded memory blocks. The information is applicable only to the single-port RAM and ROM modes.

| Memory Block | Depth (bits)       | Programmable Width |
|--------------|--------------------|--------------------|
| MLAB         | 32                 | x16, x18, or x20   |
| MLAD         | 64 <sup>(11)</sup> | x10                |
|              | 512                | x40                |
|              | 1K                 | x20                |
| M20K         | 2K                 | x10                |
| WIZOK        | 4K                 | x5                 |
|              | 8K                 | x2                 |
|              | 16K                | x1                 |
|              | 256                | x40 or x32         |
|              | 512                | x20 or x16         |
| M10K         | 1K                 | x10 or x8          |
| WITCH        | 2К                 | x5 or x4           |
|              | 4K                 | x2                 |
|              | 8K                 | x1                 |

# **Clock Networks and PLL Clock Sources**

650 MHz Arria V devices have 16 global clock networks capable of up to operation. The clock network architecture is based on Altera's global, quadrant, and peripheral clock structure. This clock structure is supported by dedicated clock input pins and fractional PLLs.

**Note:** To reduce power consumption, the Quartus Prime software identifies all unused sections of the clock network and powers them down.



<sup>&</sup>lt;sup>(11)</sup> Available for Arria V GZ devices only.



### Figure 9: Device Chip Overview for Arria V GX and GT Devices

AV-51001

2015.12.21

Arria V Device Overview





#### Figure 10: Device Chip Overview for Arria V GZ Devices

Arria V Device Overview

**Altera Corporation** 



PCS Features

| PCS Support <sup>(13)</sup>                                                | Data Rates<br>(Gbps)                  | Transmitter Data Path Feature                                                                                                                          | Receiver Data Path Feature                                                                                                                                                                                       |
|----------------------------------------------------------------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCIe Gen1<br>(x1, x2, x4, x8)<br>PCIe Gen2 <sup>(14)</sup><br>(x1, x2, x4) | 2.5 and 5.0                           | <ul> <li>Phase compensation FIFO</li> <li>Byte serializer</li> <li>8B/10B encoder</li> <li>PIPE 2.0 interface to the core logic</li> </ul>             | <ul> <li>Word aligner</li> <li>8B/10B decoder</li> <li>Byte deserializer</li> <li>Phase compensation FIFO</li> <li>Rate match FIFO</li> <li>PIPE 2.0 interface to the core logic</li> </ul>                      |
| GbE                                                                        | 1.25                                  | <ul> <li>Phase compensation FIFO</li> <li>Byte serializer</li> <li>8B/10B encoder</li> </ul>                                                           | <ul> <li>Word aligner</li> <li>8B/10B decoder</li> <li>Byte deserializer</li> <li>Phase compensation FIFO</li> <li>Rate match FIFO</li> </ul>                                                                    |
| XAUI <sup>(15)</sup>                                                       | 3.125                                 | <ul> <li>Phase compensation FIFO</li> <li>Byte serializer</li> <li>8B/10B encoder</li> <li>XAUI state machine for<br/>bonding four channels</li> </ul> | <ul> <li>Word aligner</li> <li>8B/10B decoder</li> <li>Byte deserializer</li> <li>Phase compensation FIFO</li> <li>XAUI state machine for<br/>realigning four channels</li> <li>Deskew FIFO circuitry</li> </ul> |
| SDI                                                                        | 0.27 <sup>(16)</sup> , 1.485,<br>2.97 | <ul><li> Phase compensation FIFO</li><li> Byte serializer</li></ul>                                                                                    | <ul><li>Byte deserializer</li><li>Phase compensation FIFO</li></ul>                                                                                                                                              |
| GPON <sup>(17)</sup>                                                       | 1.25 and 2.5                          |                                                                                                                                                        |                                                                                                                                                                                                                  |
| CPRI <sup>(18)</sup>                                                       | 0.6144 to 6.144                       | <ul> <li>Phase compensation FIFO</li> <li>Byte serializer</li> <li>8B/10B encoder</li> <li>TX deterministic latency</li> </ul>                         | <ul> <li>Word aligner</li> <li>8B/10B decoder</li> <li>Byte deserializer</li> <li>Phase compensation FIFO</li> <li>RX deterministic latency</li> </ul>                                                           |



<sup>&</sup>lt;sup>(13)</sup> Data rates above 6.5536 Gbps up to 10.3125 Gbps, such as 10GBASE-R, are supported through the soft PCS.

<sup>&</sup>lt;sup>(14)</sup> PCIe Gen2 is supported only through the PCIe hard IP.

<sup>&</sup>lt;sup>(15)</sup> XAUI is supported through the soft PCS.

<sup>&</sup>lt;sup>(16)</sup> The 0.27 Gbps data rate is supported using oversampling user logic that you must implement in the FPGA fabric.

<sup>&</sup>lt;sup>(17)</sup> The GPON standard does not support burst mode.

<sup>&</sup>lt;sup>(18)</sup> CPRI data rates above 6.5536 Gbps, such as 9.8304 Gbps, are supported through the soft PCS.

# SoC with HPS

Each SoC combines an FPGA fabric and an HPS in a single device. This combination delivers the flexibility of programmable logic with the power and cost savings of hard IP in these ways:

- Reduces board space, system power, and bill of materials cost by eliminating a discrete embedded processor
- Allows you to differentiate the end product in both hardware and software, and to support virtually any interface standard
- Extends the product life and revenue through in-field hardware and software updates

# **HPS Features**

The HPS consists of a dual-core ARM Cortex-A9 MPCore processor, a rich set of peripherals, and a shared multiport SDRAM memory controller, as shown in the following figure.

## Figure 12: HPS with Dual-Core ARM Cortex-A9 MPCore Processor





# **Partial Reconfiguration**

**Note:** Partial reconfiguration is an advanced feature of the device family. If you are interested in using partial reconfiguration, contact Altera for support.

Partial reconfiguration allows you to reconfigure part of the device while other sections of the device remain operational. This capability is important in systems with critical uptime requirements because it allows you to make updates or adjust functionality without disrupting services.

Apart from lowering cost and power consumption, partial reconfiguration increases the effective logic density of the device because placing device functions that do not operate simultaneously is not necessary. Instead, you can store these functions in external memory and load them whenever the functions are required. This capability reduces the size of the device because it allows multiple applications on a single device—saving the board space and reducing the power consumption.

Altera simplifies the time-intensive task of partial reconfiguration by building this capability on top of the proven incremental compile and design flow in the Quartus Prime design software. With the Altera solution, you do not need to know all the intricate device architecture details to perform a partial reconfiguration.

Partial reconfiguration is supported through the FPP x16 configuration interface. You can seamlessly use partial reconfiguration in tandem with dynamic reconfiguration to enable simultaneous partial reconfiguration of both the device core and transceivers.

# **Enhanced Configuration and Configuration via Protocol**

Table 23: Configuration Modes and Features of Arria V Devices

| mina v devices suppo                                                | 10100 ()=0       |                               |                              | <u>r - 8</u> | 8 1010800 |                                  | iniguration modes.      |
|---------------------------------------------------------------------|------------------|-------------------------------|------------------------------|--------------|-----------|----------------------------------|-------------------------|
| Mode                                                                | Data<br>Width    | Max<br>Clock<br>Rate<br>(MHz) | Max Data I<br>Rate<br>(Mbps) | Decompressio |           | Partial<br>econfiguratio<br>(20) | Remote System<br>Update |
| AS through the<br>EPCS and EPCQ<br>serial configura-<br>tion device | 1 bit, 4<br>bits | 100                           |                              | Yes          | Yes       |                                  | Yes                     |
| PS through<br>CPLD or<br>external<br>microcontroller                | 1 bit            | 125                           | 125                          | Yes          | Yes       | _                                | _                       |

Arria V devices support 1.8 V, 2.5 V, 3.0 V, and 3.3 V<sup>(19)</sup> programming voltages and several configuration modes.

Arria V Device Overview



<sup>&</sup>lt;sup>(19)</sup> Arria V GZ does not support 3.3 V.

<sup>&</sup>lt;sup>(20)</sup> Partial reconfiguration is an advanced feature of the device family. If you are interested in using partial reconfiguration, contact Altera for support.

# **Document Revision History**

| Date             | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| December<br>2015 | 2015.12.21 | <ul> <li>Updated RoHS and optional suffix information in sample ordering code and available options diagrams for Arria V GX and GT devices.</li> <li>Changed instances of <i>Quartus II</i> to <i>Quartus Prime</i>.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| January 2015     | 2015.01.23 | <ul> <li>Updated package dimension for Arria V GZ H780 package from 29 mm to 33 mm.</li> <li>Updated dual-core ARM Cortex-A9 MPCore processor maximum frequency from 800 MHz to 1.05 GHz.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| December<br>2013 | 2013.12.26 | <ul> <li>10-Gbps Ethernet (10GbE) PCS and Interlaken PCS are for Arria V<br/>GZ only.</li> <li>Removed "Preliminary" texts from Ordering Code figures, Maximum<br/>Resources, Package Plan and I/O Vertical Migration tables.</li> <li>Added link to Altera Product Selector for each device variant.</li> <li>Added leaded package options.</li> <li>Removed the note "The number of PLLs includes general-purpose<br/>fractional PLLs and transceiver fractional PLLs." for all PLLs in the<br/>Maximum Resource Counts table.</li> <li>Corrected FPGA GPIO for Arria V SX B3 and B5 as well as Arria V<br/>ST D3 and D5 F896 package from 170 to 250.</li> <li>Corrected FPGA GPIO for Arria V SX B3 and B5 as well as Arria V<br/>ST D3 and D5 F1152 package from 350 to 385.</li> <li>Corrected FPGA GPIO for Arria V SX B3 and B5 as well as Arria V<br/>ST D3 and D5 F1517 package from 528 to 540.</li> <li>Corrected LVDS Transmitter for Arria V SX B3 and B5 as well as<br/>Arria V ST D3 and D5 F1517 package from 121 to 120.</li> <li>Added links to Altera's External Memory Spec Estimator tool to the<br/>topics listing the external memory interface performance.</li> <li>Added x2 for PCIe Gen3, Gen 2, and Gen 1.</li> </ul> |
| August 2013      | 2013.08.19 | <ul> <li>Removed the note about the PCIe hard IP on the right side of the device in the F896 package of the Arria V GX variant. These devices do not have PCIe hard IP on the right side.</li> <li>Added transceiver speed grade 6 to the available options of the Arria V SX variant.</li> <li>Corrected the maximum LVDS transmitter channel counts for the Arria V GX A1 and A3 devices from 68 to 67.</li> <li>Corrected the maximum FPGA GPIO count for Arria V ST D5 devices from 540 to 528.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

Arria V Device Overview



| Date             | Version    | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| June 2013        | 2013.06.03 | Removed statements about contacting Altera for SFF-8431     compliance requirements. Refer to the Transceiver Architecture in     Arria V Devices chapter for the requirements.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| May 2013         | 2013.05.06 | <ul> <li>Moved all links to the Related Information section of respective topics for easy reference.</li> <li>Added link to the known document issues in the Knowledge Base.</li> <li>Updated the available options, maximum resource counts, and per package information for the Arria V SX and ST device variants.</li> <li>Updated the variable DSP multipliers counts for the Arria V SX and ST device variants.</li> <li>Clarified that partial reconfiguration is an advanced feature. Contact Altera for support of the feature.</li> <li>Added footnote to clarify that MLAB 64 bits depth is available only for Arria V GZ devices.</li> <li>Updated description about power-up sequence requirement for device migration to improve clarity.</li> </ul> |
| January 2013     | 2013.01.11 | <ul> <li>Added the L optional suffix to the Arria V GZ ordering code for the – I3 speed grade.</li> <li>Added a note about the power-up sequence requirement if you plan to migrate your design from the Arria V GX A5 and A7, and Arria V GT C7 devices to other Arria V devices.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| November<br>2012 | 2012.11.19 | <ul> <li>Updated the summary of features.</li> <li>Updated Arria V GZ information regarding 3.3 V I/O support.</li> <li>Removed Arria V GZ engineering sample ordering code.</li> <li>Updated the maximum resource counts for Arria V GX and GZ.</li> <li>Updated Arria V ST ordering codes for transceiver count.</li> <li>Updated transceiver counts for Arria V ST packages.</li> <li>Added simplified floorplan diagrams for Arria V GZ, SX, and ST.</li> <li>Added FPP x32 configuration mode for Arria V GZ only.</li> <li>Updated CvP (PCIe) remote system update support information.</li> <li>Added HPS external memory performance information.</li> <li>Updated template.</li> </ul>                                                                   |
| October 2012     | 3.0        | <ul> <li>Added Arria V GZ information.</li> <li>Updated Table 1, Table 2, Table 3, Table 14, Table 15, Table 16, Table 17, Table 18, Table 19, Table 20, and Table 21.</li> <li>Added the "Arria V GZ" section.</li> <li>Added Table 8, Table 9 and Table 22.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |



| Date             | Version | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| July 2012        | 2.1     | <ul> <li>Added –13 speed grade to Figure 1 for Arria V GX devices.</li> <li>Updated the 6-Gbps transceiver speed from 6.553 Gbps to 6.5536 Gbps in Figure 3 and Figure 1.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                   |
| June 2012        | 2.0     | <ul> <li>Restructured the document.</li> <li>Added the "Embedded Memory Capacity" and "Embedded Memory<br/>Configurations" sections.</li> <li>Added Table 1, Table 3, Table 12, Table 15, and Table 16.</li> <li>Updated Table 2, Table 4, Table 5, Table 6, Table 7, Table 8, Table 9,<br/>Table 10, Table 11, Table 13, Table 14, and Table 19.</li> <li>Updated Figure 1, Figure 2, Figure 3, Figure 4, and Figure 8.</li> <li>Updated the "FPGA Configuration and Processor Booting" and<br/>"Hardware and Software Development" sections.</li> <li>Text edits throughout the document.</li> </ul> |
| February 2012    | 1.3     | <ul> <li>Updated Table 1–7 and Table 1–8.</li> <li>Updated Figure 1–9 and Figure 1–10.</li> <li>Minor text edits.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| December<br>2011 | 1.2     | Minor text edits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| November<br>2011 | 1.1     | <ul> <li>Updated Table 1–1, Table 1–2, Table 1–3, Table 1–4, Table 1–6, Table 1–7, Table 1–9, and Table 1–10.</li> <li>Added "SoC FPGA with HPS" section.</li> <li>Updated "Clock Networks and PLL Clock Sources" and "Ordering Information" sections.</li> <li>Updated Figure 1–5.</li> <li>Added Figure 1–6.</li> <li>Minor text edits.</li> </ul>                                                                                                                                                                                                                                                   |
| August 2011      | 1.0     | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

