Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|---------------------------------------------------------------------------| | Product Status | Active | | Core Processor | ARM® Cortex®-M0 | | Core Size | 32-Bit Single-Core | | Speed | 50MHz | | Connectivity | I <sup>2</sup> C, Microwire, SPI, SSI, SSP, UART/USART | | Peripherals | Brown-out Detect/Reset, POR, WDT | | Number of I/O | 40 | | Program Memory Size | 24KB (24K x 8) | | Program Memory Type | FLASH | | EEPROM Size | 2K x 8 | | RAM Size | 8K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V | | Data Converters | A/D 8x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-LQFP | | Supplier Device Package | 48-LQFP (7x7) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc11e13fbd48-301 | Email: info@E-XFL.COM Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong Table 3. Pin description | Symbol | HVQFN33 | LQFP48 | LQFP64 | | Reset<br>state<br>[1] | Type | Description | |----------------------|----------|----------|-------------------------|-----|-----------------------|------|-------------------------------------------------------------------------------------------------------------------| | PIO1_23/CT16B1_MAT1/ | 13 | 18 | 24 | [3] | I; PU | I/O | PIO1_23 — General purpose digital input/output pin. | | SSEL1 | | | | | - | 0 | CT16B1_MAT1 — Match output 1 for 16-bit timer 1. | | | | | | | - | I/O | SSEL1 — Slave select for SSP1. | | PIO1_24/CT32B0_MAT0 | 14 | 21 | 27 | [3] | I; PU | I/O | PIO1_24 — General purpose digital input/output pin. | | | | | | | - | 0 | CT32B0_MAT0 — Match output 0 for 32-bit timer 0. | | PIO1_25/CT32B0_MAT1 | - | 1 | 2 | [3] | I; PU | I/O | PIO1_25 — General purpose digital input/output pin. | | | | | | | - | 0 | CT32B0_MAT1 — Match output 1 for 32-bit timer 0. | | PIO1_26/CT32B0_MAT2/ | - | 11 | 14 | [3] | I; PU | I/O | PIO1_26 — General purpose digital input/output pin. | | RXD | | | | | - | 0 | CT32B0_MAT2 — Match output 2 for 32-bit timer 0. | | | | | | | - | I | RXD — Receiver input for USART. | | PIO1_27/CT32B0_MAT3/ | - | 12 | 15 | [3] | I; PU | I/O | PIO1_27 — General purpose digital input/output pin. | | TXD | | | | | - | 0 | CT32B0_MAT3 — Match output 3 for 32-bit timer 0. | | | | | | | - | 0 | TXD — Transmitter output for USART. | | PIO1_28/CT32B0_CAP0/ | - | 24 | 31 | [3] | I; PU | I/O | PIO1_28 — General purpose digital input/output pin. | | SCLK | | | | | - | I | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0. | | | | | | | - | I/O | <b>SCLK</b> — Serial clock input/output for USART in synchronous mode. | | PIO1_29/SCK0/ | - | 31 | 41 | [3] | I; PU | I/O | PIO1_29 — General purpose digital input/output pin. | | CT32B0_CAP1 | | | | | - | I/O | SCK0 — Serial clock for SSP0. | | | | | | | - | I | CT32B0_CAP1 — Capture input 1 for 32-bit timer 0. | | PIO1_31 | - | 25 | - | [3] | I; PU | I/O | PIO1_31 — General purpose digital input/output pin. | | n.c. | - | 19 | 25 | | F | - | Not connected. | | n.c. | - | 20 | 26 | | F | - | Not connected. | | XTALIN | 4 | 6 | 8 | [7] | - | - | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V. | | XTALOUT | 5 | 7 | 9 | [7] | - | - | Output from the oscillator amplifier. | | $V_{DD}$ | 6;<br>29 | 8;<br>44 | 10;<br>33;<br>48;<br>58 | | - | - | Supply voltage to the internal regulator, the external rail, and the ADC. Also used as the ADC reference voltage. | | V <sub>SS</sub> | 33 | 5;<br>41 | 7;<br>54 | | - | - | Ground. | <sup>[1]</sup> Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up enabled; IA = inactive, no pull-up/down enabled; F = floating; If the pins are not used, tie floating pins to ground or power to minimize power consumption. - [3] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 27). - [4] I<sup>2</sup>C-bus pins compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode, I<sup>2</sup>C Fast-mode, and I<sup>2</sup>C Fast-mode Plus. - [5] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see <u>Figure 27</u>); includes high-current output driver. <sup>[2] 5</sup> V tolerant pad. RESET functionality is not available in Deep power-down mode. Use the WAKEUP pin to reset the chip and wake up from Deep power-down mode. An external pull-up resistor is required on this pin for the Deep power-down mode. See Figure 28 for the reset pad configuration. ## 32-bit ARM Cortex-M0 microcontroller [6] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input. When configured as a ADC input, digital section of the pad is disabled and the pin is not 5 V tolerant (see <u>Figure 27</u>); includes digital input glitch filter. [7] When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). Leave XTALOUT floating. #### 32-bit ARM Cortex-M0 microcontroller # 7.6 Nested Vectored Interrupt Controller (NVIC) The Nested Vectored Interrupt Controller (NVIC) is part of the Cortex-M0. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts. # 7.6.1 Features - Controls system exceptions and peripheral interrupts. - In the LPC11E1x, the NVIC supports 24 vectored interrupts. #### 32-bit ARM Cortex-M0 microcontroller #### 7.16.1.1 Internal RC oscillator The IRC can be used as the clock source for the WDT, and/or as the clock that drives the system PLL and then the CPU. The nominal IRC frequency is 12 MHz. Upon power-up, any chip reset, or wake-up from Deep power-down mode, the LPC11E1x use the IRC as the clock source. Software can later switch to one of the other available clock sources. # 7.16.1.2 System oscillator The system oscillator can be used as the clock source for the CPU, with or without using the PLL. The system oscillator operates at frequencies of 1 MHz to 25 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the system PLL. ## 7.16.1.3 Watchdog oscillator The watchdog oscillator can be used as a clock source that directly drives the CPU, the watchdog timer, or the CLKOUT pin. The watchdog oscillator nominal frequency is programmable between 7.8 kHz and 1.7 MHz. The frequency spread over processing and temperature is $\pm 40$ % (see also Table 13). #### 32-bit ARM Cortex-M0 microcontroller ## 7.16.5.2 Sleep mode When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core. In Sleep mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and can generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, by memory systems and related controllers, and by internal buses. ## 7.16.5.3 Deep-sleep mode In Deep-sleep mode, the LPC11E1x is in Sleep-mode and all peripheral clocks and all clock sources are off except for the IRC. The IRC output is disabled unless the IRC is selected as input to the watchdog timer. In addition all analog blocks are shut down and the flash is in stand-by mode. In Deep-sleep mode, the application can keep the watchdog oscillator and the BOD circuit running for self-timed wake-up and BOD protection. The LPC11E1x can wake up from Deep-sleep mode via reset, selected GPIO pins, or a watchdog timer interrupt. Deep-sleep mode saves power and allows for short wake-up times. #### 7.16.5.4 Power-down mode In Power-down mode, the LPC11E1x is in Sleep-mode and all peripheral clocks and all clock sources are off except for watchdog oscillator if selected. In addition all analog blocks and the flash are shut down. In Power-down mode, the application can keep the BOD circuit running for BOD protection. The LPC11E1x can wake up from Power-down mode via reset, selected GPIO pins, or a watchdog timer interrupt. Power-down mode reduces power consumption compared to Deep-sleep mode at the expense of longer wake-up times. #### 7.16.5.5 Deep power-down mode In Deep power-down mode, power is shut off to the entire chip except for the WAKEUP pin. The LPC11E1x can wake up from Deep power-down mode via the WAKEUP pin. The LPC11E1x can be prevented from entering Deep power-down mode by setting a lock bit in the PMU block. Locking out Deep power-down mode enables the application to keep the watchdog timer or the BOD running at all times. When entering Deep power-down mode, an external pull-up resistor is required on the WAKEUP pin to hold it HIGH. Pull the RESET pin HIGH to prevent it from floating while in Deep power-down mode. #### 32-bit ARM Cortex-M0 microcontroller ## CAUTION If level three Code Read Protection (CRP3) is selected, no future factory testing can be performed on the device. In addition to the three CRP levels, sampling of pin PIO0\_1 for valid user code can be disabled. For details, see the *LPC11Exx user manual*. #### 7.16.6.4 APB interface The APB peripherals are located on one APB bus. #### 7.16.6.5 AHBLite The AHBLite connects the CPU bus of the ARM Cortex-M0 to the flash memory, the main static RAM, and the ROM. ## 7.16.6.6 External interrupt inputs All GPIO pins can be level or edge sensitive interrupt inputs. # 7.17 Emulation and debugging Debug functions are integrated into the ARM Cortex-M0. Serial wire debug functions are supported in addition to a standard JTAG boundary scan. The ARM Cortex-M0 is configured to support up to four breakpoints and two watch points. The RESET pin selects between the JTAG boundary scan (RESET = LOW) and the ARM SWD debug (RESET = HIGH). The ARM SWD debug port is disabled while the LPC11E1x is in reset. To perform boundary scan testing, follow these steps: - 1. Erase any user code residing in flash. - 2. Power up the part with the RESET pin pulled HIGH externally. - 3. Wait for at least 250 $\mu$ s. - 4. Pull the RESET pin LOW externally. - 5. Perform boundary scan operations. - 6. Once the boundary scan operations are completed, assert the TRST pin to enable the SWD debug mode, and release the RESET pin (pull HIGH). Remark: The JTAG interface cannot be used for debug purposes. #### 32-bit ARM Cortex-M0 microcontroller # 8. Limiting values Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134).[1] | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------|-----------------------------------------|-----------------------------------------------------------------------|---------------------|-------|------| | $V_{DD}$ | supply voltage (core and external rail) | | [ <u>2</u> ] -0.5 | +4.6 | V | | V <sub>I</sub> | input voltage | 5 V tolerant digital I/O pins; V <sub>DD</sub> ≥ 1.8 V | [ <u>5][2]</u> _0.5 | +5.5 | V | | | | $V_{DD} = 0 V$ | -0.5 | +3.6 | V | | | | 5 V tolerant<br>open-drain pins<br>PIO0_4 and<br>PIO0_5 | [ <u>2][4]</u> –0.5 | +5.5 | | | V <sub>IA</sub> | analog input voltage | pin configured as analog input | [2] -0.5<br>[3] | 4.6 | V | | I <sub>DD</sub> | supply current | per supply pin | - | 100 | mA | | I <sub>SS</sub> | ground current | per ground pin | - | 100 | mA | | l <sub>latch</sub> | I/O latch-up current | $-(0.5V_{DD}) < V_{I} < (1.5V_{DD});$<br>$T_{i} < 125 ^{\circ}C$ | - | 100 | mA | | T <sub>stg</sub> | storage temperature | non-operating | <u>[6]</u> –65 | +150 | °C | | T <sub>j(max)</sub> | maximum junction temperature | | - | 150 | °C | | P <sub>tot(pack)</sub> | total power dissipation (per package) | based on package<br>heat transfer, not<br>device power<br>consumption | - | 1.5 | W | | V <sub>ESD</sub> | electrostatic discharge voltage | human body<br>model; all pins | <u>[7]</u> - | +6500 | V | - [1] The following applies to the limiting values: - a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum. - b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted. - c) The limiting values are stress ratings only. Operating the part at these values is not recommended, and proper operation is not guaranteed. The conditions for functional operation are specified in Table 5. - [2] Maximum/minimum voltage above the maximum operating voltage (see <u>Table 5</u>) and below ground that can be applied for a short time (< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter lifetime of the device. - [3] See Table 6 for maximum operating voltage. - [4] V<sub>DD</sub> present or not present. Compliant with the I<sup>2</sup>C-bus standard. 5.5 V can be applied to this pin when V<sub>DD</sub> is powered down. - [5] Including voltage on outputs in 3-state mode. - [6] The maximum non-operating storage temperature is different than the temperature for required shelf life which should be determined based on required shelf lifetime. Please refer to the JEDEC spec (J-STD-033B.1) for further details. - [7] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$ series resistor. # 32-bit ARM Cortex-M0 microcontroller # 9. Static characteristics Table 5. Static characteristics $T_{amb} = -40$ °C to +85 °C, unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ <u><sup>[1]</sup></u> | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------|--------------------|---------------------------|-------------|------| | $V_{DD}$ | supply voltage (core and external rail) | | | 1.8 | 3.3 | 3.6 | V | | I <sub>DD</sub> | supply current | Active mode; $V_{DD} = 3.3 \text{ V}$ ; $T_{amb} = 25 ^{\circ}\text{C}$ ; code | | | | | | | | | while(1){} | | | | | | | | | executed from flash; | | | | | | | | | system clock = 12 MHz | [2][3][4]<br>[5][6] | - | 2 | - | mA | | | | system clock = 50 MHz | [3][4][5]<br>[6][7] | - | 7 | - | mA | | | | Sleep mode;<br>$V_{DD} = 3.3 \text{ V}; T_{amb} = 25 ^{\circ}\text{C};$ | [2][3][4]<br>[5][6] | - | 1 | - | mA | | | | system clock = 12 MHz | | | | | | | | | Deep-sleep mode; $V_{DD} = 3.3 \text{ V}$ ; $T_{amb} = 25 \text{ °C}$ | [3] | - | 360 | - | μА | | | | Power-down mode; $V_{DD} = 3.3 \text{ V}$ ; $T_{amb} = 25 ^{\circ}\text{C}$ | | - | 2 | - | μΑ | | | | Deep power-down mode;<br>V <sub>DD</sub> = 3.3 V; T <sub>amb</sub> = 25 °C | [8] | - | 220 | - | nA | | Standar | d port pins, RESET | | | | | | | | I <sub>IL</sub> | LOW-level input current | V <sub>I</sub> = 0 V; on-chip pull-up resistor disabled | | - | 0.5 | 10 | nA | | I <sub>IH</sub> | HIGH-level input current | $V_I = V_{DD}$ ; on-chip pull-down resistor disabled | | - | 0.5 | 10 | nA | | l <sub>OZ</sub> | OFF-state output current | $V_O = 0 \text{ V}; V_O = V_{DD}; \text{ on-chip}$<br>pull-up/down resistors disabled | | - | 0.5 | 10 | nA | | V <sub>I</sub> | input voltage | pin configured to provide a digital function | [9][10]<br>[11] | 0 | - | 5.0 | V | | Vo | output voltage | output active | | 0 | - | $V_{DD}$ | V | | V <sub>IH</sub> | HIGH-level input voltage | | | 0.7V <sub>DD</sub> | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | | | - | - | $0.3V_{DD}$ | V | | V <sub>hys</sub> | hysteresis voltage | | | - | 0.4 | - | V | | V <sub>OH</sub> | HIGH-level output | $2.0 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}; \text{ I}_{OH} = -4 \text{ mA}$ | | $V_{DD}-0.4$ | - | - | V | | | voltage | $1.8 \text{ V} \le \text{V}_{DD} < 2.0 \text{ V}; \text{ I}_{OH} = -3 \text{ mA}$ | | $V_{DD}-0.4$ | - | - | V | | V <sub>OL</sub> | LOW-level output | $2.0 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}; \text{ I}_{OL} = 4 \text{ mA}$ | | - | - | 0.4 | V | | | voltage | $1.8 \text{ V} \le \text{V}_{DD} < 2.0 \text{ V}; \text{ I}_{OL} = 3 \text{ mA}$ | | - | - | 0.4 | V | | I <sub>OH</sub> | HIGH-level output current | $V_{OH} = V_{DD} - 0.4 \text{ V};$<br>2.0 V \leq V_{DD} \leq 3.6 V | | -4 | - | - | mA | | Standard I <sub>IL</sub> I <sub>IH</sub> I <sub>OZ</sub> V <sub>I</sub> VO V <sub>IH</sub> V <sub>IL</sub> V <sub>O</sub> VOH VOH | | $\frac{1.8 \text{ V} \le \text{V}_{DD} = 0.0 \text{ V}}{1.8 \text{ V} \le \text{V}_{DD} < 2.0 \text{ V}}$ | | -3 | - | - | mA | | | | · _ · UU · <b>= · · · ·</b> | | - | | | | #### 32-bit ARM Cortex-M0 microcontroller # 10.3 Internal oscillators Table 12. Dynamic characteristics: IRC $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C}; 2.7 \, \text{V} \le V_{DD} \le 3.6 \, \text{V}_{0}^{1}$ | Symbol | Parameter | Conditions | Min | Typ <u><sup>[2]</sup></u> | Max | Unit | |----------------------|----------------------------------|------------|-------|---------------------------|-------|------| | $f_{\text{osc}(RC)}$ | internal RC oscillator frequency | - | 11.88 | 12 | 12.12 | MHz | - [1] Parameters are valid over operating temperature range unless otherwise specified. - [2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. Conditions: Frequency values are typical values. 12 MHz $\pm$ 1 % accuracy is guaranteed for 2.7 V $\leq$ V<sub>DD</sub> $\leq$ 3.6 V and T<sub>amb</sub> = -40 °C to +85 °C. Variations between parts may cause the IRC to fall outside the 12 MHz $\pm$ 1 % accuracy specification for voltages below 2.7 V. Fig 21. Internal RC oscillator frequency versus temperature Table 13. Dynamic characteristics: Watchdog oscillator | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |-----------------------|-------------------------------|---------------------------------------------------------------|--------|-----|--------|-----|------| | f <sub>osc(int)</sub> | internal oscillator frequency | DIVSEL = $0x1F$ , FREQSEL = $0x1$ in the WDTOSCCTRL register; | [2][3] | - | 7.8 | - | kHz | | | | DIVSEL = 0x00, FREQSEL = 0xF in the WDTOSCCTRL register | [2][3] | - | 1700 | - | kHz | <sup>[1]</sup> Typical ratings are not guaranteed. The values listed are at nominal supply voltages. #### 32-bit ARM Cortex-M0 microcontroller - [2] The typical frequency spread over processing and temperature ( $T_{amb}$ = -40 °C to +85 °C) is $\pm$ 40 %. - [3] See the LPC11Exx user manual. # 10.4 I/O pins Table 14. Dynamic characteristics: I/O pins[1] $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C}; 3.0 \, \text{V} \le \text{V}_{DD} \le 3.6 \, \text{V}.$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------|-----------|--------------------------|-----|-----|-----|------| | t <sub>r</sub> | rise time | pin configured as output | 3.0 | - | 5.0 | ns | | t <sub>f</sub> | fall time | pin configured as output | 2.5 | - | 5.0 | ns | <sup>[1]</sup> Applies to standard port pins and $\overline{RESET}$ pin. # 10.5 I2C-bus Table 15. Dynamic characteristic: I<sup>2</sup>C-bus pins[1] $T_{amb} = -40 \, ^{\circ}\text{C to } +85 \, ^{\circ}\text{C.}_{\underline{[2]}}$ | Symbol | Parameter | | Conditions | Min | Max | Unit | |---------------------|--------------------|--------------|-----------------------------|-----------------------|-----|------| | f <sub>SCL</sub> | SCL clock | | Standard-mode | 0 | 100 | kHz | | | frequency | | Fast-mode | 0 | 400 | kHz | | tr<br>tLOW | | | Fast-mode Plus | 0 | 1 | MHz | | t <sub>f</sub> | fall time | [4][5][6][7] | of both SDA and SCL signals | - | 300 | ns | | | | | Standard-mode | | | | | | | | Fast-mode | $20 + 0.1 \times C_b$ | 300 | ns | | | | | Fast-mode Plus | - | 120 | ns | | t <sub>LOW</sub> | LOW period of the | | Standard-mode | 4.7 | - | μS | | | SCL clock | | Fast-mode | 1.3 | - | μS | | | | | Fast-mode Plus | 0.5 | - | μS | | t <sub>HIGH</sub> | HIGH period of the | | Standard-mode | 4.0 | - | μS | | | SCL clock | | Fast-mode | 0.6 | - | μS | | <sup>t</sup> нıgн | | | Fast-mode Plus | 0.26 | - | μS | | t <sub>HD;DAT</sub> | data hold time | [3][4][8] | Standard-mode | 0 | - | μS | | | | | Fast-mode | 0 | - | μS | | | | | Fast-mode Plus | 0 | - | μS | | t <sub>SU;DAT</sub> | data set-up time | [9][10] | Standard-mode | 250 | - | ns | | | | | Fast-mode | 100 | - | ns | | | | | Fast-mode Plus | 50 | - | ns | <sup>[1]</sup> See the I<sup>2</sup>C-bus specification *UM10204* for details. LPC11E1X <sup>[2]</sup> Parameters are valid over operating temperature range unless otherwise specified. <sup>[3]</sup> tHD;DAT is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge. <sup>[4]</sup> A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the V<sub>IH</sub>(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL. <sup>[5]</sup> $C_b = \text{total capacitance of one bus line in pF.}$ <sup>[6]</sup> The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>. ### 32-bit ARM Cortex-M0 microcontroller # 11. Application information # 11.1 XTAL input The input voltage to the on-chip oscillators is limited to 1.8 V. If the oscillator is driven by a clock in slave mode, it is recommended that the input be coupled through a capacitor with $C_i = 100$ pF. To limit the input voltage to the specified range, choose an additional capacitor to ground $C_g$ which attenuates the input voltage by a factor $C_i/(C_i + C_g)$ . In slave mode, a minimum of 200 mV(RMS) is needed. In slave mode, couple the input clock signal with a capacitor of 100 pF (<u>Figure 25</u>), with an amplitude between 200 mV(RMS) and 1000 mV(RMS). This signal corresponds to a square wave signal with a signal swing of between 280 mV and 1.4 V. The XTALOUT pin in this configuration can be left unconnected. External components and models used in oscillation mode are shown in <u>Figure 26</u> and in <u>Table 17</u> and <u>Table 18</u>. Since the feedback resistance is integrated on chip, only a crystal and the capacitances $C_{X1}$ and $C_{X2}$ need to be connected externally in case of fundamental mode oscillation (L, $C_L$ and $R_S$ represent the fundamental frequency). Capacitance $C_P$ in <u>Figure 26</u> represents the parallel package capacitance and must not be larger than 7 pF. Parameters $F_{OSC}$ , $C_L$ , $R_S$ and $C_P$ are supplied by the crystal manufacturer. ### 32-bit ARM Cortex-M0 microcontroller # 11.4 Reset pad configuration # 11.5 ADC effective input impedance A simplified diagram of the ADC input channels can be used to determine the effective input impedance seen from an external voltage source. See Figure 29. The effective input impedance, $R_{in}$ , seen by the external voltage source, $V_{EXT}$ , is the parallel impedance of ((1/f<sub>s</sub> x C<sub>ia</sub>) + $R_{mux}$ + $R_{sw}$ ) and (1/f<sub>s</sub> x C<sub>io</sub>), and can be calculated using Equation 1 with f<sub>s</sub> = sampling frequency Cia = ADC analog input capacitance R<sub>mux</sub> = analog mux resistance $R_{sw}$ = switch resistance C<sub>io</sub> = pin capacitance $$R_{in} = \left(\frac{1}{f_s \times C_{ia}} + R_{mux} + R_{sw}\right) \| \left(\frac{1}{f_s \times C_{io}}\right)$$ (1) ### 32-bit ARM Cortex-M0 microcontroller # 12. Package outline HVQFN33: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 x 7 x 0.85 mm Fig 30. Package outline HVQFN33 (7 x 7 x 0.85 mm) Fig 34. Reflow soldering for the LQFP48 package # 32-bit ARM Cortex-M0 microcontroller # 15. Revision history # Table 20. Revision history | | = | | | | | | | | |-------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|---------------------|--------------|--|--|--|--| | Document ID | Release date | Data sheet status | Change notice | Supersedes | | | | | | LPC11E1X v.1.1 | 20130924 | Product data sheet | - | LPC11E1X v.1 | | | | | | Modifications: | <ul> <li>Parameters</li> </ul> | Parameters t <sub>er</sub> and f <sub>clk</sub> removed in <u>Table 10</u> . | | | | | | | | | • Table 3: Add | led "5 V tolerant pad" to $\overline{RESE}$ | T/PIO0_0 table note | | | | | | | | • <u>Table 7</u> : Ren | noved BOD interrupt level 0. | | | | | | | | <ul> <li>Added Section 11.5 "ADC effective input impedance".</li> </ul> | | | | | | | | | | | <ul> <li>Programmable glitch filter is enabled by default. See <u>Section 7.7.1</u>.</li> </ul> | | | | | | | | | | <ul> <li><u>Table 5</u> "Static characteristics" added Pin capacitance section.</li> </ul> | | | | | | | | | | • Table 4 "Limiting values": | | | | | | | | | | <ul> <li>Updated V<sub>DD</sub> min and max.</li> </ul> | | | | | | | | | | <ul> <li>Updated V<sub>I</sub> conditions.</li> </ul> | | | | | | | | | | <ul> <li><u>Table 10 "EEPROM characteristics"</u>: Changed the t<sub>prog</sub> from 1.1 ms to 2.9 ms; the<br/>EEPROM IAP always does an erase and program, thus the total program time is t<sub>er</sub> + t<sub>prog</sub>.</li> </ul> | | | | | | | | | LPC11E1X v.1 | 20120220 | Product data sheet | - | - | | | | | #### 32-bit ARM Cortex-M0 microcontroller **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. ## 16.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I<sup>2</sup>C-bus — logo is a trademark of NXP B.V. # 17. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a> ## 32-bit ARM Cortex-M0 microcontroller # 18. Contents | 1 | General description | . 1 | 7.16.5.2 | Sleep mode | 23 | |----------------|--------------------------------------|-----|----------|--------------------------------|----| | 2 | Features and benefits | . 1 | 7.16.5.3 | • • | | | 3 | Applications | | 7.16.5.4 | | | | 4 | Ordering information | | 7.16.5.5 | | | | <b>4</b> .1 | | | 7.16.6 | System control | | | | Ordering options | | 7.16.6.1 | | 24 | | 5 | Block diagram | | 7.16.6.2 | | 24 | | 6 | Pinning information | . 5 | 7.16.6.3 | • | | | 6.1 | Pinning | | | (Code Read Protection - CRP) | | | 6.2 | Pin description | . 8 | 7.16.6.4 | | | | 7 | Functional description | 14 | 7.16.6.5 | | | | 7.1 | On-chip flash programming memory | 14 | 7.16.6.6 | · · · | | | 7.2 | EEPROM | 14 | 7.17 | Emulation and debugging | | | 7.3 | SRAM | 14 | 8 | Limiting values | 26 | | 7.4 | On-chip ROM | 14 | 9 | Static characteristics | 27 | | 7.5 | Memory map | 14 | 9.1 | BOD static characteristics | 32 | | 7.6 | Nested Vectored Interrupt Controller | | 9.2 | Power consumption | | | | (NVIC) | | 9.3 | Peripheral power consumption | | | 7.6.1 | Features | | 9.4 | Electrical pin characteristics | 37 | | 7.6.2 | Interrupt sources | | 10 | Dynamic characteristics | 40 | | 7.7 | IOCON block | | 10.1 | Flash memory | 40 | | 7.7.1 | Features | - | 10.2 | External clock | 40 | | 7.8 | General-Purpose Input/Output GPIO | | 10.3 | Internal oscillators | 41 | | 7.8.1 | Features | | 10.4 | I/O pins | 42 | | 7.9 | USART | | 10.5 | I <sup>2</sup> C-bus | 42 | | 7.9.1 | Features | | 10.6 | SSP interface | 44 | | 7.10<br>7.10.1 | SSP serial I/O controller | | 11 | Application information | 47 | | 7.10.1 | Features | | 11.1 | XTAL input | | | 7.11.1 | Features | | 11.2 | XTAL Printed-Circuit Board | | | 7.11.1 | 10-bit ADC | | | (PCB) layout guidelines | 48 | | 7.12.1 | Features | | 11.3 | Standard I/O pad configuration | 49 | | 7.12.1 | General purpose external event | 10 | 11.4 | Reset pad configuration | 50 | | 7.10 | counter/timers | 19 | 11.5 | ADC effective input impedance | 50 | | 7.13.1 | Features | | 11.6 | ADC usage notes | 51 | | 7.14 | System tick timer | | 12 | Package outline | 52 | | 7.15 | Windowed WatchDog Timer (WWDT) | | 13 | Soldering | 55 | | 7.15.1 | Features | | 14 | Abbreviations | | | 7.16 | Clocking and power control | 20 | 15 | Revision history | | | 7.16.1 | Integrated oscillators | | | | | | 7.16.1.1 | Internal RC oscillator | 21 | 16 | Legal information | | | 7.16.1.2 | System oscillator | 21 | 16.1 | Data sheet status | | | 7.16.1.3 | Watchdog oscillator | 21 | 16.2 | Definitions | | | 7.16.2 | System PLL | 22 | 16.3 | Disclaimers | | | 7.16.3 | Clock output | | 16.4 | Trademarks | | | 7.16.4 | Wake-up process | 22 | 17 | Contact information | | | 7.16.5 | Power control | | 18 | Contents | 62 | | 7.16.5.1 | Power profiles | 22 | | | | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2013. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com