



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                           |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 50MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, Microwire, SPI, SSI, SSP, UART/USART                    |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 40                                                                        |
| Program Memory Size        | 32KB (32K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 4K x 8                                                                    |
| RAM Size                   | 10K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                               |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 48-LQFP                                                                   |
| Supplier Device Package    | 48-LQFP (7x7)                                                             |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc11e14fbd48-401 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 32-bit ARM Cortex-M0 microcontroller

#### **Block diagram** 5.



All information provided in this document is subject to legal disclaimers.

#### 32-bit ARM Cortex-M0 microcontroller

## 6. Pinning information

## 6.1 Pinning



# LPC11E1x

### 32-bit ARM Cortex-M0 microcontroller

| <br>Symbol           | ň      |                |                |     | Reset        | Type  | Description                                                            |
|----------------------|--------|----------------|----------------|-----|--------------|-------|------------------------------------------------------------------------|
| -,                   | HVQFN3 | _QFP48         | _QFP64         |     | state<br>[1] | .,,,, |                                                                        |
| PIO0_17/RTS/         | 30     | <b>–</b><br>45 | <b>–</b><br>60 | [3] | I; PU        | I/O   | <b>PIO0_17</b> — General purpose digital input/output pin.             |
| CT32B0_CAP0/SCLK     |        |                |                |     | -            | 0     | <b>RTS</b> — Request To Send output for USART.                         |
|                      |        |                |                |     | -            | I     | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0.                      |
|                      |        |                |                |     | -            | I/O   | <b>SCLK</b> — Serial clock input/output for USART in synchronous mode. |
| PIO0_18/RXD/         | 31     | 46             | 61             | [3] | I; PU        | I/O   | PIO0_18 — General purpose digital input/output pin.                    |
| CT32B0_MAT0          |        |                |                |     | -            | I     | <b>RXD</b> — Receiver input for USART. Used in UART ISP mode.          |
|                      |        |                |                |     | -            | 0     | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                       |
| PIO0_19/TXD/         | 32     | 47             | 62             | [3] | I; PU        | I/O   | PIO0_19 — General purpose digital input/output pin.                    |
| CT32B0_MAT1          |        |                |                |     | -            | 0     | <b>TXD</b> — Transmitter output for USART. Used in UART ISP mode.      |
|                      |        |                |                |     | -            | 0     | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                       |
| PIO0_20/CT16B1_CAP0  | 7      | 9              | 11             | [3] | I; PU        | I/O   | PIO0_20 — General purpose digital input/output pin.                    |
|                      |        |                |                |     | -            | I     | CT16B1_CAP0 — Capture input 0 for 16-bit timer 1.                      |
| PIO0_21/CT16B1_MAT0/ | 12     | 17             | 22             | [3] | I; PU        | I/O   | PIO0_21 — General purpose digital input/output pin.                    |
| MOSI1                |        |                |                |     | -            | 0     | CT16B1_MAT0 — Match output 0 for 16-bit timer 1.                       |
|                      |        |                |                |     | -            | I/O   | MOSI1 — Master Out Slave In for SSP1.                                  |
| PIO0_22/AD6/         | 20     | 30             | 40             | [6] | I; PU        | I/O   | PIO0_22 — General purpose digital input/output pin.                    |
| CT16B1_MAT1/MISO1    |        |                |                |     | -            | I     | AD6 — A/D converter, input 6.                                          |
|                      |        |                |                |     | -            | 0     | CT16B1_MAT1 — Match output 1 for 16-bit timer 1.                       |
|                      |        |                |                |     | -            | I/O   | MISO1 — Master In Slave Out for SSP1.                                  |
| PIO0_23/AD7          | 27     | 42             | 56             | [6] | I; PU        | I/O   | PIO0_23 — General purpose digital input/output pin.                    |
|                      |        |                |                |     | -            | I     | AD7 — A/D converter, input 7.                                          |
| PIO1_0/CT32B1_MAT0   | -      | -              | 1              | [3] | I; PU        | I/O   | PIO1_0 — General purpose digital input/output pin.                     |
|                      |        |                |                |     | -            | 0     | CT32B1_MAT0 — Match output 0 for 32-bit timer 1.                       |
| PIO1_1/CT32B1_MAT1   | -      | -              | 17             | [3] | I; PU        | I/O   | PIO1_1 — General purpose digital input/output pin.                     |
|                      |        |                |                |     | -            | 0     | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                       |
| PIO1_2/CT32B1_MAT2   | -      | -              | 34             | [3] | I; PU        | I/O   | PIO1_2 — General purpose digital input/output pin.                     |
|                      |        |                |                |     | -            | 0     | CT32B1_MAT2 — Match output 2 for 32-bit timer 1.                       |
| PIO1_3/CT32B1_MAT3   | -      | -              | 50             | [3] | I; PU        | I/O   | PIO1_3 — General purpose digital input/output pin.                     |
|                      |        |                |                |     | -            | 0     | CT32B1_MAT3 — Match output 3 for 32-bit timer 1.                       |
| PIO1_4/CT32B1_CAP0   | -      | -              | 16             | [3] | I; PU        | I/O   | PIO1_4 — General purpose digital input/output pin.                     |
|                      |        |                |                |     | -            | I     | CT32B1_CAP0 — Capture input 0 for 32-bit timer 1.                      |
| PIO1_5/CT32B1_CAP1   | -      | -              | 32             | [3] | I; PU        | I/O   | PIO1_5 — General purpose digital input/output pin.                     |
|                      |        |                |                |     | -            | I     | CT32B1_CAP1 — Capture input 1 for 32-bit timer 1.                      |
| PIO1_6               | -      | -              | 64             | [3] | I; PU        | I/O   | PIO1_6 — General purpose digital input/output pin.                     |
| PIO1_7               | -      | -              | 6              | [3] | I; PU        | I/O   | PIO1_7 — General purpose digital input/output pin.                     |
| PIO1_8               | -      | -              | 39             | [3] | I; PU        | I/O   | PIO1_8 — General purpose digital input/output pin.                     |

#### Table 3. Pin description

LPC11E1X

All information provided in this document is subject to legal disclaimers.

## LPC11E1x

#### 32-bit ARM Cortex-M0 microcontroller

- [6] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input. When configured as a ADC input, digital section of the pad is disabled and the pin is not 5 V tolerant (see <u>Figure 27</u>); includes digital input glitch filter.
- [7] When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). Leave XTALOUT floating.

#### 7.8.1 Features

- GPIO pins can be configured as input or output by software.
- All GPIO pins default to inputs with interrupt disabled at reset.
- Pin registers allow pins to be sensed and set individually.
- Up to eight GPIO pins can be selected from all GPIO pins to create an edge- or level-sensitive GPIO interrupt request.
- Any pin or pins in each port can trigger a port interrupt.

## 7.9 USART

The LPC11E1x contain one USART.

The USART includes full modem control, support for synchronous mode, and a smart card interface. The RS-485/9-bit mode allows both software address detection and automatic address detection using 9-bit mode.

The USART uses a fractional baud rate generator. Standard baud rates such as 115200 Bd can be achieved with any crystal frequency above 2 MHz.

### 7.9.1 Features

- Maximum USART data bit rate of 3.125 Mbit/s.
- 16 byte receive and transmit FIFOs.
- Register locations conform to 16C550 industry standard.
- Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
- Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values.
- Fractional divider for baud rate control, auto baud capabilities and FIFO control mechanism that enables software flow control implementation.
- Support for RS-485/9-bit mode.
- Support for modem control.
- Support for synchronous mode.
- Includes smart card interface.

## 7.10 SSP serial I/O controller

The SSP controllers operate on a SSP, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SSP supports full duplex transfers, with frames of 4 bit to 16 bit of data flowing from the master to the slave and from the slave to the master. In practice, often only one of these data flows carries meaningful data.

### 7.10.1 Features

- Maximum SSP speed of 25 Mbit/s (master) or 4.17 Mbit/s (slave) (in SSP mode)
- Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National Semiconductor Microwire buses

#### 32-bit ARM Cortex-M0 microcontroller

### 7.16.2 System PLL

The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO operates in the range of 156 MHz to 320 MHz. To support this frequency range, an additional divider keeps the CCO within its frequency range while the PLL is providing the desired output frequency. The output divider can be set to divide by 2, 4, 8, or 16 to produce the output clock. The PLL output frequency must be lower than 100 MHz. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset. Software can enable the PLL later. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is 100  $\mu$ s.

### 7.16.3 Clock output

The LPC11E1x feature a clock output function that routes the IRC oscillator, the system oscillator, the watchdog oscillator, or the main clock to an output pin.

### 7.16.4 Wake-up process

The LPC11E1x begin operation by using the 12 MHz IRC oscillator as the clock source at power-up and when awakened from Deep power-down mode . This mechanism allows chip operation to resume quickly. If the application uses the main oscillator or the PLL, software must enable these components and wait for them to stabilize. Only then can the system use the PLL and main oscillator as a clock source.

### 7.16.5 Power control

The LPC11E1x support various power control features. There are four special modes of processor power reduction: Sleep mode, Deep-sleep mode, Power-down mode, and Deep power-down mode. The CPU clock rate can also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This power control mechanism allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals. This register allows fine-tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control.

#### 7.16.5.1 Power profiles

The power consumption in Active and Sleep modes can be optimized for the application through simple calls to the power profile. The power configuration routine configures the LPC11E1x for one of the following power modes:

- Default mode corresponding to power configuration after reset.
- CPU performance mode corresponding to optimized processing capability.
- Efficiency mode corresponding to optimized balance of current consumption and CPU performance.
- Low-current mode corresponding to lowest power consumption.

In addition, the power profile includes routines to select the optimal PLL settings for a given system clock and PLL input clock.

#### 7.16.6 System control

#### 7.16.6.1 Reset

Reset has four sources on the LPC11E1x: the RESET pin, the Watchdog reset, power-on reset (POR), and the BrownOut Detection (BOD) circuit. The RESET pin is a Schmitt trigger input pin. Assertion of chip reset by any source, once the operating voltage attains a usable level, starts the IRC and initializes the flash controller.

A LOW-going pulse as short as 50 ns resets the part.

When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the boot block. At that point, all of the processor and peripheral registers have been initialized to predetermined values.

In Deep power-down mode, an external pull-up resistor is required on the RESET pin.

#### 7.16.6.2 Brownout detection

The LPC11E1x includes four levels for monitoring the voltage on the V<sub>DD</sub> pin. If this voltage falls below one of the four selected levels, the BOD asserts an interrupt signal to the NVIC. This signal can be enabled for interrupt in the Interrupt Enable Register in the NVIC to cause a CPU interrupt. Alternatively, software can monitor the signal by reading a dedicated status register. Four additional threshold levels can be selected to cause a forced reset of the chip.

### 7.16.6.3 Code security (Code Read Protection - CRP)

CRP provides different levels of security in the system so that access to the on-chip flash and use of the Serial Wire Debugger (SWD) and In-System Programming (ISP) can be restricted. Programming a specific pattern into a dedicated flash location invokes CRP. IAP commands are not affected by the CRP.

In addition, ISP entry via the PIO0\_1 pin can be disabled without enabling CRP. For details, see the *LPC11Exx user manual*.

There are three levels of Code Read Protection:

- 1. CRP1 disables access to the chip via the SWD and allows partial flash update (excluding flash sector 0) using a limited set of the ISP commands. This mode is useful when CRP is required and flash field updates are needed but all sectors cannot be erased.
- CRP2 disables access to the chip via the SWD and only allows full flash erase and update using a reduced set of the ISP commands.
- 3. Running an application with level CRP3 selected, fully disables any access to the chip via the SWD pins and the ISP. This mode effectively disables ISP override using PIO0\_1 pin as well. If necessary, the application must provide a flash update mechanism using IAP calls or using a call to the reinvoke ISP command to enable a flash update via the USART.

# LPC11E1x

#### 32-bit ARM Cortex-M0 microcontroller



## 9.1 BOD static characteristics

## Table 7. BOD static characteristics<sup>[1]</sup>

| $I_{amb} = 25$ °C. |                   |                   |     |      |     |      |  |
|--------------------|-------------------|-------------------|-----|------|-----|------|--|
| Symbol             | Parameter         | Conditions        | Min | Тур  | Max | Unit |  |
| V <sub>th</sub>    | threshold voltage | interrupt level 1 |     |      |     |      |  |
|                    |                   | assertion         | -   | 2.22 | -   | V    |  |
|                    |                   | de-assertion      | -   | 2.35 | -   | V    |  |
|                    |                   | interrupt level 2 |     |      |     |      |  |
|                    |                   | assertion         | -   | 2.52 | -   | V    |  |
|                    |                   | de-assertion      | -   | 2.66 | -   | V    |  |
|                    |                   | interrupt level 3 |     |      |     |      |  |
|                    |                   | assertion         | -   | 2.80 | -   | V    |  |
|                    |                   | de-assertion      | -   | 2.90 | -   | V    |  |
|                    |                   | reset level 0     |     |      |     |      |  |
|                    |                   | assertion         | -   | 1.46 | -   | V    |  |
|                    |                   | de-assertion      | -   | 1.63 | -   | V    |  |
|                    |                   | reset level 1     |     |      |     |      |  |
|                    |                   | assertion         | -   | 2.06 | -   | V    |  |
|                    |                   | de-assertion      | -   | 2.15 | -   | V    |  |
|                    |                   | reset level 2     |     |      |     |      |  |
|                    |                   | assertion         | -   | 2.35 | -   | V    |  |
|                    |                   | de-assertion      | -   | 2.43 | -   | V    |  |
|                    |                   | reset level 3     |     |      |     |      |  |
|                    |                   | assertion         | -   | 2.63 | -   | V    |  |
|                    |                   | de-assertion      | -   | 2.71 | -   | V    |  |
|                    |                   |                   |     |      |     |      |  |

[1] Interrupt levels are selected by writing the level value to the BOD control register BODCTRL, see *the* LPC11Exx user manual.

### 9.2 Power consumption

Power measurements in Active, Sleep, and Deep-sleep modes were performed under the following conditions (see the *LPC11Exx user manual*):

- Configure all pins as GPIO with pull-up resistor disabled in the IOCON block.
- Configure GPIO pins as outputs using the GPIOnDIR registers.
- Write 0 to all GPIOnDATA registers to drive the outputs LOW.

### 32-bit ARM Cortex-M0 microcontroller





#### 32-bit ARM Cortex-M0 microcontroller





## 9.3 Peripheral power consumption

The supply current per peripheral is measured as the difference in supply current between the peripheral block enabled and the peripheral block disabled in the SYSAHBCLKCFG and PDRUNCFG (for analog blocks) registers. All other blocks are disabled in both registers and no code is executed. Measured on a typical sample at  $T_{amb} = 25$  °C. Unless noted otherwise, the system oscillator and PLL are running in both measurements.

The supply currents are shown for system clock frequencies of 12 MHz and 48 MHz.

### 32-bit ARM Cortex-M0 microcontroller





Product data sheet

LPC11E1X

38 of 62

### 32-bit ARM Cortex-M0 microcontroller





## **10.** Dynamic characteristics

### 10.1 Flash memory

#### Table 9. Flash characteristics

 $T_{amb} = -40$  °C to +85 °C, unless otherwise specified.

| Symbol            | Parameter        | Conditions                                |     | Min   | Тур    | Max  | Unit   |
|-------------------|------------------|-------------------------------------------|-----|-------|--------|------|--------|
| N <sub>endu</sub> | endurance        |                                           | [1] | 10000 | 100000 | -    | cycles |
| t <sub>ret</sub>  | retention time   | powered                                   |     | 10    | -      | -    | years  |
|                   |                  | unpowered                                 |     | 20    | -      | -    | years  |
| t <sub>er</sub>   | erase time       | sector or multiple<br>consecutive sectors |     | 95    | 100    | 105  | ms     |
| t <sub>prog</sub> | programming time |                                           | [2] | 0.95  | 1      | 1.05 | ms     |

[1] Number of program/erase cycles.

[2] Programming times are given for writing 256 bytes from RAM to the flash. Data must be written to the flash in blocks of 256 bytes.

#### Table 10. EEPROM characteristics

 $T_{amb} = -40 \text{ }^{\circ}\text{C}$  to +85  $\text{}^{\circ}\text{C}$ ;  $V_{DD} = 2.7 \text{ V}$  to 3.6 V. Based on JEDEC NVM qualification. Failure rate < 10 ppm for parts as specified below.

| Symbol            | Parameter           | Conditions | Min    | Тур     | Max | Unit   |
|-------------------|---------------------|------------|--------|---------|-----|--------|
| N <sub>endu</sub> | endurance           |            | 100000 | 1000000 | -   | cycles |
| t <sub>ret</sub>  | retention time      | powered    | 100    | 200     | -   | years  |
|                   |                     | unpowered  | 150    | 300     | -   | years  |
| t <sub>prog</sub> | programming<br>time | 64 bytes   | -      | 2.9     | -   | ms     |

## 10.2 External clock

#### Table 11. Dynamic characteristic: external clock

 $T_{amb} = -40 \text{ °C to } +85 \text{ °C}; V_{DD} \text{ over specified ranges.}$ 

| Symbol               | Parameter            | Conditions | Min                          | Typ <u>[2]</u> | Max  | Unit |
|----------------------|----------------------|------------|------------------------------|----------------|------|------|
| f <sub>osc</sub>     | oscillator frequency |            | 1                            | -              | 25   | MHz  |
| T <sub>cy(clk)</sub> | clock cycle time     |            | 40                           | -              | 1000 | ns   |
| t <sub>CHCX</sub>    | clock HIGH time      |            | $\rm T_{cy(clk)} \times 0.4$ | -              | -    | ns   |
| t <sub>CLCX</sub>    | clock LOW time       |            | $\rm T_{cy(clk)} \times 0.4$ | -              | -    | ns   |
| t <sub>CLCH</sub>    | clock rise time      |            | -                            | -              | 5    | ns   |
| t <sub>CHCL</sub>    | clock fall time      |            | -                            | -              | 5    | ns   |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.

Under nominal operating condition  $V_{DD} = 3.3$  V and with the maximum sampling frequency fs = 400 kHz, the parameters assume the following values:

$$\begin{split} &C_{ia} = 1 \text{ pF (max)} \\ &R_{mux} = 2 \text{ k}\Omega \text{ (max)} \\ &R_{sw} = 1.3 \text{ k}\Omega \text{ (max)} \\ &C_{io} = 7.1 \text{ pF (max)} \end{split}$$

The effective input impedance with these parameters is  $R_{in} = 308 \text{ k}\Omega$ .

### 11.6 ADC usage notes

The following guidelines show how to increase the performance of the ADC in a noisy environment beyond the ADC specifications listed in <u>Table 6</u>:

- The ADC input trace must be short and as close as possible to the LPC11E1x chip.
- Shield The ADC input traces from fast switching digital signals and noisy power supply lines.
- The ADC and the digital core share the same power supply. Therefore, filter the power supply line adequately.
- To improve the ADC performance in a noisy environment, put the device in Sleep mode during the ADC conversion.

#### 32-bit ARM Cortex-M0 microcontroller



Fig 32. Package outline LQFP64 (SOT314-2)

## LPC11E1x

#### 32-bit ARM Cortex-M0 microcontroller



## LPC11E1x

#### 32-bit ARM Cortex-M0 microcontroller



## 16. Legal information

## 16.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 16.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

## 16.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

LPC11E1X

© NXP B.V. 2013. All rights reserved.

#### 32-bit ARM Cortex-M0 microcontroller

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b)

## 17. Contact information

whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

## 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com