# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                    |
|----------------------------|---------------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                           |
| Core Size                  | 32-Bit Single-Core                                                        |
| Speed                      | 50MHz                                                                     |
| Connectivity               | I <sup>2</sup> C, Microwire, SPI, SSI, SSP, UART/USART                    |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                          |
| Number of I/O              | 54                                                                        |
| Program Memory Size        | 32KB (32K x 8)                                                            |
| Program Memory Type        | FLASH                                                                     |
| EEPROM Size                | 4K x 8                                                                    |
| RAM Size                   | 10K x 8                                                                   |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                               |
| Data Converters            | A/D 8x10b                                                                 |
| Oscillator Type            | Internal                                                                  |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                         |
| Mounting Type              | Surface Mount                                                             |
| Package / Case             | 64-LQFP                                                                   |
| Supplier Device Package    | 64-LQFP (10x10)                                                           |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc11e14fbd64-401 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

#### 32-bit ARM Cortex-M0 microcontroller

#### **Block diagram** 5.



All information provided in this document is subject to legal disclaimers.

#### 32-bit ARM Cortex-M0 microcontroller

### 6. Pinning information

### 6.1 Pinning



### **NXP Semiconductors**

# LPC11E1x

#### 32-bit ARM Cortex-M0 microcontroller



#### **NXP Semiconductors**

## LPC11E1x

#### 32-bit ARM Cortex-M0 microcontroller



#### 6.2 Pin description

<u>Table 3</u> shows all pins and their assigned digital or analog functions in order of the GPIO port number. The default function after reset is listed first. All port pins have internal pull-up resistors enabled after reset except for the true open-drain pins PIO0\_4 and PIO0\_5.

Every port pin has a corresponding IOCON register for programming the digital or analog function, the pull-up/pull-down configuration, the repeater, and the open-drain modes.

The USART, counter/timer, and SSP functions are available on more than one port pin.

| Symbol                        | HVQFN33 | LQFP48 | LQFP64 |            | Reset<br>state<br>[1] | Туре | Description                                                                                                                                                                                                                                                                                                                                                                             |
|-------------------------------|---------|--------|--------|------------|-----------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RESET/PIO0_0                  | 2       | 3      | 4      | [2]        | I; PU                 | Ι    | <b>RESET</b> — External reset input with 20 ns glitch filter. A LOW-going pulse as short as 50 ns on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. This pin also serves as the debug select input. LOW level selects the JTAG boundary scan. HIGH level selects the ARM SWD debug mode. |
|                               |         |        |        |            | -                     | I/O  | PIO0_0 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                                      |
| PIO0_1/CLKOUT/<br>CT32B0_MAT2 | 3       | 4      | 5      | [3]        | I; PU                 | I/O  | <b>PIO0_1</b> — General purpose digital input/output pin. A LOW level on this pin during reset starts the ISP command handler.                                                                                                                                                                                                                                                          |
|                               |         |        |        |            | -                     | 0    | CLKOUT — Clockout pin.                                                                                                                                                                                                                                                                                                                                                                  |
|                               |         |        |        |            | -                     | 0    | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                                                                                                                                                                                                                                                                                                                                        |
| PIO0_2/SSEL0/                 | 8       | 10     | 13     | [3]        | I; PU                 | I/O  | PIO0_2 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                                      |
| CT16B0_CAP0                   |         |        |        |            | -                     | I/O  | <b>SSEL0</b> — Slave select for SSP0.                                                                                                                                                                                                                                                                                                                                                   |
|                               |         |        |        |            | -                     | I    | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.                                                                                                                                                                                                                                                                                                                                       |
| PIO0_3                        | 9       | 14     | 19     | [3]        | I; PU                 | I/O  | PIO0_3 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                                      |
| PIO0_4/SCL                    | 10      | 15     | 20     | <u>[4]</u> | I; IA                 | I/O  | <b>PIO0_4</b> — General purpose digital input/output pin (open-drain).                                                                                                                                                                                                                                                                                                                  |
|                               |         |        |        |            | -                     | I/O  | <b>SCL</b> — I <sup>2</sup> C-bus clock input/output (open-drain).<br>High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected in<br>the I/O configuration register.                                                                                                                                                                                                       |
| PIO0_5/SDA                    | 11      | 16     | 21     | <u>[4]</u> | I; IA                 | I/O  | <b>PIO0_5</b> — General purpose digital input/output pin (open-drain).                                                                                                                                                                                                                                                                                                                  |
|                               |         |        |        |            | -                     | I/O  | <b>SDA</b> — I <sup>2</sup> C-bus data input/output (open-drain).<br>High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected in the I/O configuration register.                                                                                                                                                                                                           |
| PIO0_6/SCK0                   | 15      | 22     | 29     | [3]        | I; PU                 | I/O  | PIO0_6 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                                                                      |
|                               |         |        |        |            | -                     | I/O  | SCK0 — Serial clock for SSP0.                                                                                                                                                                                                                                                                                                                                                           |
| PIO0_7/CTS                    | 16      | 23     | 30     | [5]        | I; PU                 | I/O  | <b>PIO0_7</b> — General purpose digital input/output pin (high-current output driver).                                                                                                                                                                                                                                                                                                  |
|                               |         |        |        |            | -                     | I    | CTS — Clear To Send input for USART.                                                                                                                                                                                                                                                                                                                                                    |

Table 3. Pin description

#### 32-bit ARM Cortex-M0 microcontroller

| Symbol               | HVQFN33 | LQFP48 | LQFP64 |              | Reset<br>state<br>[1] | Туре | Description                                                |
|----------------------|---------|--------|--------|--------------|-----------------------|------|------------------------------------------------------------|
| PIO1_9               | -       | -      | 55     | [3]          | I; PU                 | I/O  | PIO1_9 — General purpose digital input/output pin.         |
| PIO1_10              | -       | -      | 12     | [3]          | I; PU                 | I/O  | <b>PIO1_10</b> — General purpose digital input/output pin. |
| PIO1_11              | -       | -      | 43     | [3]          | I; PU                 | I/O  | PIO1_11 — General purpose digital input/output pin.        |
| PIO1_12              | -       | -      | 59     | [3]          | I; PU                 | I/O  | PIO1_12 — General purpose digital input/output pin.        |
| PIO1_13/DTR/         | -       | 36     | 47     | [3]          | I; PU                 | I/O  | PIO1_13 — General purpose digital input/output pin.        |
| CI16B0_MAI0/IXD      |         |        |        |              | -                     | 0    | <b>DTR</b> — Data Terminal Ready output for USART.         |
|                      |         |        |        |              | -                     | 0    | CT16B0_MAT0 — Match output 0 for 16-bit timer 0.           |
|                      |         |        |        |              | -                     | 0    | <b>TXD</b> — Transmitter output for USART.                 |
| PIO1_14/DSR/         | -       | 37     | 49     | [3]          | I; PU                 | I/O  | PIO1_14 — General purpose digital input/output pin.        |
| CT16B0_MAT1/RXD      |         |        |        |              | -                     | I    | <b>DSR</b> — Data Set Ready input for USART.               |
|                      |         |        |        |              | -                     | 0    | CT16B0_MAT1 — Match output 1 for 16-bit timer 0.           |
|                      |         |        |        |              | -                     | I    | <b>RXD</b> — Receiver input for USART.                     |
| PIO1_15/DCD/         | 28      | 43     | 57     | [3]          | I; PU                 | I/O  | <b>PIO1_15</b> — General purpose digital input/output pin. |
| CI16B0_MAI2/SCK1     |         |        |        |              |                       | I    | <b>DCD</b> — Data Carrier Detect input for USART.          |
|                      |         |        |        |              | -                     | 0    | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.           |
|                      |         |        |        |              | -                     | I/O  | SCK1 — Serial clock for SSP1.                              |
| PIO1_16/RI/          | -       | 48     | 63     | <u>[3]</u>   | I; PU                 | I/O  | <b>PIO1_16</b> — General purpose digital input/output pin. |
| C116B0_CAP0          |         |        |        |              | -                     | I    | <b>RI</b> — Ring Indicator input for USART.                |
|                      |         |        |        |              | -                     | I    | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.          |
| PIO1_17/CT16B0_CAP1/ | -       | -      | 23     | <u>3 [3]</u> | I; PU                 | I/O  | PIO1_17 — General purpose digital input/output pin.        |
| RXD                  |         |        |        |              | -                     | I    | CT16B0_CAP1 — Capture input 1 for 16-bit timer 0.          |
|                      |         |        |        |              | -                     | I    | <b>RXD</b> — Receiver input for USART.                     |
| PIO1_18/CT16B1_CAP1/ | -       | -      | 28     | [3]          | I; PU                 | I/O  | PIO1_18 — General purpose digital input/output pin.        |
| IXD                  |         |        |        |              | -                     | I    | CT16B1_CAP1 — Capture input 1 for 16-bit timer 1.          |
|                      |         |        |        |              | -                     | 0    | <b>TXD</b> — Transmitter output for USART.                 |
| PIO1_19/DTR/SSEL1    | 1       | 2      | 3      | [3]          | I; PU                 | I/O  | PIO1_19 — General purpose digital input/output pin.        |
|                      |         |        |        |              | -                     | 0    | <b>DTR</b> — Data Terminal Ready output for USART.         |
|                      |         |        |        |              | -                     | I/O  | <b>SSEL1</b> — Slave select for SSP1.                      |
| PIO1_20/DSR/SCK1     | -       | 13     | 18     | [3]          | I; PU                 | I/O  | PIO1_20 — General purpose digital input/output pin.        |
|                      |         |        |        |              | -                     | I    | <b>DSR</b> — Data Set Ready input for USART.               |
|                      |         |        |        |              | -                     | I/O  | SCK1 — Serial clock for SSP1.                              |
| PIO1_21/DCD/MISO1    | -       | 26     | 35     | [3]          | I; PU                 | I/O  | PIO1_21 — General purpose digital input/output pin.        |
|                      |         |        |        |              | -                     | I    | <b>DCD</b> — Data Carrier Detect input for USART.          |
|                      |         |        |        |              | -                     | I/O  | MISO1 — Master In Slave Out for SSP1.                      |
| PIO1_22/RI/MOSI1     | -       | 38     | 51     | [3]          | I; PU                 | I/O  | PIO1_22 — General purpose digital input/output pin.        |
|                      |         |        |        |              | -                     | I    | <b>RI</b> — Ring Indicator input for USART.                |
|                      |         |        |        |              | -                     | I/O  | MOSI1 — Master Out Slave In for SSP1.                      |

### 7. Functional description

#### 7.1 On-chip flash programming memory

The LPC11E1x contain 24 kB or 32 kB on-chip flash program memory. The flash can be programmed using In-System Programming (ISP) or In-Application Programming (IAP) via the on-chip boot loader software.

### 7.2 EEPROM

The LPC11E1x contain 500 Byte, 1 kB, 2 kB, or 4 kB of on-chip byte-erasable and byte-programmable EEPROM data memory. The EEPROM can be programmed using In-Application Programming (IAP) via the on-chip boot loader software.

#### 7.3 SRAM

The LPC11E1x contain a total of 4 kB, 6 kB, 8 kB, or 10 kB on-chip static RAM memory.

### 7.4 On-chip ROM

The on-chip ROM contains the boot loader and the following Application Programming Interfaces (APIs):

- In-System Programming (ISP) and In-Application Programming (IAP) support for flash
- IAP support for EEPROM
- Power profiles for configuring power consumption and PLL settings
- 32-bit integer division routines

### 7.5 Memory map

The LPC11E1x incorporates several distinct memory regions, shown in the following figures. <u>Figure 5</u> shows the overall map of the entire address space from the user program viewpoint following reset. The interrupt vector area supports address remapping.

The AHB peripheral area is 2 MB in size and is divided to allow for up to 128 peripherals. The APB peripheral area is 512 kB in size and is divided to allow for up to 32 peripherals. Each peripheral of either type is allocated 16 kB of space. This addressing scheme allows simplifying the address decoding for each peripheral.

#### 32-bit ARM Cortex-M0 microcontroller

#### 7.16.2 System PLL

The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO operates in the range of 156 MHz to 320 MHz. To support this frequency range, an additional divider keeps the CCO within its frequency range while the PLL is providing the desired output frequency. The output divider can be set to divide by 2, 4, 8, or 16 to produce the output clock. The PLL output frequency must be lower than 100 MHz. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset. Software can enable the PLL later. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is 100  $\mu$ s.

#### 7.16.3 Clock output

The LPC11E1x feature a clock output function that routes the IRC oscillator, the system oscillator, the watchdog oscillator, or the main clock to an output pin.

#### 7.16.4 Wake-up process

The LPC11E1x begin operation by using the 12 MHz IRC oscillator as the clock source at power-up and when awakened from Deep power-down mode . This mechanism allows chip operation to resume quickly. If the application uses the main oscillator or the PLL, software must enable these components and wait for them to stabilize. Only then can the system use the PLL and main oscillator as a clock source.

#### 7.16.5 Power control

The LPC11E1x support various power control features. There are four special modes of processor power reduction: Sleep mode, Deep-sleep mode, Power-down mode, and Deep power-down mode. The CPU clock rate can also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This power control mechanism allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals. This register allows fine-tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control.

#### 7.16.5.1 Power profiles

The power consumption in Active and Sleep modes can be optimized for the application through simple calls to the power profile. The power configuration routine configures the LPC11E1x for one of the following power modes:

- Default mode corresponding to power configuration after reset.
- CPU performance mode corresponding to optimized processing capability.
- Efficiency mode corresponding to optimized balance of current consumption and CPU performance.
- Low-current mode corresponding to lowest power consumption.

In addition, the power profile includes routines to select the optimal PLL settings for a given system clock and PLL input clock.

#### 32-bit ARM Cortex-M0 microcontroller

#### CAUTION



If level three Code Read Protection (CRP3) is selected, no future factory testing can be performed on the device.

In addition to the three CRP levels, sampling of pin PIO0\_1 for valid user code can be disabled. For details, see the *LPC11Exx user manual*.

#### 7.16.6.4 APB interface

The APB peripherals are located on one APB bus.

#### 7.16.6.5 AHBLite

The AHBLite connects the CPU bus of the ARM Cortex-M0 to the flash memory, the main static RAM, and the ROM.

#### 7.16.6.6 External interrupt inputs

All GPIO pins can be level or edge sensitive interrupt inputs.

#### 7.17 Emulation and debugging

Debug functions are integrated into the ARM Cortex-M0. Serial wire debug functions are supported in addition to a standard JTAG boundary scan. The ARM Cortex-M0 is configured to support up to four breakpoints and two watch points.

The  $\overrightarrow{\text{RESET}}$  pin selects between the JTAG boundary scan ( $\overrightarrow{\text{RESET}}$  = LOW) and the ARM SWD debug ( $\overrightarrow{\text{RESET}}$  = HIGH). The ARM SWD debug port is disabled while the LPC11E1x is in reset.

To perform boundary scan testing, follow these steps:

- 1. Erase any user code residing in flash.
- 2. Power up the part with the  $\overline{\text{RESET}}$  pin pulled HIGH externally.
- 3. Wait for at least 250  $\mu$ s.
- 4. Pull the RESET pin LOW externally.
- 5. Perform boundary scan operations.
- 6. Once the boundary scan operations are completed, assert the TRST pin to enable the SWD debug mode, and release the RESET pin (pull HIGH).

**Remark:** The JTAG interface cannot be used for debug purposes.

### 9. Static characteristics

#### Table 5. Static characteristics

 $T_{amb} = -40 \ ^{\circ}C$  to +85  $^{\circ}C$ , unless otherwise specified.

| Symbol           | Parameter                               | Conditions                                                                                         |                            | Min          | Typ <u>[1]</u> | Max         | Unit |
|------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------|----------------------------|--------------|----------------|-------------|------|
| $V_{DD}$         | supply voltage (core and external rail) |                                                                                                    |                            | 1.8          | 3.3            | 3.6         | V    |
| I <sub>DD</sub>  | supply current                          | Active mode; $V_{DD} = 3.3 \text{ V}$ ;<br>T <sub>amb</sub> = 25 °C; code                          |                            |              |                |             |      |
|                  |                                         | while(1){}                                                                                         |                            |              |                |             |      |
|                  |                                         | executed from flash;                                                                               |                            |              |                |             |      |
|                  |                                         | system clock = 12 MHz                                                                              | <u>[2][3][4]</u><br>[5][6] | -            | 2              | -           | mA   |
|                  |                                         | system clock = 50 MHz                                                                              | <u>[3][4][5]</u><br>[6][7] | -            | 7              | -           | mA   |
|                  |                                         | Sleep mode;<br>$V_{DD} = 3.3 \text{ V}; \text{ T}_{amb} = 25 \text{ °C};$<br>system clock = 12 MHz | <u>[2][3][4]</u><br>[5][6] | -            | 1              | -           | mA   |
|                  |                                         | Deep-sleep mode; $V_{DD}$ = 3.3 V;<br>T <sub>amb</sub> = 25 °C                                     | [3]                        | -            | 360            | -           | μΑ   |
|                  |                                         | Power-down mode; $V_{DD} = 3.3 \text{ V}$ ;<br>T <sub>amb</sub> = 25 °C                            |                            | -            | 2              | -           | μΑ   |
|                  |                                         | Deep power-down mode;<br>$V_{DD} = 3.3 \text{ V}; \text{ T}_{amb} = 25 \text{ °C}$                 | <u>[8]</u>                 | -            | 220            | -           | nA   |
| Standar          | d port pins, RESET                      |                                                                                                    |                            |              |                |             |      |
| IIL              | LOW-level input current                 | V <sub>I</sub> = 0 V; on-chip pull-up resistor disabled                                            |                            | -            | 0.5            | 10          | nA   |
| IIH              | HIGH-level input<br>current             | $V_I = V_{DD}$ ; on-chip pull-down resistor disabled                                               |                            | -            | 0.5            | 10          | nA   |
| I <sub>OZ</sub>  | OFF-state output<br>current             | $V_O = 0 V$ ; $V_O = V_{DD}$ ; on-chip pull-up/down resistors disabled                             |                            | -            | 0.5            | 10          | nA   |
| VI               | input voltage                           | pin configured to provide a digital function                                                       | <u>[9][10]</u><br>[11]     | 0            | -              | 5.0         | V    |
| Vo               | output voltage                          | output active                                                                                      |                            | 0            | -              | $V_{DD}$    | V    |
| V <sub>IH</sub>  | HIGH-level input voltage                |                                                                                                    |                            | $0.7V_{DD}$  | -              | -           | V    |
| V <sub>IL</sub>  | LOW-level input voltage                 |                                                                                                    |                            | -            | -              | $0.3V_{DD}$ | V    |
| V <sub>hys</sub> | hysteresis voltage                      |                                                                                                    |                            | -            | 0.4            | -           | V    |
| V <sub>OH</sub>  | HIGH-level output                       | 2.0 V $\leq$ V_{DD} $\leq$ 3.6 V; I_{OH} = –4 mA                                                   |                            | $V_{DD}-0.4$ | -              | -           | V    |
|                  | voltage                                 | 1.8 V $\leq$ V <sub>DD</sub> < 2.0 V; I <sub>OH</sub> = $-3$ mA                                    |                            | $V_{DD}-0.4$ | -              | -           | V    |
| V <sub>OL</sub>  | LOW-level output                        | $2.0~V \leq V_{DD} \leq 3.6~V;~I_{OL} = 4~mA$                                                      |                            | -            | -              | 0.4         | V    |
|                  | voltage                                 | 1.8 V $\leq$ V <sub>DD</sub> < 2.0 V; I <sub>OL</sub> = 3 mA                                       |                            | -            | -              | 0.4         | V    |
| I <sub>OH</sub>  | HIGH-level output                       | $V_{OH} = V_{DD} - 0.4 \text{ V};$                                                                 |                            | -4           | -              | -           | mA   |
|                  | current                                 | $2.0~V \leq V_{DD} \leq 3.6~V$                                                                     |                            |              |                |             |      |
|                  |                                         | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.0 \text{ V}$                                           |                            | -3           | -              | -           | mA   |

#### 32-bit ARM Cortex-M0 microcontroller

| $I_{amb} = -40$ °C to +65 °C unless otherwise specified, ADC frequency 4.5 MHZ, $V_{DD} = 2.5$ V to 3.6 V. |                                     |            |             |     |                 |      |  |  |  |
|------------------------------------------------------------------------------------------------------------|-------------------------------------|------------|-------------|-----|-----------------|------|--|--|--|
| Symbol                                                                                                     | Parameter                           | Conditions | Min         | Тур | Мах             | Unit |  |  |  |
| VIA                                                                                                        | analog input voltage                |            | 0           | -   | V <sub>DD</sub> | V    |  |  |  |
| C <sub>ia</sub>                                                                                            | analog input capacitance            |            | -           | -   | 1               | pF   |  |  |  |
| E <sub>D</sub>                                                                                             | differential linearity error        | [1][2      | <u>2]</u> _ | -   | ±1              | LSB  |  |  |  |
| E <sub>L(adj)</sub>                                                                                        | integral non-linearity              | <u>[3</u>  | <u>3]</u>   | -   | ±1.5            | LSB  |  |  |  |
| E <sub>O</sub>                                                                                             | offset error                        | [4         | <u>4]</u> _ | -   | ±3.5            | LSB  |  |  |  |
| E <sub>G</sub>                                                                                             | gain error                          | [5         | <u>5]</u> _ | -   | 0.6             | %    |  |  |  |
| E <sub>T</sub>                                                                                             | absolute error                      | [6         | <u>3]</u>   | -   | ±4              | LSB  |  |  |  |
| R <sub>vsi</sub>                                                                                           | voltage source interface resistance |            | -           | -   | 40              | kΩ   |  |  |  |
| R <sub>i</sub>                                                                                             | input resistance                    | [7][8      | <u>3]</u> _ | -   | 2.5             | MΩ   |  |  |  |

#### Table 6. ADC static characteristics

 $T_{amb} = -40 \text{ }^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$  unless otherwise specified; ADC frequency 4.5 MHz,  $V_{DD} = 2.5 \text{ V}$  to 3.6 V.

[1] The ADC is monotonic, there are no missing codes.

[2] The differential linearity error (E<sub>D</sub>) is the difference between the actual step width and the ideal step width. See Figure 7.

[3] The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See <u>Figure 7</u>.

[4] The offset error (E<sub>O</sub>) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See Figure 7.

[5] The gain error (E<sub>G</sub>) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See <u>Figure 7</u>.

[6] The absolute error  $(E_T)$  is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See Figure 7.

[7]  $T_{amb} = 25 \text{ °C}$ ; maximum sampling frequency  $f_s = 400 \text{kSamples/s}$  and analog input capacitance  $C_{ia} = 1 \text{ pF}$ .

[8] Input resistance  $R_i$  depends on the sampling frequency fs:  $R_i = 1 / (f_s \times C_{ia})$ .

#### **NXP Semiconductors**

# LPC11E1x

#### 32-bit ARM Cortex-M0 microcontroller



### 9.1 BOD static characteristics

### Table 7. BOD static characteristics<sup>[1]</sup>

| $I_{amb} = 25$ °C. |                   |                   |     |      |     |      |  |  |  |  |
|--------------------|-------------------|-------------------|-----|------|-----|------|--|--|--|--|
| Symbol             | Parameter         | Conditions        | Min | Тур  | Max | Unit |  |  |  |  |
| V <sub>th</sub>    | threshold voltage | interrupt level 1 |     |      |     |      |  |  |  |  |
|                    |                   | assertion         | -   | 2.22 | -   | V    |  |  |  |  |
|                    |                   | de-assertion      | -   | 2.35 | -   | V    |  |  |  |  |
|                    |                   | interrupt level 2 |     |      |     |      |  |  |  |  |
|                    |                   | assertion         | -   | 2.52 | -   | V    |  |  |  |  |
|                    |                   | de-assertion      | -   | 2.66 | -   | V    |  |  |  |  |
|                    |                   | interrupt level 3 |     |      |     |      |  |  |  |  |
|                    |                   | assertion         | -   | 2.80 | -   | V    |  |  |  |  |
|                    |                   | de-assertion      | -   | 2.90 | -   | V    |  |  |  |  |
|                    |                   | reset level 0     |     |      |     |      |  |  |  |  |
|                    |                   | assertion         | -   | 1.46 | -   | V    |  |  |  |  |
|                    |                   | de-assertion      | -   | 1.63 | -   | V    |  |  |  |  |
|                    |                   | reset level 1     |     |      |     |      |  |  |  |  |
|                    |                   | assertion         | -   | 2.06 | -   | V    |  |  |  |  |
|                    |                   | de-assertion      | -   | 2.15 | -   | V    |  |  |  |  |
|                    |                   | reset level 2     |     |      |     |      |  |  |  |  |
|                    |                   | assertion         | -   | 2.35 | -   | V    |  |  |  |  |
|                    |                   | de-assertion      | -   | 2.43 | -   | V    |  |  |  |  |
|                    |                   | reset level 3     |     |      |     |      |  |  |  |  |
|                    |                   | assertion         | -   | 2.63 | -   | V    |  |  |  |  |
|                    |                   | de-assertion      | -   | 2.71 | -   | V    |  |  |  |  |
|                    |                   |                   |     |      |     |      |  |  |  |  |

[1] Interrupt levels are selected by writing the level value to the BOD control register BODCTRL, see *the* LPC11Exx user manual.

#### 9.2 Power consumption

Power measurements in Active, Sleep, and Deep-sleep modes were performed under the following conditions (see the *LPC11Exx user manual*):

- Configure all pins as GPIO with pull-up resistor disabled in the IOCON block.
- Configure GPIO pins as outputs using the GPIOnDIR registers.
- Write 0 to all GPIOnDATA registers to drive the outputs LOW.

#### 32-bit ARM Cortex-M0 microcontroller





#### 32-bit ARM Cortex-M0 microcontroller

| Peripheral                             | Typical s<br>mA | supply cu | rrent in | Notes                                                                                                                                                 |  |  |
|----------------------------------------|-----------------|-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                        | n/a             | 12 MHz    | 48 MHz   |                                                                                                                                                       |  |  |
| IRC                                    | 0.27            | -         | -        | System oscillator running; PLL off; independent of main clock frequency.                                                                              |  |  |
| System oscillator at 12 MHz            | 0.22            | -         | -        | IRC running; PLL off; independent of main clock frequency.                                                                                            |  |  |
| Watchdog<br>oscillator at<br>500 kHz/2 | 0.004           | -         | -        | System oscillator running; PLL off; independent of main clock frequency.                                                                              |  |  |
| BOD                                    | 0.051           | -         | -        | Independent of main clock frequency.                                                                                                                  |  |  |
| Main PLL                               | -               | 0.21      | -        | -                                                                                                                                                     |  |  |
| ADC                                    | -               | 0.08      | 0.29     | -                                                                                                                                                     |  |  |
| CLKOUT                                 | -               | 0.12      | 0.47     | Main clock divided by 4 in the CLKOUTDIV register.                                                                                                    |  |  |
| CT16B0                                 | -               | 0.02      | 0.06     | -                                                                                                                                                     |  |  |
| CT16B1                                 | -               | 0.02      | 0.06     | -                                                                                                                                                     |  |  |
| CT32B0                                 | -               | 0.02      | 0.07     | -                                                                                                                                                     |  |  |
| CT32B1                                 | -               | 0.02      | 0.06     | -                                                                                                                                                     |  |  |
| GPIO                                   | -               | 0.23      | 0.88     | GPIO pins configured as outputs and set to<br>LOW. Direction and pin state are maintained if<br>the GPIO is disabled in the SYSAHBCLKCFG<br>register. |  |  |
| IOCONFIG                               | -               | 0.03      | 0.10     | -                                                                                                                                                     |  |  |
| I2C                                    | -               | 0.04      | 0.13     | -                                                                                                                                                     |  |  |
| ROM                                    | -               | 0.04      | 0.15     | -                                                                                                                                                     |  |  |
| SPI0                                   | -               | 0.12      | 0.45     | -                                                                                                                                                     |  |  |
| SPI1                                   | -               | 0.12      | 0.45     | -                                                                                                                                                     |  |  |
| UART                                   | -               | 0.22      | 0.82     | -                                                                                                                                                     |  |  |
| WWDT                                   | -               | 0.02      | 0.06     | Main clock selected as clock source for the WDT.                                                                                                      |  |  |

 Table 8.
 Power consumption for individual analog and digital blocks

#### 32-bit ARM Cortex-M0 microcontroller



#### **10.3 Internal oscillators**

#### Table 12. Dynamic characteristics: IRC

 $T_{amb} = -40 \ ^{\circ}C \ to +85 \ ^{\circ}C; 2.7 \ V \le V_{DD} \le 3.6 \ V^{[1]}.$ 

| Symbol               | Parameter                           | Conditions | Min   | Typ <u>[2]</u> | Max   | Unit |
|----------------------|-------------------------------------|------------|-------|----------------|-------|------|
| f <sub>osc(RC)</sub> | internal RC oscillator<br>frequency | -          | 11.88 | 12             | 12.12 | MHz  |

[1] Parameters are valid over operating temperature range unless otherwise specified.

[2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.



Fig 21. Internal RC oscillator frequency versus temperature

#### Table 13. Dynamic characteristics: Watchdog oscillator

|                       | -                                | -                                                           |        |     |                |     |      |
|-----------------------|----------------------------------|-------------------------------------------------------------|--------|-----|----------------|-----|------|
| Symbol                | Parameter                        | Conditions                                                  |        | Min | Тур <u>[1]</u> | Max | Unit |
| f <sub>osc(int)</sub> | internal oscillator<br>frequency | DIVSEL = 0x1F, FREQSEL = 0x1<br>in the WDTOSCCTRL register; | [2][3] | -   | 7.8            | -   | kHz  |
|                       |                                  | DIVSEL = 0x00, FREQSEL = 0xF<br>in the WDTOSCCTRL register  | [2][3] | -   | 1700           | -   | kHz  |
|                       |                                  |                                                             |        |     |                |     |      |

[1] Typical ratings are not guaranteed. The values listed are at nominal supply voltages.

All information provided in this document is subject to legal disclaimers. © NXP B.V. 2013. All rights reserved.

#### 32-bit ARM Cortex-M0 microcontroller



### 11.4 Reset pad configuration

### 11.5 ADC effective input impedance

A simplified diagram of the ADC input channels can be used to determine the effective input impedance seen from an external voltage source. See <u>Figure 29</u>.



The effective input impedance, R<sub>in</sub>, seen by the external voltage source, V<sub>EXT</sub>, is the parallel impedance of  $((1/f_s \times C_{ia}) + R_{mux} + R_{sw})$  and  $(1/f_s \times C_{io})$ , and can be calculated using Equation 1 with

fs = sampling frequency

Cia = ADC analog input capacitance

R<sub>mux</sub> = analog mux resistance

R<sub>sw</sub> = switch resistance

Cio = pin capacitance

$$R_{in} = \left(\frac{I}{f_s \times C_{ia}} + R_{mux} + R_{sw}\right) \parallel \left(\frac{I}{f_s \times C_{io}}\right)$$
(1)

© NXP B.V. 2013. All rights reserved.

32-bit ARM Cortex-M0 microcontroller



#### Fig 31. Package outline LQFP48 (SOT313-2)

LPC11E1X

Product data sheet

### 15. Revision history

#### Table 20. Revision history **Document ID Release date** Data sheet status **Change notice Supersedes** LPC11E1X v.1.1 Product data sheet 20130924 \_ LPC11E1X v.1 Modifications: Parameters t<sub>er</sub> and f<sub>clk</sub> removed in Table 10. Table 3: Added "5 V tolerant pad" to RESET/PIO0\_0 table note. • • Table 7: Removed BOD interrupt level 0. Added Section 11.5 "ADC effective input impedance". • Programmable glitch filter is enabled by default. See Section 7.7.1. • Table 5 "Static characteristics" added Pin capacitance section. • Table 4 "Limiting values": - Updated V<sub>DD</sub> min and max. - Updated V<sub>I</sub> conditions. Table 10 "EEPROM characteristics": Changed the tprog from 1.1 ms to 2.9 ms; the • EEPROM IAP always does an erase and program, thus the total program time is ter + tprog. LPC11E1X v.1 Product data sheet 20120220 --

#### 32-bit ARM Cortex-M0 microcontroller

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b)

### 17. Contact information

whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

### 16.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I<sup>2</sup>C-bus — logo is a trademark of NXP B.V.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com