



Welcome to E-XFL.COM

#### Understanding <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

Embedded - DSP (Digital Signal Processors) are specialized microprocessors designed to perform complex mathematical computations on digital signals in real-time. Unlike general-purpose processors, DSPs are optimized for high-speed numeric processing tasks, making them ideal for applications that require efficient and precise manipulation of digital data. These processors are fundamental in converting and processing signals in various forms, including audio, video, and communication signals, ensuring that data is accurately interpreted and utilized in embedded systems.

#### Applications of <u>Embedded - DSP (Digital</u> <u>Signal Processors)</u>

#### Details

| Product Status          | Active                                                                         |
|-------------------------|--------------------------------------------------------------------------------|
| Туре                    | SC3850 Single Core                                                             |
| Interface               | Ethernet, I <sup>2</sup> C, PCI, RGMII, Serial RapidIO, SGMII, SPI, UART/USART |
| Clock Rate              | 1GHz                                                                           |
| Non-Volatile Memory     | ROM (96kB)                                                                     |
| On-Chip RAM             | 576kB                                                                          |
| Voltage - I/O           | 2.50V                                                                          |
| Voltage - Core          | 1.00V                                                                          |
| Operating Temperature   | -40°C ~ 105°C                                                                  |
| Mounting Type           | Surface Mount                                                                  |
| Package / Case          | 783-BBGA, FCBGA                                                                |
| Supplier Device Package | 783-FCPBGA (29x29)                                                             |
| Purchase URL            | https://www.e-xfl.com/pro/item?MUrl=&PartUrl=msc8251tag1000b                   |
|                         |                                                                                |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# **Table of Contents**

| 1 | Pin A | ssignment4                                             |
|---|-------|--------------------------------------------------------|
|   | 1.1   | FC-PBGA Ball Layout Diagram                            |
|   | 1.2   | Signal List By Ball Location                           |
| 2 | Elect | rical Characteristics                                  |
|   | 2.1   | Maximum Ratings                                        |
|   | 2.2   | Recommended Operating Conditions                       |
|   | 2.3   | Thermal Characteristics                                |
|   | 2.4   | CLKIN Requirements                                     |
|   | 2.5   | DC Electrical Characteristics                          |
|   | 2.6   | AC Timing Characteristics                              |
| 3 | Hard  | ware Design Considerations                             |
|   | 3.1   | Power Supply Ramp-Up Sequence53                        |
|   | 3.2   | PLL Power Supply Design Considerations                 |
|   | 3.3   | Clock and Timing Signal Board Layout Considerations 57 |
|   | 3.4   | SGMII AC-Coupled Serial Link Connection Example57      |
|   | 3.5   | Connectivity Guidelines                                |
|   | 3.6   | Guide to Selecting Connections for Remote Power        |
|   |       | Supply Sensing64                                       |
| 4 | Orde  | ring Information64                                     |
| 5 | Pack  | age Information65                                      |
| 6 | Produ | uct Documentation                                      |
| 7 | Revis | sion History                                           |

### List of Figures

| Figure 1. | MSC8251 Block Diagram 3                                 |
|-----------|---------------------------------------------------------|
| Figure 2. | StarCore SC3850 DSP Subsystem Block Diagram 3           |
| Figure 3. | MSC8251 FC-PBGA Package, Top View 4                     |
| Figure 4. | Differential Voltage Definitions for Transmitter or     |
|           | Receiver                                                |
| Figure 5. | Receiver of SerDes Reference Clocks                     |
| Figure 6. | SerDes Transmitter and Receiver Reference Circuits . 30 |
| Figure 7. | Differential Reference Clock Input DC Requirements      |
|           | (External DC-Coupled) 30                                |
| Figure 8. | Differential Reference Clock Input DC Requirements      |
|           | (External AC-Coupled) 31                                |
| Figure 9. | Single-Ended Reference Clock Input DC Requirements 31   |

| Figure 10.SGMII Transmitter DC Measurement Circuit 34                 |
|-----------------------------------------------------------------------|
| Figure 11.DDR2 and DDR3 SDRAM Interface Input Timing                  |
| Diagram                                                               |
| Figure 12.MCK to MDQS Timing                                          |
| Figure 13.DDR SDRAM Output Timing                                     |
| Figure 14.DDR2 and DDR3 Controller Bus AC Test Load 39                |
| Figure 15.DDR2 and DDR3 SDRAM Differential Timing                     |
| Specifications                                                        |
| Figure 16.Differential Measurement Points for Rise and Fall Time 41   |
| Figure 17.Single-Ended Measurement Points for Rise and Fall Time      |
| Matching                                                              |
| Figure 18. Single Frequency Sinusoidal Jitter Limits                  |
| Figure 19.SGMII AC Test/Measurement Load                              |
| Figure 20.TDM Receive Signals                                         |
| Figure 21.TDM Transmit Signals                                        |
| Figure 22.TDM AC Test Load                                            |
| Figure 23.Timer AC Test Load                                          |
| Figure 24.MII Management Interface Timing                             |
| Figure 25.RGMII AC Timing and Multiplexing                            |
| Figure 26.SPI AC Test Load 49                                         |
| Figure 27.SPI AC Timing in Slave Mode (External Clock) 49             |
| Figure 28.SPI AC Timing in Master Mode (Internal Clock) 50            |
| Figure 29.Test Clock Input Timing                                     |
| Figure 30.Boundary Scan (JTAG) Timing                                 |
| Figure 31.Test Access Port Timing                                     |
| Figure 32.TRST Timing                                                 |
| Figure 33.Supply Ramp-Up Sequence with V <sub>DD</sub> Ramping Before |
| V <sub>DDIO</sub> and CLKIN Starting With V <sub>DDIO</sub>           |
| Figure 34. Supply Ramp-Up Sequence                                    |
| Figure 35.Reset Connection in Functional Application                  |
| Figure 36.Reset Connection in Debugger Application                    |
| Figure 37.PLL Supplies                                                |
| Figure 38.SerDes PLL Supplies                                         |
| Figure 39.4-Wire AC-Coupled SGMII Serial Link Connection              |
| Example                                                               |
| Figure 40.MSC8251 Mechanical Information, 783-ball FC-PBGA            |
| Package                                                               |
| -                                                                     |



Figure 1. MSC8251 Block Diagram



Figure 2. StarCore SC3850 DSP Subsystem Block Diagram

| Ball Number | Signal Name <sup>1,2</sup>   | Pin Type <sup>10</sup> | Power Rail<br>Name |
|-------------|------------------------------|------------------------|--------------------|
| E17         | M2DQ56                       | I/O                    | GVDD2              |
| E18         | M2DQ57                       | I/O                    | GVDD2              |
| E19         | M2DQS7                       | I/O                    | GVDD2              |
| E20         | Reserved                     | NC                     | —                  |
| E21         | Reserved                     | NC                     | —                  |
| E22         | Reserved                     | NC                     | —                  |
| E23         | SXPVDD1                      | Power                  | N/A                |
| E24         | SXPVSS1                      | Ground                 | N/A                |
| E25         | SR1_PLL_AGND <sup>9</sup>    | Ground                 | SXCVSS1            |
| E26         | SR1_PLL_AVDD <sup>9</sup>    | Power                  | SXCVDD1            |
| E27         | SXCVSS1                      | Ground                 | N/A                |
| E28         | SXCVDD1                      | Power                  | N/A                |
| F1          | VSS                          | Ground                 | N/A                |
| F2          | GVDD2                        | Power                  | N/A                |
| F3          | M2DQ16                       | I/O                    | GVDD2              |
| F4          | VSS                          | Ground                 | N/A                |
| F5          | GVDD2                        | Power                  | N/A                |
| F6          | M2DQ17                       | I/O                    | GVDD2              |
| F7          | VSS                          | Ground                 | N/A                |
| F8          | GVDD2                        | Power                  | N/A                |
| F9          | M2BA2                        | 0                      | GVDD2              |
| F10         | VSS                          | Ground                 | N/A                |
| F11         | GVDD2                        | Power                  | N/A                |
| F12         | M2A4                         | 0                      | GVDD2              |
| F13         | VSS                          | Ground                 | N/A                |
| F14         | GVDD2                        | Power                  | N/A                |
| F15         | M2DQ42                       | I/O                    | GVDD2              |
| F16         | VSS                          | Ground                 | N/A                |
| F17         | GVDD2                        | Power                  | N/A                |
| F18         | M2DQ58                       | I/O                    | GVDD2              |
| F19         | M2DQS7                       | I/O                    | GVDD2              |
| F20         | GVDD2                        | Power                  | N/A                |
| F21         | SXPVDD1                      | Power                  | N/A                |
| F22         | SXPVSS1                      | Ground                 | N/A                |
| F23         | SR1_TXD2/SG1_TX <sup>4</sup> | 0                      | SXPVDD1            |
| F24         | SR1_TXD2/SG1_TX <sup>4</sup> | 0                      | SXPVDD1            |
| F25         | SXCVDD1                      | Power                  | N/A                |
| F26         | SXCVSS1                      | Ground                 | N/A                |
| F27         | SR1_RXD2/SG1_RX <sup>4</sup> | I                      | SXCVDD1            |
| F28         | SR1_RXD2/SG1_RX <sup>4</sup> | I                      | SXCVDD1            |
| G1          | M2DQS2                       | I/O                    | GVDD2              |
| G2          | M2DQS2                       | I/O                    | GVDD2              |
| G3          | M2DQ19                       | I/O                    | GVDD2              |
| G4          | M2DM2                        | 0                      | GVDD2              |
| G5          | M2DQ21                       | I/O                    | GVDD2              |
| G6          | M2DQ22                       | I/O                    | GVDD2              |

### Table 1. Signal List by Ball Number (continued)

| Ball Numbe                                    | er                                     | Signal Name <sup>1,2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Pin Type <sup>10</sup>                                          | Power Rail<br>Name                     |
|-----------------------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|----------------------------------------|
| AH17                                          |                                        | M1DQS6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I/O                                                             | GVDD1                                  |
| AH18                                          |                                        | M1DQS6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I/O                                                             | GVDD1                                  |
| AH19                                          |                                        | M1DQ48                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I/O                                                             | GVDD1                                  |
| AH20                                          |                                        | M1DQ49                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I/O                                                             | GVDD1                                  |
| AH21                                          |                                        | VSS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Ground                                                          | N/A                                    |
| AH22                                          |                                        | TDM0RCK/GE2_RD2 <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I/O                                                             | NVDD                                   |
| AH23                                          |                                        | TDM0RDT/GE2_RD3 <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I/O                                                             | NVDD                                   |
| AH24                                          |                                        | TDM0TSN/GE2_RD0 <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I/O                                                             | NVDD                                   |
| AH25                                          |                                        | TDM1RCK/GE2_RD1 <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I/O                                                             | NVDD                                   |
| AH26                                          |                                        | TDM3TDT/GE1_RD3 <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I/O                                                             | NVDD                                   |
| AH27                                          |                                        | TDM3TCK/GE1_RD2 <sup>3</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I                                                               | NVDD                                   |
| AH28                                          |                                        | VSS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Ground                                                          | N/A                                    |
| Notes: 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7. | for<br>Sig<br>Sel<br>Sel<br>Cha<br>Ope | served signals should be disconnected for compatibility with future revisions of the manufacturing and test purposes only. The assigned signal name is used to indica connected (Reserved), pulled down (VSS), or pulled up (VDD). nal function during power-on reset is determined by the RCW source type. ection of TDM versus RGMII functionality is determined by the RCW bit values. ection of RapidIO, SGMII, and PCI Express functionality is determined by the RCW bit values. Fuer in the <i>MSC8251 Reference Manual</i> . en-drain signal. | ate whether the signa<br>W bit values.<br>or configuration deta | al must be<br>ils, see the <i>GPIO</i> |
| 8.                                            | pro                                    | signals with GPIO functionality, the open-drain and internal 20 K $\Omega$ pull-up resisto gramming. See the GPIO chapter of the MSC8251 Reference Manual for configure                                                                                                                                                                                                                                                                                                                                                                               | ration details.                                                 | , ,                                    |
| •                                             | <u> </u>                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | · · · · · · · · · · · · · · · · · · ·                           | and a factor film                      |

#### Table 1. Signal List by Ball Number (continued)

Connect to power supply via external filter. See Section 3.2, *PLL Power Supply Design Considerations* for details.
 Pin types are: Ground = all VSS connections; Power = all VDD connections; I = Input; O = Output; I/O = Input/Output; NC =

not connected.

#### **Recommended Operating Conditions** 2.2

Table 3 lists recommended operating conditions. Proper device operation outside of these conditions is not guaranteed.

| Rating                                                                           | Symbol                                  | Min                                                                                   | Nominal                                | Мах                                       | Unit           |
|----------------------------------------------------------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------|----------------------------------------|-------------------------------------------|----------------|
| Core supply voltage                                                              | V <sub>DD</sub>                         | 0.97                                                                                  | 1.0                                    | 1.05                                      | V              |
| M3 memory supply voltage                                                         | V <sub>DDM3</sub>                       | 0.97                                                                                  | 1.0                                    | 1.05                                      | V              |
| DDR memory supply voltage<br>• DDR2 mode<br>• DDR3 mode<br>DDR reference voltage | V <sub>DDDDR</sub><br>MV <sub>REF</sub> | 1.7<br>1.425<br>0.49 × V <sub>DDDDR</sub>                                             | 1.8<br>1.5<br>0.5 × V <sub>DDDDR</sub> | 1.9<br>1.575<br>0.51 × V <sub>DDDDR</sub> | V<br>V<br>V    |
| I/O voltage excluding DDR and RapidIO lines                                      | V <sub>DDIO</sub>                       | 2.375                                                                                 | 2.5                                    | 2.625                                     | V              |
| Rapid I/O pad voltage                                                            | V <sub>DDSXP</sub>                      | 0.97                                                                                  | 1.0                                    | 1.05                                      | V              |
| Rapid I/O core voltage                                                           | V <sub>DDSXC</sub>                      | 0.97                                                                                  | 1.0                                    | 1.05                                      | V              |
| Operating temperature range:<br>• Standard<br>• Higher<br>• Extended             | TJ<br>TJ<br>TA<br>TJ                    | 0<br>0<br>40<br>                                                                      |                                        | 90<br>105<br>—<br>105                     | 0°<br>0°<br>0° |
| Typical power: 1 GHz at 1.0 V <sup>1</sup>                                       | P                                       | —                                                                                     | 2.91                                   | _                                         | W              |
| One core runn                                                                    | ing at 1 GHz, Core                      | or a device running under<br>voltage at 1V, 75% utiliza<br>800 MHz, 50% utilization ( | ation (50% control/50% E               |                                           |                |

| Table 3. Recommended Operating Conditions | Table 3. | Recommended | Operating | Conditions |
|-------------------------------------------|----------|-------------|-----------|------------|
|-------------------------------------------|----------|-------------|-----------|------------|

M3 Memory 50% utilized, PCI Express controller disabled, TDM enabled 20% loading, Serial RapidIO controller disabled.

1 RGMII at 1 Gbps 50% loading.

A junction temperature of 60°C.

#### 2.3 **Thermal Characteristics**

Table 4 describes thermal characteristics of the MSC8251 for the FC-PBGA packages.

| Table 4. Therma | I Characteristics | for the MSC8251 |
|-----------------|-------------------|-----------------|
|-----------------|-------------------|-----------------|

| Characteristic                                                              |                                                            | Symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | FC-PBGA<br>29 × 29 mm <sup>2</sup> |                       | l la it                       |      |
|-----------------------------------------------------------------------------|------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------------------|-------------------------------|------|
|                                                                             | Gharacteristic                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Symbol -                           | Natural<br>Convection | 200 ft/min<br>(1 m/s) airflow | Unit |
| Junction-to-ambient <sup>1, 2</sup> R <sub>0JA</sub> 18 12 °C/              |                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                    |                       |                               | °C/W |
| Junction-to-ambient, four-layer board <sup>1, 2</sup> R <sub>θJA</sub> 13 9 |                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | °C/W                               |                       |                               |      |
| Junction-                                                                   | lunction-to-board (bottom) <sup>3</sup> R <sub>θJB</sub> 5 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | °C/W                               |                       |                               |      |
| Junction-                                                                   | Inction-to-case <sup>4</sup> R <sub>0JC</sub> 0.6          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                    | °C/W                  |                               |      |
| Notes:                                                                      | 1.<br>2.<br>3.<br>4.                                       | Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.<br>Junction-to-ambient thermal resistance determined per JEDEC JESD51-3 and JESDC51-6. Thermal test board meets JEDEC specification for the specified package.<br>Junction-to-board thermal resistance determined per JEDEC JESD 51-8. Thermal test board meets JEDEC specification for the specified package. |                                    |                       |                               |      |

## 2.4 CLKIN Requirements

Table 5 summarizes the required characteristics for the CLKIN signal.

| Table 5. CLKIN Requiren | nents |
|-------------------------|-------|
|-------------------------|-------|

| Symbol                                                                                  | Min | Тур                                                    | Max                                                    | Unit                                                                                                                                                                                                                                                                                                                                                             | Notes                                                  |  |  |
|-----------------------------------------------------------------------------------------|-----|--------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|--|
| —                                                                                       | 40  | —                                                      | 60                                                     | %                                                                                                                                                                                                                                                                                                                                                                | 2                                                      |  |  |
| —                                                                                       | 1   | —                                                      | 4                                                      | V/ns                                                                                                                                                                                                                                                                                                                                                             | 3                                                      |  |  |
| —                                                                                       | _   | —                                                      | ±150                                                   | ps                                                                                                                                                                                                                                                                                                                                                               | —                                                      |  |  |
| —                                                                                       | _   | —                                                      | 500                                                    | KHz                                                                                                                                                                                                                                                                                                                                                              | 4                                                      |  |  |
| $\Delta V_{AC}$                                                                         | 1.5 | —                                                      | —                                                      | V                                                                                                                                                                                                                                                                                                                                                                | —                                                      |  |  |
| C <sub>IN</sub>                                                                         | —   | —                                                      | 15                                                     | pf                                                                                                                                                                                                                                                                                                                                                               | —                                                      |  |  |
| Notes: 1. For clock frequencies, see the Clock chapter in the MSC8251 Reference Manual. |     |                                                        |                                                        |                                                                                                                                                                                                                                                                                                                                                                  |                                                        |  |  |
|                                                                                         |     | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ | -         40         -         60           -         1         -         4           -         -         -         4           -         -         -         4           -         -         -         500 $\Delta V_{AC}$ 1.5         -         - $C_{IN}$ -         -         15           Vock chapter in the MSC8251 Reference Manual.         -         15 | $\begin{array}{c c c c c c c c c c c c c c c c c c c $ |  |  |

2. Measured at the rising edge and/or the falling edge at  $V_{DDIO}/2$ .

3. Slew rate as measured from ±20% to 80% of voltage swing at clock input.

4. Phase noise is calculated as FFT of TIE jitter.

## 2.5 DC Electrical Characteristics

This section describes the DC electrical characteristics for the MSC8251.

## 2.5.1 DDR SDRAM DC Electrical Characteristics

This section describes the DC electrical specifications for the DDR SDRAM interface of the MSC8251.

Note: DDR2 SDRAM uses  $V_{DDDDR}(typ) = 1.8 V$  and DDR3 SDRAM uses  $V_{DDDDR}(typ) = 1.5 V$ .

### 2.5.1.1 DDR2 (1.8 V) SDRAM DC Electrical Characteristics

Table 6 provides the recommended operating conditions for the DDR SDRAM controller when interfacing to DDR2 SDRAM.

Note: At recommended operating conditions (see Table 3) with  $V_{DDDDR} = 1.8$  V.

| Parameter/Condition                                  | Symbol            | Min                       | Max                       | Unit | Notes   |
|------------------------------------------------------|-------------------|---------------------------|---------------------------|------|---------|
| I/O reference voltage                                | MV <sub>REF</sub> | $0.49 \times V_{DDDDR}$   | $0.51 \times V_{DDDDR}$   | V    | 2, 3, 4 |
| Input high voltage                                   | V <sub>IH</sub>   | MV <sub>REF</sub> + 0.125 | V <sub>DDDDR</sub> + 0.3  | V    | 5       |
| Input low voltage                                    | V <sub>IL</sub>   | -0.3                      | MV <sub>REF</sub> - 0.125 | V    | 5       |
| I/O leakage current                                  | I <sub>OZ</sub>   | -50                       | 50                        | μA   | 6       |
| Output high current ( $V_{OUT}$ (VOH) = 1.37 V)      | I <sub>ОН</sub>   | -13.4                     | —                         | mA   | 7       |
| Output low current (V <sub>OUT</sub> (VOL) = 0.33 V) | I <sub>OL</sub>   | 13.4                      | _                         | mA   | 7       |

#### Table 6. DDR2 SDRAM Interface DC Electrical Characteristics

Notes: 1. V<sub>DDDDR</sub> is expected to be within 50 mV of the DRAM V<sub>DD</sub> supply voltage at all times. The DRAM and memory controller can use the same or different sources.

2.  $MV_{REF}$  is expected to be equal to  $0.5 \times V_{DDDDR}$ , and to track  $V_{DDDDR}$  DC variations as measured at the receiver. Peak-to-peak noise on  $MV_{REF}$  may not exceed ±2% of the DC value.

V<sub>TT</sub> is not applied directly to the device. It is the supply to which far end signal termination is made and is expected to be equal to MV<sub>REF</sub> with a minimum value of MV<sub>REF</sub> – 0.4 and a maximum value of MV<sub>REF</sub> + 0.04 V. V<sub>TT</sub> should track variations in the DC-level of MV<sub>REF</sub>.

- 4. The voltage regulator for  $\text{MV}_{\text{REF}}$  must be able to supply up to 300  $\mu\text{A}.$
- 5. Input capacitance load for DQ, DQS, and DQS signals are available in the IBIS models.
- 6. Output leakage is measured with all outputs are disabled, 0 V  $\leq$  V<sub>OUT</sub>  $\leq$  V<sub>DDDDR</sub>.
- 7. Refer to the IBIS model for the complete output IV curve characteristics.

### 2.5.1.4 DDR Reference Current Draw

Table 9 lists the current draw characteristics for MV<sub>REF</sub>.

Note: Values when used at recommended operating conditions (see Table 3).

| Parameter / Condition                                               | Symbol              | Min | Max        | Unit     |
|---------------------------------------------------------------------|---------------------|-----|------------|----------|
| Current draw for MV <sub>REFn</sub><br>• DDR2 SDRAM<br>• DDR3 SDRAM | I <sub>MVREFn</sub> |     | 300<br>250 | μΑ<br>μΑ |

#### Table 9. Current Draw Characteristics for MV<sub>REF</sub>

## 2.5.2 High-Speed Serial Interface (HSSI) DC Electrical Characteristics

The MSC8251 features an HSSI that includes two 4-channel SerDes ports used for high-speed serial interface applications (PCI Express, Serial RapidIO interfaces, and SGMII). This section and its subsections describe the common portion of the SerDes DC, including the DC requirements for the SerDes reference clocks and the SerDes data lane transmitter (Tx) and receiver (Rx) reference circuits. The data lane circuit specifications are specific for each supported interface, and they have individual subsections by protocol. The selection of individual data channel functionality is done via the Reset Configuration Word High Register (RCWHR) SerDes Protocol selection fields (S1P and S2P). Specific AC electrical characteristics are defined in Section 2.6.2, "HSSI AC Timing Specifications."

### 2.5.2.1 Signal Term Definitions

The SerDes interface uses differential signalling to transfer data across the serial link. This section defines terms used in the description and specification of differential signals. Figure 4 shows how the signals are defined. For illustration purposes only, one SerDes lane is used in the description. Figure 4 shows the waveform for either a transmitter output (SR[1–2]\_TX and  $\overline{SR[1–2]}_TX$ ) or a receiver input (SR[1–2]\_RX and  $\overline{SR[1–2]}_RX$ ). Each signal swings between A volts and B volts where A > B.



Figure 4. Differential Voltage Definitions for Transmitter or Receiver

Using this waveform, the definitions are listed in Table 10. To simplify the illustration, the definitions assume that the SerDes transmitter and receiver operate in a fully symmetrical differential signalling environment.

| Term                                                                            | Definition                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Single-Ended Swing                                                              | The transmitter output signals and the receiver input signals $SR[1-2]_TX$ , $\overline{SR[1-2]_TX}$ , $SR[1-2]_RX$ and $\overline{SR[1-2]_RX}$ each have a peak-to-peak swing of A – B volts. This is also referred to as each signal wire's single-ended swing.                                                                                                                                                                                                                                                                                                                                                                    |
| Differential Output Voltage, V <sub>OD</sub> (or<br>Differential Output Swing): | The differential output voltage (or swing) of the transmitter, V <sub>OD</sub> , is defined as the difference of the two complimentary output voltages: $V_{SR[1-2]_TX} - V_{\overline{SR[1-2]_TX}}$ . The V <sub>OD</sub> value can be either positive or negative.                                                                                                                                                                                                                                                                                                                                                                 |
| Differential Input Voltage, V <sub>ID</sub> (or<br>Differential Input Swing)    | The differential input voltage (or swing) of the receiver, $V_{ID}$ , is defined as the difference of the two complimentary input voltages: $V_{SR[1-2]_RX} - V_{\overline{SR[1-2]_RX}}$ . The $V_{ID}$ value can be either positive or negative.                                                                                                                                                                                                                                                                                                                                                                                    |
| Differential Peak Voltage, V <sub>DIFFp</sub>                                   | The peak value of the differential transmitter output signal or the differential receiver input signal is defined as the differential peak voltage, $V_{DIFFp} =  A - B $ volts.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Differential Peak-to-Peak, V <sub>DIFFp-p</sub>                                 | Since the differential output signal of the transmitter and the differential input signal of the receiver each range from A – B to –(A – B) volts, the peak-to-peak value of the differential transmitter output signal or the differential receiver input signal is defined as differential peak-to-peak voltage, $V_{DIFFp-p} = 2 \times V_{DIFFp} = 2 \times  (A - B) $ volts, which is twice the differential swing in amplitude, or twice of the differential peak. For example, the output differential peak-peak voltage can also be calculated as $V_{TX-DIFFp-p} = 2 \times  V_{OD} $ .                                     |
| Differential Waveform                                                           | The differential waveform is constructed by subtracting the inverting signal ( $\overline{SR[1-2]}_{X}$ , for example) from the non-inverting signal ( $\overline{SR[1-2]}_{X}$ , for example) within a differential pair. There is only one signal trace curve in a differential waveform. The voltage represented in the differential waveform is not referenced to ground. Refer to Figure 16 as an example for differential waveform.                                                                                                                                                                                            |
| Common Mode Voltage, V <sub>cm</sub>                                            | The common mode voltage is equal to half of the sum of the voltages between each conductor of a balanced interchange circuit and ground. In this example, for SerDes output,<br>$V_{cm_out} = (V_{SR[1-2]_TX} + V_{SR[1-2]_TX}) \div 2 = (A + B) \div 2$ , which is the arithmetic mean of the two complimentary output voltages within a differential pair. In a system, the common mode voltage may often differ from one component's output to the other's input. It may be different between the receiver input and driver output circuits within the same component. It is also referred to as the DC offset on some occasions. |

#### Table 10. Differential Signal Definitions

To illustrate these definitions using real values, consider the example of a current mode logic (CML) transmitter that has a common mode voltage of 2.25 V and outputs, TD and TD. If these outputs have a swing from 2.0 V to 2.5 V, the peak-to-peak voltage swing of each signal (TD or TD) is 500 mV p-p, which is referred to as the single-ended swing for each signal. Because the differential signaling environment is fully symmetrical in this example, the transmitter output differential swing (V<sub>OD</sub>) has the same amplitude as each signal single-ended swing. The differential output signal ranges between 500 mV and -500 mV. In other words, V<sub>OD</sub> is 500 mV in one phase and -500 mV in the other phase. The peak differential voltage (V<sub>DIFFp</sub>) is 500 mV. The peak-to-peak differential voltage (V<sub>DIFFp</sub>) is 1000 mV p-p.

### 2.5.2.2 SerDes Reference Clock Receiver Characteristics

The SerDes reference clock inputs are applied to an internal PLL whose output creates the clock used by the corresponding SerDes lanes. The SerDes reference clock inputs are SR1\_REF\_CLK/SR1\_REF\_CLK or SR2\_REF\_CLK/SR2\_REF\_CLK. Figure 5 shows a receiver reference diagram of the SerDes reference clocks.



Figure 5. Receiver of SerDes Reference Clocks

The characteristics of the clock signals are as follows:

- The supply voltage requirements for V<sub>DDSXC</sub> are as specified in Table 3.
- The SerDes reference clock receiver reference circuit structure is as follows:
  - The SR[1–2]\_REF\_CLK and SR[1–2]\_REF\_CLK are internally AC-coupled differential inputs as shown in Figure 5. Each differential clock input (SR[1–2]\_REF\_CLK or SR[1–2]\_REF\_CLK) has on-chip 50-Ω termination to GND<sub>SXC</sub> followed by on-chip AC-coupling.
  - The external reference clock driver must be able to drive this termination.
  - The SerDes reference clock input can be either differential or single-ended. Refer to the differential mode and single-ended mode descriptions below for detailed requirements.
- The maximum average current requirement also determines the common mode voltage range.
  - When the SerDes reference clock differential inputs are DC coupled externally with the clock driver chip, the maximum average current allowed for each input pin is 8 mA. In this case, the exact common mode input voltage is not critical as long as it is within the range allowed by the maximum average current of 8 mA because the input is AC-coupled on-chip.
  - This current limitation sets the maximum common mode input voltage to be less than 0.4 V (0.4 V / 50 = 8 mA) while the minimum common mode input level is 0.1 V above GND<sub>SXC</sub>. For example, a clock with a 50/50 duty cycle can be produced by a clock driver with output driven by its current source from 0 mA to 16 mA (0–0.8 V), such that each phase of the differential input has a single-ended swing from 0 V to 800 mV with the common mode voltage at 400 mV.
  - If the device driving the SR[1–2]\_REF\_CLK and  $\overline{SR[1-2]}_REF_CLK$  inputs cannot drive 50 Ω to GND<sub>SXC</sub> DC or the drive strength of the clock driver chip exceeds the maximum input current limitations, it must be AC-coupled externally.
- The input amplitude requirement is described in detail in the following sections.

## 2.5.2.3 SerDes Transmitter and Receiver Reference Circuits

Figure 6 shows the reference circuits for SerDes data lane transmitter and receiver.



Note: The [1–2] indicates the specific SerDes Interface (1 or 2) and the m indicates the specific channel within that interface (0,1,2,3). Actual signals are assigned by the HRCW assignments at reset (see **Chapter 5**, *Reset* in the reference manual for details)

Figure 6. SerDes Transmitter and Receiver Reference Circuits

## 2.5.3 DC-Level Requirements for SerDes Interfaces

The following subsections define the DC-level requirements for the SerDes reference clocks, the PCI Express data lines, the Serial RapidIO data lines, and the SGMII data lines.

### 2.5.3.1 DC-Level Requirements for SerDes Reference Clocks

The DC-level requirement for the SerDes reference clock inputs is different depending on the signaling mode used to connect the clock driver chip and SerDes reference clock inputs, as described below:

- Differential Mode
  - The input amplitude of the differential clock must be between 400 mV and 1600 mV differential peak-peak (or between 200 mV and 800 mV differential peak). In other words, each signal wire of the differential pair must have a single-ended swing of less than 800 mV and greater than 200 mV. This requirement is the same for both external DC-coupled or AC-coupled connection.
  - For an external DC-coupled connection, the maximum average current requirements sets the requirement for average voltage (common mode voltage) as between 100 mV and 400 mV. Figure 7 shows the SerDes reference clock input requirement for DC-coupled connection scheme.







#### Figure 10. SGMII Transmitter DC Measurement Circuit

Table 16 describes the SGMII SerDes receiver AC-coupled DC electrical characteristics.

| Table 16. SGM | III DC Receiver | <b>Electrical Ch</b> | naracteristics <sup>5</sup> |
|---------------|-----------------|----------------------|-----------------------------|
|---------------|-----------------|----------------------|-----------------------------|

|                       | Parameter                                                                          | Symbol                  | Min | Тур | Max  | Unit | Notes |
|-----------------------|------------------------------------------------------------------------------------|-------------------------|-----|-----|------|------|-------|
| DC Input volt         | tage range                                                                         | _                       |     | N/A | 1    | _    | 1     |
| Input<br>differential | SRDSnCR4[EICE{12:10}] = 0b001 for SGMII1<br>SRDSnCR4[EICF{4:2}] = 0b001 for SGMII2 | V <sub>RX_DIFFp-p</sub> | 100 | _   | 1200 | mV   | 2, 4  |
| voltage               | SRDSnCR4[EICE{12:10}] = 0b100 for SGMII1<br>SRDSnCR4[EICF{4:2}] = 0b100 for SGMII2 |                         | 175 | —   |      |      |       |
| Loss of signal        | SRDSnCR4[EICE{12:10}] = 0b001 for SGMII1<br>SRDSnCR4[EICF{4:2}] = 0b001 for SGMII2 | VLOS                    | 30  | —   | 100  | mV   | 3, 4  |
| threshold             | SRDSnCR4[EICE{12:10}] = 0b100 for SGMII1<br>SRDSnCR4[EICF{4:2}] = 0b100 for SGMII2 |                         | 65  | _   | 175  |      |       |
| Receiver diffe        | erential input impedance                                                           | Z <sub>RX_DIFF</sub>    | 80  | _   | 120  | W    | _     |

**tes: 1.** Input must be externally AC-coupled.

2.  $V_{RX\_DIFFp-p}$  is also referred to as peak-to-peak input differential voltage.

3. The concept of this parameter is equivalent to the Electrical Idle Detect Threshold parameter in the PCI Express interface. Refer to the PCI Express Differential Receiver (RX) Input Specifications section of the PCI Express Specification document. for details.

4. The values for SGMII1 and SGMII2 are selected in the SRDS control registers.

5. The supply voltage is 1.0 V.

#### Table 21. DDR SDRAM Output AC Timing Specifications (continued)

|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                               | Parameter                                  | Symbol <sup>1</sup>          | Min                       | Max            | Unit  | Notes                          |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------------|---------------------------|----------------|-------|--------------------------------|--|
| Notes: 1. The symbols used for timing specifications follow the pattern of t <sub>(first two letters of functional block)(signal)(state) (reference)(state) for inputs and t<sub>(first two letters of functional block)(reference)(state)(signal)(state) for outputs. Output hold time can be read as DDR timing (DD) from the rising or falling edge of the reference clock (KH or KL) until the output went invalid (AX or DX). For example, t<sub>DDKHAS</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K) goes from the high (H) state until outputs (A) are setup (S) or output valid time. Also, t<sub>DDKLDX</sub> symbolizes DDR timing (DD) for the time t<sub>MCK</sub> memory clock reference (K)</sub></sub> |                                                                                                                                                                                               |                                            |                              |                           |                |       | timing<br>ample,<br>il outputs |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <ul> <li>goes low (L) until data outputs (D) are invalid (X) or data output hold time.</li> <li>All MCK/MCK referenced measurements are made from the crossing of the two signals.</li> </ul> |                                            |                              |                           |                |       |                                |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 3.                                                                                                                                                                                            | ADDR/CMD includes all DDR SDRAM outpu      | it signals except            | MCK/MCK, MCS, and         | MDQ/MECC/MDM/M | IDQS. |                                |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4.                                                                                                                                                                                            |                                            |                              |                           |                |       |                                |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 5.                                                                                                                                                                                            | •                                          |                              |                           |                |       |                                |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 6.                                                                                                                                                                                            | At recommended operating conditions with V | / <sub>DDDDR</sub> (1.5 V or | <sup>-</sup> 1,8 V) ± 5%. | •              |       |                                |  |

**Note:** For the ADDR/CMD setup and hold specifications in Table 21, it is assumed that the clock control register is set to adjust the memory clocks by <sup>1</sup>/<sub>2</sub> applied cycle.

Figure 12 shows the DDR SDRAM output timing for the MCK to MDQS skew measurement ( $t_{DDKHMH}$ ).



Figure 12. MCK to MDQS Timing

## 2.6.2.2 PCI Express AC Physical Layer Specifications

The AC requirements for PCI Express implementations have separate requirements for the Tx and Rx lines. The MSC8251 supports a 2.5 Gbps PCI Express interface defined by the *PCI Express Base Specification, Revision 1.0a.* The transmitter specifications are defined in Table 25 and the receiver specifications are defined in Table 26. The parameters are specified at the component pins. the AC timing specifications do not include REF\_CLK jitter.

Note: Specifications are valid at the recommended operating conditions listed in Table 3.

#### Table 25. PCI Express (2.5 Gbps) Differential Transmitter (Tx) Output AC Specifications

| Parameter                                                                     | Symbol                                       | Min    | Typical | Мах    | Units | Notes |
|-------------------------------------------------------------------------------|----------------------------------------------|--------|---------|--------|-------|-------|
| Unit interval                                                                 | UI                                           | 399.88 | 400.00  | 400.12 | ps    | 1     |
| Minimum Tx eye width                                                          | T <sub>TX-EYE</sub>                          | 0.70   | -       | -      | UI    | 2, 3  |
| Maximum time between the jitter median and maximum deviation from the median. | T <sub>TX-EYE-MEDIAN-</sub><br>to-MAX-JITTER | _      | _       | 0.15   | UI    | 3, 4  |
| AC coupling capacitor                                                         | C <sub>TX</sub>                              | 75     | _       | 200    | nF    | 5     |

Notes: 1. Each UI is 400 ps ± 300 ppm. UI does not account for spread spectrum clock dictated variations. No test load is necessarily associated with this value.

2. The maximum transmitter jitter can be derived as  $T_{TX-MAX-JITTER} = 1 - T_{TX-EYE} = 0.3$  UI.

3. Specified at the measurement point into a timing and voltage compliance test load as shown in Figure 8 and measured over any 250 consecutive Tx UIs. A T<sub>TX-EYE</sub> = 0.70 UI provides for a total sum of deterministic and random jitter budget of T<sub>TX-JITTER-MAX</sub> = 0.30 UI for the transmitter collected over any 250 consecutive Tx UIs. The T<sub>TX-EYE-MEDIAN-to-MAX-JITTER</sub> median is less than half of the total Tx jitter budget collected over any 250 consecutive Tx UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. Jitter is defined as the measurement variation of the crossing points (V<sub>TX-DIFFp-p</sub> = 0 V) in relation to a recovered Tx UI. A recovered Tx UI is calculated over 3500 consecutive unit intervals of sample data.

4. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the Tx UI.

5. All transmitters shall be AC-coupled. The AC coupling is required either within the media or within the transmitting component itself. The SerDes transmitter does not have built-in Tx capacitance. An external AC coupling capacitor is required.

#### Table 26. PCI Express (2.5 Gbps) Differential Receiver (Rx) Input AC Specifications

| Parameter                                                                     | Symbol                                       | Min    | Typical | Мах    | Units | Notes   |
|-------------------------------------------------------------------------------|----------------------------------------------|--------|---------|--------|-------|---------|
| Unit Interval                                                                 | UI                                           | 399.88 | 400.00  | 400.12 | ps    | 1       |
| Minimum receiver eye width                                                    | T <sub>RX-EYE</sub>                          | 0.4    | —       | —      | UI    | 2, 3, 4 |
| Maximum time between the jitter median and maximum deviation from the median. | T <sub>RX-EYE-MEDIAN-to-MAX</sub><br>-JITTER | _      | _       | 0.3    | UI    | 3, 4, 5 |

Notes: 1. Each UI is 400 ps ± 300 ppm. UI does not account for spread spectrum clock dictated variations. No test load is necessarily associated with this value.

2. The maximum interconnect media and transmitter jitter that can be tolerated by the receiver can be derived as  $T_{RX-MAX-JITTER} = 1 - T_{RX-EYE} = 0.6$  UI.

3. Specified at the measurement point and measured over any 250 consecutive UIs. The test load in Figure 8 should be used as the Rx device when taking measurements. If the clocks to the Rx and Tx are not derived from the same reference clock, the Tx UI recovered from 3500 consecutive UI must be used as a reference for the eye diagram.

4. A T<sub>RX-EYE</sub> = 0.40 UI provides for a total sum of 0.60 UI deterministic and random jitter budget for the transmitter and interconnect collected any 250 consecutive UIs. The T<sub>RX-EYE-MEDIAN-to-MAX-JITTER</sub> specification ensures a jitter distribution in which the median and the maximum deviation from the median is less than half of the total. UI jitter budget collected over any 250 consecutive Tx UIs. It should be noted that the median is not the same as the mean. The jitter median describes the point in time where the number of jitter points on either side is approximately equal as opposed to the averaged time value. If the clocks to the Rx and Tx are not derived from the same reference clock, the Tx UI recovered from 3500 consecutive UI must be used as the reference for the eye diagram.

5. Jitter is defined as the measurement variation of the crossing points (V<sub>RX-DIFFp-p</sub> = 0 V) in relation to a recovered Tx UI. A recovered Tx UI is calculated over 3500 consecutive unit intervals of sample data. Jitter is measured using all edges of the 250 consecutive UI in the center of the 3500 UI used for calculating the Tx UI. It is recommended that the recovered Tx UI is calculated using all edges in the 3500 consecutive UI interval with a fit algorithm using a minimization merit function. Least squares and median deviation fits have worked well with experimental and simulated data.

## 2.6.2.3 Serial RapidIO AC Timing Specifications

Note: Specifications are valid at the recommended operating conditions listed in Table 3.

Table 27 defines the transmitter AC specifications for the Serial RapidIO interface. The AC timing specifications do not include REF\_CLK jitter.

| Characteristic             | Symbol         | Min          | Typical | Мах          | Unit   |
|----------------------------|----------------|--------------|---------|--------------|--------|
| Deterministic Jitter       | J <sub>D</sub> | _            | _       | 0.17         | UI p-p |
| Total Jitter               | J <sub>T</sub> | —            | —       | 0.35         | UI p-p |
| Unit Interval: 1.25 GBaud  | UI             | 800 – 100ppm | 800     | 800 + 100ppm | ps     |
| Unit Interval: 2.5 GBaud   | UI             | 400 – 100ppm | 400     | 400 + 100ppm | ps     |
| Unit Interval: 3.125 GBaud | UI             | 320 – 100ppm | 320     | 320 + 100ppm | ps     |

Table 28 defines the Receiver AC specifications for the Serial RapidIO interface. The AC timing specifications do not include REF\_CLK jitter.

#### Table 28. Serial RapidIO Receiver AC Timing Specifications

| Symbol         | Min                                                                    | Typical                                                                                                                                                                      | Мах                                                                                                                                                                                                                                          | Unit                                                                                                                                                                                                                                                        | Notes                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| J <sub>D</sub> | 0.37                                                                   | _                                                                                                                                                                            | —                                                                                                                                                                                                                                            | UI p-p                                                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                   |
| $J_{DR}$       | 0.55                                                                   | _                                                                                                                                                                            | _                                                                                                                                                                                                                                            | UI p-p                                                                                                                                                                                                                                                      | 1                                                                                                                                                                                                                                                                                                                                                                                                                   |
| J <sub>T</sub> | 0.65                                                                   | _                                                                                                                                                                            | —                                                                                                                                                                                                                                            | UI p-p                                                                                                                                                                                                                                                      | 1, 2                                                                                                                                                                                                                                                                                                                                                                                                                |
| BER            | —                                                                      | _                                                                                                                                                                            | 10 <sup>-12</sup>                                                                                                                                                                                                                            | _                                                                                                                                                                                                                                                           | _                                                                                                                                                                                                                                                                                                                                                                                                                   |
| UI             | 800 – 100ppm                                                           | 800                                                                                                                                                                          | 800 + 100ppm                                                                                                                                                                                                                                 | ps                                                                                                                                                                                                                                                          | _                                                                                                                                                                                                                                                                                                                                                                                                                   |
| UI             | 400 – 100ppm                                                           | 400                                                                                                                                                                          | 400 + 100ppm                                                                                                                                                                                                                                 | ps                                                                                                                                                                                                                                                          | _                                                                                                                                                                                                                                                                                                                                                                                                                   |
| UI             | 320 – 100ppm                                                           | 320                                                                                                                                                                          | 320 + 100ppm                                                                                                                                                                                                                                 | ps                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                     |
|                | J <sub>D</sub><br>J <sub>DR</sub><br>J <sub>T</sub><br>BER<br>UI<br>UI | J <sub>D</sub> 0.37           J <sub>DR</sub> 0.55           J <sub>T</sub> 0.65           BER         —           UI         800 – 100ppm           UI         400 – 100ppm | J <sub>D</sub> 0.37         —           J <sub>DR</sub> 0.55         —           J <sub>T</sub> 0.65         —           BER         —         —           UI         800 – 100ppm         800           UI         400 – 100ppm         400 | J <sub>D</sub> 0.37             J <sub>DR</sub> 0.55             J <sub>T</sub> 0.65             BER          10 <sup>-12</sup> UI         800 - 100ppm         800         800 + 100ppm           UI         400 - 100ppm         400         400 + 100ppm | J <sub>D</sub> 0.37         —         —         UI p-p           J <sub>DR</sub> 0.55         —         —         UI p-p           J <sub>T</sub> 0.65         —         —         UI p-p           BER         —         —         10 <sup>-12</sup> —           UI         800 – 100ppm         800         800 + 100ppm         ps           UI         400 – 100ppm         400         400 + 100ppm         ps |

Notes: 1. Measured at receiver.

2. Total jitter is composed of three components, deterministic jitter, random jitter, and single frequency sinusoidal jitter. The sinusoidal jitter may have any amplitude and frequency in the unshaded region of Figure 18. The sinusoidal jitter component is included to ensure margin for low frequency jitter, wander, noise, crosstalk, and other variable system effects.



Figure 18. Single Frequency Sinusoidal Jitter Limits



#### **SGMII AC Timing Specifications** 2.6.2.4

Note: Specifications are valid at the recommended operating conditions listed in Table 3.

Transmitter and receiver AC characteristics are measured at the transmitter outputs ( $SR[1-2]_TX[n]$  and  $\overline{SR[1-2]_TX[n]}$ ) or at the receiver inputs (SR[1–2]\_RX[n] and  $\overline{SR[1–2]_RX[n]}$ ) as depicted in Figure 19, respectively.



Figure 19. SGMII AC Test/Measurement Load

Table 29 provides the SGMII transmit AC timing specifications. A source synchronous clock is not supported. The AC timing specifications do not include REF\_CLK jitter.

| Table 29. | SGMII Transmit | <b>AC</b> Timing | Specifications |
|-----------|----------------|------------------|----------------|
|-----------|----------------|------------------|----------------|

|                      | Parameter | Symbol | Min    | Тур | Max    | Unit   | Notes |
|----------------------|-----------|--------|--------|-----|--------|--------|-------|
| Deterministic Jitter |           | JD     | _      | _   | 0.17   | UI p-p | —     |
| Total Jitter         |           | JT     | —      | _   | 0.35   | UI p-p | 2     |
| Unit Interval        |           | UI     | 799.92 | 800 | 800.08 | ps     | 1     |
| Notes: 1.<br>2.      | 5         |        |        |     |        |        |       |

Table 30 provides the SGMII receiver AC timing specifications. The AC timing specifications do not include REF\_CLK jitter.

**Table 30. SGMII Receive AC Timing Specifications** 

| Parameter                                          | Symbol | Min    | Тур    | Max               | Unit   | Notes |
|----------------------------------------------------|--------|--------|--------|-------------------|--------|-------|
| Deterministic Jitter Tolerance                     | JD     | 0.37   | _      | _                 | UI p-p | 1, 2  |
| Combined Deterministic and Random Jitter Tolerance | JDR    | 0.55   | —      | _                 | UI p-p | 1, 2  |
| Total Jitter Tolerance                             | JT     | 0.65   | —      | _                 | UI p-p | 1,2   |
| Bit Error Ratio                                    | BER    | _      | —      | 10 <sup>-12</sup> | —      | _     |
| Unit Interval                                      | UI     | 799.92 | 800.00 | 800.08            | ps     | 3     |
| Notes: 1. Measured at receiver.                    | U      | 799.92 | 800.00 | 800.08            | ps     |       |

Refer to RapidIO<sup>TM</sup> 1x/4x LP Serial Physical Layer Specification for interpretation of jitter specifications. Also see Figure 18. 2. Each UI is 800 ps ± 100 ppm. 3.

Figure 21 shows the TDM transmit signal timing.



Figure 21. TDM Transmit Signals

Figure 22 provides the AC test load for the TDM/SI.



Figure 22. TDM AC Test Load

## 2.6.4 Timers AC Timing Specifications

Table 32 lists the timer input AC timing specifications.

#### Table 32. Timers Input AC Timing Specifications

| Characteristics |                                                                                                                                  | Symbol                                                                                                                 | Minimum                      | Unit | Notes |  |  |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|------------------------------|------|-------|--|--|
| Timers in       | nputs-                                                                                                                           | -minimum pulse width                                                                                                   | T <sub>TIWID</sub> 8 ns 1, 2 |      |       |  |  |
| Notes:          | 1.                                                                                                                               | The maximum allowed frequency of timer outputs is 125 MHz. Configure the timer modules appropriately.                  |                              |      |       |  |  |
|                 | 2.                                                                                                                               | Timer inputs and outputs are asynchronous to any visible clock. Timer outputs should be synchronized before use by any |                              |      |       |  |  |
|                 | external synchronous logic. Timer inputs are required to be valid for at least t <sub>TIWID</sub> ns to ensure proper operation. |                                                                                                                        |                              |      |       |  |  |

Note: For recommended operating conditions, see Table 3.

Figure 23 shows the AC test load for the timers.



Figure 23. Timer AC Test Load

## 2.6.5 Ethernet Timing

This section describes the AC electrical characteristics for the Ethernet interface.

There are programmable delay units (PDU) that should be programmed differently for each interface to meet timing. There is a general configuration register 4 (GCR4) used to configure the timing. For additional information, see the *MSC8251 Reference Manual*.

### 2.6.5.1 Management Interface Timing

Table 33 lists the timer input Ethernet controller management interface timing specifications shown in Figure 24.

| Characteristics                          | Symbol              | Min | Max | Unit |
|------------------------------------------|---------------------|-----|-----|------|
| GE_MDC frequency                         | f <sub>MDC</sub>    | _   | 2.5 | MHz  |
| GE_MDC period                            | t <sub>MDC</sub>    | 400 | —   | ns   |
| GE_MDC clock pulse width high            | t <sub>MDC_H</sub>  | 160 | _   | ns   |
| GE_MDC clock pulse width low             | t <sub>MDC_L</sub>  | 160 | _   | ns   |
| GE_MDC to GE_MDIO delay <sup>2</sup>     | t <sub>mdkhdx</sub> | 10  | 70  | ns   |
| GE_MDIO to GE_MDC rising edge setup time | t <sub>MDDVKH</sub> | 20  | _   | ns   |
| GE_MDC rising edge to GE_MDIO hold time  | t <sub>mddxkh</sub> | 0   | _   | ns   |

Program the GE\_MDC frequency (f<sub>MDC</sub>) to a maximum value of 2.5 MHz (400 ns period for t<sub>MDC</sub>). The value depends on the source clock and configuration of MIIMCFG[MCS] and UPSMR[MDCP]. For example, for a source clock of 400 MHz to achieve f<sub>MDC</sub> = 2.5 MHz, program MIIMCFG[MCS] = 0x4 and UPSMR[MDCP] = 0. See the *MSC8251 Reference Manual* for configuration details.

2. The value depends on the source clock. For example, for a source clock of 267 MHz, the delay is 70 ns. For a source clock of 333 MHz, the delay is 58 ns.



Figure 24. MII Management Interface Timing



Note: measured with SPMODE[CI] = 0, SPMODE[CP] = 0

Figure 28. SPI AC Timing in Master Mode (Internal Clock)

## 2.6.7 Asynchronous Signal Timing

Table 35 lists the asynchronous signal timing specifications.

| Characteristics                    | Symbol                                                 | Туре         | Min                   |  |  |  |
|------------------------------------|--------------------------------------------------------|--------------|-----------------------|--|--|--|
| Input                              | t <sub>IN</sub>                                        | Asynchronous | One CLKIN cycle       |  |  |  |
| Output                             | t <sub>OUT</sub>                                       | Asynchronous | Application dependent |  |  |  |
| Note: Input value relevant for EE0 | Input value relevant for EE0, IRQ[15–0], and NMI only. |              |                       |  |  |  |

The following interfaces use the specified asynchronous signals:

• *GPIO*. Signals GPIO[31–0], when used as GPIO signals, that is, when the alternate multiplexed special functions are not selected.

**Note:** When used as a general purpose input (GPI), the input signal should be driven until it is acknowledged by the MSC8251 device, that is, when the expected input value is read from the GPIO data register.

- *EE port*. Signals EE0, EE1.
- *Boot function*. Signal STOP\_BS.
- $I^2C$  interface. Signals I2C\_SCL and I2C\_SDA.
- Interrupt inputs. Signals IRQ[15–0] and NMI.
- Interrupt outputs. Signals INT\_OUT and NMI\_OUT (minimum pulse width is 32 ns).

## 2.6.8 JTAG Signals

Table 38 lists the JTAG timing specifications shown in Figure 29 through Figure 32.

#### Table 38. JTAG Timing

| Characteristics                                                                                         |                     | All frequencies |      | Unit |
|---------------------------------------------------------------------------------------------------------|---------------------|-----------------|------|------|
| Characteristics                                                                                         | Symbol              | Min             | Max  | Unit |
| TCK cycle time                                                                                          | t <sub>тскх</sub>   | 36.0            | _    | ns   |
| TCK clock high phase measured at $V_{M} = V_{DDIO}/2$                                                   | t <sub>тскн</sub>   | 15.0            | —    | ns   |
| Boundary scan input data setup time                                                                     | t <sub>BSVKH</sub>  | 0.0             | —    | ns   |
| Boundary scan input data hold time                                                                      | t <sub>BSXKH</sub>  | 15.0            | —    | ns   |
| TCK fall to output data valid                                                                           | t <sub>TCKHOV</sub> | _               | 20.0 | ns   |
| TCK fall to output high impedance                                                                       | t <sub>TCKHOZ</sub> | _               | 24.0 | ns   |
| TMS, TDI data setup time                                                                                | t <sub>TDIVKH</sub> | 0.0             | —    | ns   |
| TMS, TDI data hold time                                                                                 | t <sub>TDIXKH</sub> | 5.0             | —    | ns   |
| TCK fall to TDO data valid                                                                              | t <sub>TDOHOV</sub> | —               | 10.0 | ns   |
| TCK fall to TDO high impedance                                                                          | t <sub>TDOHOZ</sub> |                 | 12.0 | ns   |
| TRST assert time                                                                                        |                     | 100.0           | _    | ns   |
| Note: All timings apply to OnCE module data transfers as well as any other transfers via the JTAG port. |                     |                 |      |      |

Figure 29 shows the test clock input timing diagram.



Figure 29. Test Clock Input Timing

# 5 Package Information



#### NOTES:

- 1. ALL DIMENSIONS IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- A MAXIMUM SOLDER BALL DIAMETER MEASURE PARALLEL TO DATUM A.
- A DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.
- A PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE.
- 6. ALL DIMENSIONS ARE SYMMETRIC ACROSS THE PACKAGE CENTER LINES, UNLESS DIMENSIONED OTHERWISE.
- 7. 29.2MM MAXIMUM PACKAGE ASSEMBLY (LID + LAMINATE) X AND Y.

#### Figure 40. MSC8251 Mechanical Information, 783-ball FC-PBGA Package