Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|------------------------------------------------------------------------------------| | Product Status | Discontinued at Digi-Key | | Core Processor | ARM® Cortex®-M3 | | Core Size | 32-Bit Single-Core | | Speed | 100MHz | | Connectivity | CANbus, Ethernet, I <sup>2</sup> C, IrDA, Microwire, SPI, SSI, UART/USART, USB OTG | | Peripherals | Brown-out Detect/Reset, DMA, I2S, Motor Control PWM, POR, PWM, WDT | | Number of I/O | 70 | | Program Memory Size | 256KB (256K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 64K x 8 | | Voltage - Supply (Vcc/Vdd) | 2.4V ~ 3.6V | | Data Converters | A/D 8x12b; D/A 1x10b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 100-LQFP | | Supplier Device Package | 100-LQFP (14x14) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc1766fbd100-551 | - ◆ Quadrature encoder interface that can monitor one external quadrature encoder. - ◆ One standard PWM/timer block with external count input. - ◆ RTC with a separate power domain and dedicated RTC oscillator. The RTC block includes 20 bytes of battery-powered backup registers. - ◆ WatchDog Timer (WDT). The WDT can be clocked from the internal RC oscillator, the RTC oscillator, or the APB clock. - ◆ Arm Cortex-M3 system tick timer, including an external clock input option. - ◆ Repetitive interrupt timer provides programmable and repeating timed interrupts. - ◆ Each peripheral has its own clock divider for further power savings. - Standard JTAG debug interface for compatibility with existing tools. Serial Wire Debug and Serial Wire Trace Port options. Boundary Scan Description Language (BSDL) is not available for this device. - Emulation trace module enables non-intrusive, high-speed real-time tracing of instruction execution. - Integrated PMU (Power Management Unit) automatically adjusts internal regulators to minimize power consumption during Sleep, Deep sleep, Power-down, and Deep power-down modes. - Four reduced power modes: Sleep, Deep-sleep, Power-down, and Deep power-down. - Single 3.3 V power supply (2.4 V to 3.6 V). - Four external interrupt inputs configurable as edge/level sensitive. All pins on Port 0 and Port 2 can be used as edge sensitive interrupt sources. - Non-maskable Interrupt (NMI) input. - Clock output function that can reflect the main oscillator clock, IRC clock, RTC clock, CPU clock, and the USB clock. - The Wake-up Interrupt Controller (WIC) allows the CPU to automatically wake up from any priority interrupt that can occur while the clocks are stopped in deep sleep, Power-down, and Deep power-down modes. - Processor wake-up from Power-down mode via any interrupt able to operate during Power-down mode (includes external interrupts, RTC interrupt, USB activity, Ethernet wake-up interrupt, CAN bus activity, Port 0/2 pin interrupt, and NMI). - Brownout detect with separate threshold for interrupt and forced reset. - Power-On Reset (POR). - Crystal oscillator with an operating range of 1 MHz to 25 MHz. - 4 MHz internal RC oscillator trimmed to 1 % accuracy that can optionally be used as a system clock. - PLL allows CPU operation up to the maximum CPU rate without the need for a high-frequency crystal. May be run from the main oscillator, the internal RC oscillator, or the RTC oscillator. - USB PLL for added flexibility. - Code Read Protection (CRP) with different security levels. - Unique device serial number for identification purposes. - Available as LQFP100 (14 mm $\times$ 14 mm $\times$ 1.4 mm), TFBGA100<sup>1</sup> (9 mm $\times$ 9 mm $\times$ 0.7 mm), and WLCSP100 (5.07 $\times$ 5.07 $\times$ 0.53 mm) package. LPC1769 68 67 66 65 64 63 <sup>1.</sup> LPC1768/65 only. Table 5. Pin description ...continued | Symbol | Pin/ | ball | | | Type | Description | |------------------|---------|----------|----------|------------|------|--------------------------------------------------------------------------------------------------------------------------| | | LQFP100 | TFBGA100 | WLCSP100 | | | | | P0[11]/RXD2/ | 49 | K9 | J10 | [1] | I/O | P0[11] — General purpose digital input/output pin. | | SCL2/MAT3[1] | | | | | I | RXD2 — Receiver input for UART2. | | | | | | | I/O | SCL2 — I <sup>2</sup> C2 clock input/output (this is not an open-drain pin). | | | | | | | 0 | MAT3[1] — Match output for Timer 3, channel 1. | | P0[15]/TXD1/ | 62 | F10 | H6 | [1] | I/O | P0[15] — General purpose digital input/output pin. | | SCK0/SCK | | | | | 0 | TXD1 — Transmitter output for UART1. | | | | | | | I/O | SCK0 — Serial clock for SSP0. | | | | | | | I/O | SCK — Serial clock for SPI. | | P0[16]/RXD1/ | 63 | F8 | J5 | <u>[1]</u> | I/O | P0[16] — General purpose digital input/output pin. | | SSEL0/SSEL | | | | | I | RXD1 — Receiver input for UART1. | | | | | | | I/O | SSEL0 — Slave Select for SSP0. | | | | | | | I/O | SSEL — Slave Select for SPI. | | P0[17]/CTS1/ | 61 | F9 | K6 | [1] | I/O | P0[17] — General purpose digital input/output pin. | | MISO0/MISO | | | | | I | CTS1 — Clear to Send input for UART1. | | | | | | | I/O | MISO0 — Master In Slave Out for SSP0. | | | | | | | I/O | MISO — Master In Slave Out for SPI. | | P0[18]/DCD1/ | 60 | F6 | J6 | [1] | I/O | P0[18] — General purpose digital input/output pin. | | MOSI0/MOSI | | | | | I | DCD1 — Data Carrier Detect input for UART1. | | | | | | | I/O | MOSI0 — Master Out Slave In for SSP0. | | | | | | | I/O | MOSI — Master Out Slave In for SPI. | | P0[19]/DSR1/ | 59 | G10 | K7 | [1] | I/O | P0[19] — General purpose digital input/output pin. | | SDA1 | | | | | I | DSR1 — Data Set Ready input for UART1. | | | | | | | I/O | <b>SDA1</b> — I <sup>2</sup> C1 data input/output (this is not an I <sup>2</sup> C-bus compliant open-drain pin). | | P0[20]/DTR1/SCL1 | 58 | G9 | J7 | <u>[1]</u> | I/O | P0[20] — General purpose digital input/output pin. | | | | | | | 0 | <b>DTR1</b> — Data Terminal Ready output for UART1. Can also be configured to be an RS-485/EIA-485 output enable signal. | | | | | | | I/O | SCL1 — I <sup>2</sup> C1 clock input/output (this is not an I <sup>2</sup> C-bus compliant open-drain pin). | | P0[21]/RI1/RD1 | 57 | G8 | H7 | [1] | I/O | P0[21] — General purpose digital input/output pin. | | | | | | | I | RI1 — Ring Indicator input for UART1. | | | L | <u>l</u> | | | I | RD1 — CAN1 receiver input. (LPC1769/68/66/65/64 only). | | P0[22]/RTS1/TD1 | 56 | H10 | K8 | [1] | I/O | P0[22] — General purpose digital input/output pin. | | | | | | | 0 | RTS1 — Request to Send output for UART1. Can also be configured to be an RS-485/EIA-485 output enable signal. | | | | | | | 0 | <b>TD1</b> — CAN1 transmitter output. (LPC1769/68/66/65/64 only). | Table 5. Pin description ...continued | Symbol | Pin/ | /ball | | | Туре | Description | |-------------------------|---------|----------|----------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | LQFP100 | TFBGA100 | WLCSP100 | | | | | P0[23]/AD0[0]/ | 9 | E5 | D5 | [2] | I/O | P0[23] — General purpose digital input/output pin. | | I2SRX_CLK/<br>CAP3[0] | | | | | I | AD0[0] — A/D converter 0, input 0. | | o, | | | | | I/O I2SRX_CLK — Receive Clock. It is driven by the master received by the slave. Corresponds to the signal SCK in specification. (LPC1769/68/67/66/65/63 only). | | | | | | | | I | CAP3[0] — Capture input for Timer 3, channel 0. | | P0[24]/AD0[1]/ | 8 | D1 | B4 | [2] | I/O | P0[24] — General purpose digital input/output pin. | | I2SRX_WS/<br>CAP3[1] | | | | | I | AD0[1] — A/D converter 0, input 1. | | o, a o[1] | | | | | I/O | <b>I2SRX_WS</b> — Receive Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the <i>PS-bus specification</i> . (LPC1769/68/67/66/65/63 only). | | | | | | | I | CAP3[1] — Capture input for Timer 3, channel 1. | | P0[25]/AD0[2]/ | 7 | D2 | А3 | [2] | I/O | P0[25] — General purpose digital input/output pin. | | I2SRX_SDA/<br>TXD3 | | | | | I | AD0[2] — A/D converter 0, input 2. | | TADS | | | | | I/O | <b>I2SRX_SDA</b> — Receive data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the <i>I</i> <sup>2</sup> <i>S-bus specification</i> . (LPC1769/68/67/66/65/63 only). | | | | | | | 0 | TXD3 — Transmitter output for UART3. | | P0[26]/AD0[3]/ | 6 | D3 | C5 | [3] | I/O | P0[26] — General purpose digital input/output pin. | | AOUT/RXD3 | | | | | I | AD0[3] — A/D converter 0, input 3. | | | | | | | 0 | <b>AOUT</b> — DAC output (LPC1769/68/67/66/65/63 only). | | | | | | | I | RXD3 — Receiver input for UART3. | | P0[27]/SDA0/<br>USB_SDA | 25 | J2 | C8 | [4] | I/O | P0[27] — General purpose digital input/output pin. Output is open-drain. | | | | | | | I/O | <b>SDA0</b> — I <sup>2</sup> C0 data input/output. Open-drain output (for I <sup>2</sup> C-bus compliance). | | | | | | | I/O | <b>USB_SDA</b> — USB port I <sup>2</sup> C serial data (OTG transceiver, LPC1769/68/66/65 only). | | P0[28]/SCL0/<br>USB_SCL | 24 | J1 | B9 | [4] | I/O | <b>P0[28]</b> — General purpose digital input/output pin. Output is open-drain. | | | | | | | I/O | <b>SCL0</b> — I <sup>2</sup> C0 clock input/output. Open-drain output (for I <sup>2</sup> C-bus compliance). | | | | | | | I/O | <b>USB_SCL</b> — USB port I <sup>2</sup> C serial clock (OTG transceiver, LPC1769/68/66/65 only). | | P0[29]/USB_D+ | 29 | J3 | B10 | <u>[5]</u> | I/O | P0[29] — General purpose digital input/output pin. | | | | | | | I/O | USB_D+ — USB bidirectional D+ line. (LPC1769/68/66/65/64 only). | | P0[30]/USB_D- | 30 | G4 | C9 | [5] | I/O | P0[30] — General purpose digital input/output pin. | | | | | | | I/O | USB_D- — USB bidirectional D- line. (LPC1769/68/66/65/64 only). | Table 5. Pin description ...continued | Symbol | Pin/ | ball | | | Туре | Description | | | | |-----------------|---------|----------|----------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | LQFP100 | TFBGA100 | WLCSP100 | | | | | | | | P1[0] to P1[31] | | | | | I/O | <b>Port 1:</b> Port 1 is a 32-bit I/O port with individual direction controls for each bit. The operation of port 1 pins depends upon the pin function selected via the pin connect block. Pins 2, 3, 5, 6, 7, 11, 12, and 13 of this port are not available. | | | | | P1[0]/ | 95 | D5 | C1 | [1] | I/O | P1[0] — General purpose digital input/output pin. | | | | | ENET_TXD0 | | | | | 0 | <b>ENET_TXD0</b> — Ethernet transmit data 0. (LPC1769/68/67/66/64 only). | | | | | P1[1]/ | 94 | B4 | C2 | [1] | I/O | P1[1] — General purpose digital input/output pin. | | | | | ENET_TXD1 | | | | | 0 | ENET_TXD1 — Ethernet transmit data 1. (LPC1769/68/67/66/64 only). | | | | | P1[4]/ | 93 | A4 | D2 | [1] | I/O | P1[4] — General purpose digital input/output pin. | | | | | ENET_TX_EN | | | | | 0 | ENET_TX_EN — Ethernet transmit data enable. (LPC1769/68/67/66/64 only). | | | | | P1[8]/ | 92 | C5 | D1 | [1] | I/O | P1[8] — General purpose digital input/output pin. | | | | | ENET_CRS | | | | | I | ENET_CRS — Ethernet carrier sense. (LPC1769/68/67/66/64 only). | | | | | P1[9]/ | 91 | B5 | D3 | [1] | I/O | P1[9] — General purpose digital input/output pin. | | | | | ENET_RXD0 | | | | | I | ENET_RXD0 — Ethernet receive data. (LPC1769/68/67/66/64 only). | | | | | P1[10]/ | 90 | A5 | E3 | [1] | I/O | P1[10] — General purpose digital input/output pin. | | | | | ENET_RXD1 | | | | | I | ENET_RXD1 — Ethernet receive data. (LPC1769/68/67/66/64 only). | | | | | P1[14]/ | 89 | D6 | E2 | [1] | I/O | P1[14] — General purpose digital input/output pin. | | | | | ENET_RX_ER | | | | | I | <b>ENET_RX_ER</b> — Ethernet receive error. (LPC1769/68/67/66/64 only). | | | | | P1[15]/ | 88 | C6 | E1 | [1] | I/O | P1[15] — General purpose digital input/output pin. | | | | | ENET_REF_CLK | | | | | I | ENET_REF_CLK — Ethernet reference clock. (LPC1769/68/67/66/64 only). | | | | | P1[16]/ | 87 | A6 | F3 | [1] | I/O | P1[16] — General purpose digital input/output pin. | | | | | ENET_MDC | | | | | 0 | ENET_MDC — Ethernet MIIM clock (LPC1769/68/67/66/64 only). | | | | | P1[17]/ | 86 | В6 | F2 | [1] | I/O | P1[17] — General purpose digital input/output pin. | | | | | ENET_MDIO | | | | | I/O | ENET_MDIO — Ethernet MIIM data input and output. (LPC1769/68/67/66/64 only). | | | | Table 5. Pin description ... continued | Symbol | Pin/ | ball | | | Туре | Description | | | | |---------------------------|---------|----------|----------|------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | LQFP100 | TFBGA100 | WLCSP100 | | | | | | | | P1[25]/MCOA1/ | 39 | G5 | F9 | [1] | I/O | P1[25] — General purpose digital input/output pin. | | | | | MAT1[1] | | | | | 0 | MCOA1 — Motor control PWM channel 1, output A. | | | | | | | | | | 0 | MAT1[1] — Match output for Timer 1, channel 1. | | | | | P1[26]/MCOB1/ | 40 | K6 | E10 | <u>[1]</u> | I/O | P1[26] — General purpose digital input/output pin. | | | | | PWM1[6]/CAP0[0] | | | | | 0 | MCOB1 — Motor control PWM channel 1, output B. | | | | | | | | | | 0 | PWM1[6] — Pulse Width Modulator 1, channel 6 output. | | | | | | | | | | I | CAP0[0] — Capture input for Timer 0, channel 0. | | | | | P1[27]/CLKOUT | 43 | K7 | G9 | [1] | I/O | P1[27] — General purpose digital input/output pin. | | | | | /USB_OVRCR/ | | | | | 0 | CLKOUT — Clock output pin. | | | | | CAP0[1] | | | | | I | USB_OVRCR — USB port Over-Current status. (LPC1769/68/66/65 only). | | | | | | | | | | I | CAP0[1] — Capture input for Timer 0, channel 1. | | | | | P1[28]/MCOA2/ | 44 | J7 | G10 | [1] | I/O | P1[28] — General purpose digital input/output pin. | | | | | PCAP1[0]/ | | | | | О | MCOA2 — Motor control PWM channel 2, output A. | | | | | MAT0[0] | | | | | I | PCAP1[0] — Capture input for PWM1, channel 0. | | | | | | | | | | О | MAT0[0] — Match output for Timer 0, channel 0. | | | | | P1[29]/MCOB2/ | 45 | G6 | G8 | [1] | I/O | P1[29] — General purpose digital input/output pin. | | | | | PCAP1[1]/ | | | | | 0 | MCOB2 — Motor control PWM channel 2, output B. | | | | | MAT0[1] | | | | | I | PCAP1[1] — Capture input for PWM1, channel 1. | | | | | | | | | | 0 | MAT0[1] — Match output for Timer 0, channel 1. | | | | | P1[30]/V <sub>BUS</sub> / | 21 | H1 | B8 | [2] | I/O | P1[30] — General purpose digital input/output pin. | | | | | AD0[4] | | | | | I | V <sub>BUS</sub> — Monitors the presence of USB bus power. (LPC1769/68/66/65/64 only). | | | | | | | | | | | Note: This signal must be HIGH for USB reset to occur. | | | | | | | | | | I | AD0[4] — A/D converter 0, input 4. | | | | | P1[31]/SCK1/ | 20 | F4 | C7 | [2] | I/O | P1[31] — General purpose digital input/output pin. | | | | | AD0[5] | | | | | I/O | SCK1 — Serial Clock for SSP1. | | | | | | | | | | I | AD0[5] — A/D converter 0, input 5. | | | | | P2[0] to P2[31] | | | | | I/O | <b>Port 2:</b> Port 2 is a 32-bit I/O port with individual direction controls for each bit. The operation of port 2 pins depends upon the pin function selected via the pin connect block. Pins 14 through 31 of this port are not available. | | | | | P2[0]/PWM1[1]/ | 75 | В9 | K1 | [1] | I/O | P2[0] — General purpose digital input/output pin. | | | | | TXD1 | | | | | 0 | PWM1[1] — Pulse Width Modulator 1, channel 1 output. | | | | | | | | | | 0 | TXD1 — Transmitter output for UART1. | | | | | P2[1]/PWM1[2]/ | 74 | B10 | J2 | [1] | I/O | P2[1] — General purpose digital input/output pin. | | | | | RXD1 | | | | | 0 | PWM1[2] — Pulse Width Modulator 1, channel 2 output. | | | | | | | | | | ı | RXD1 — Receiver input for UART1. | | | | Table 5. Pin description ... continued | Symbol | Pin/l | ball | | | Туре | Description | |--------|---------|-----------|-----------|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | LQFP100 | TFBGA100 | WLCSP100 | | | | | VREFN | 15 | F1 | A6 | | I | <b>ADC negative reference voltage:</b> This should be nominally the same voltage as V <sub>SS</sub> but should be isolated to minimize noise and error. Level on this pin is used as a reference for ADC and DAC. | | VBAT | 19 | G2 | A8 | [10][12] | I | RTC pin power supply: 3.3 V on this pin supplies the power to the RTC peripheral. | | n.c. | 13 | D4,<br>E4 | B6,<br>D6 | | - | not connected. | - [1] 5 V tolerant pad providing digital I/O functions with TTL levels and hysteresis. This pin is pulled up to a voltage level of 2.3 V to 2.6 V. - [2] 5 V tolerant pad providing digital I/O functions (with TTL levels and hysteresis) and analog input. When configured as a ADC input, digital section of the pad is disabled and the pin is not 5 V tolerant. This pin is pulled up to a voltage level of 2.3 V to 2.6 V. - [3] 5 V tolerant pad providing digital I/O with TTL levels and hysteresis and analog output function. When configured as the DAC output, digital section of the pad is disabled. This pin is pulled up to a voltage level of 2.3 V to 2.6 V. - [4] Open-drain 5 V tolerant digital I/O pad, compatible with I<sup>2</sup>C-bus 400 kHz specification. This pad requires an external pull-up to provide output functionality. When power is switched off, this pin connected to the I<sup>2</sup>C-bus is floating and does not disturb the I<sup>2</sup>C lines. Open-drain configuration applies to all functions on this pin. - [5] Pad provides digital I/O and USB functions. It is designed in accordance with the *USB specification, revision 2.0* (Full-speed and Low-speed mode only). This pad is not 5 V tolerant. - [6] 5 V tolerant pad with 10 ns glitch filter providing digital I/O functions with TTL levels and hysteresis. This pin is pulled up to a voltage level of 2.3 V to 2.6 V. - [7] 5 V tolerant pad with TTL levels and hysteresis. Internal pull-up and pull-down resistors disabled. - [8] 5 V tolerant pad with TTL levels and hysteresis and internal pull-up resistor. - [9] 5 V tolerant pad with 20 ns glitch filter providing digital I/O function with TTL levels and hysteresis. - [10] Pad provides special analog functionality. A 32 kHz crystal oscillator must be used with the RTC. - [11] When the system oscillator is not used, connect XTAL1 and XTAL2 as follows: XTAL1 can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). XTAL2 should be left floating. - [12] When the RTC is not used, connect VBAT to V<sub>DD(REG)(3V3)</sub> and leave RTCX1 floating. - Up to four external outputs corresponding to match registers, with the following capabilities: - Set LOW on match. - Set HIGH on match. - Toggle on match. - Do nothing on match. - Up to two match registers can be used to generate timed DMA requests. #### 8.22 Pulse width modulator The PWM is based on the standard Timer block and inherits all of its features, although only the PWM function is pinned out on the LPC17xx. The Timer is designed to count cycles of the system derived clock and optionally switch pins, generate interrupts or perform other actions when specified timer values occur, based on seven match registers. The PWM function is in addition to these features, and is based on match register events. The ability to separately control rising and falling edge locations allows the PWM to be used for more applications. For instance, multi-phase motor control typically requires three non-overlapping PWM outputs with individual control of all three pulse widths and positions. Two match registers can be used to provide a single edge controlled PWM output. One match register (PWMMR0) controls the PWM cycle rate, by resetting the count upon match. The other match register controls the PWM edge position. Additional single edge controlled PWM outputs require only one match register each, since the repetition rate is the same for all PWM outputs. Multiple single edge controlled PWM outputs will all have a rising edge at the beginning of each PWM cycle, when an PWMMR0 match occurs. Three match registers can be used to provide a PWM output with both edges controlled. Again, the PWMMR0 match register controls the PWM cycle rate. The other match registers control the two PWM edge positions. Additional double edge controlled PWM outputs require only two match registers each, since the repetition rate is the same for all PWM outputs. With double edge controlled PWM outputs, specific match registers control the rising and falling edge of the output. This allows both positive going PWM pulses (when the rising edge occurs prior to the falling edge), and negative going PWM pulses (when the falling edge occurs prior to the rising edge). #### 8.22.1 Features - One PWM block with Counter or Timer operation (may use the peripheral clock or one of the capture inputs as the clock source). - Seven match registers allow up to 6 single edge controlled or 3 double edge controlled PWM outputs, or a mix of both types. The match registers also allow: - Continuous operation with optional interrupt generation on match. - Stop timer on match with optional interrupt generation. - Reset timer on match with optional interrupt generation. - Supports single edge controlled and/or double edge controlled PWM outputs. Single edge controlled PWM outputs all go high at the beginning of each cycle unless the output is a constant low. Double edge controlled PWM outputs can have either edge occur at any position within a cycle. This allows for both positive going and negative going pulses. - Pulse period and width can be any number of timer counts. This allows complete flexibility in the trade-off between resolution and repetition rate. All PWM outputs will occur at the same repetition rate. - Double edge controlled PWM outputs can be programmed to be either positive going or negative going pulses. - Match register updates are synchronized with pulse outputs to prevent generation of erroneous pulses. Software must 'release' new match values before they can become effective. - May be used as a standard 32-bit timer/counter with a programmable 32-bit prescaler if the PWM mode is not enabled. #### 8.23 Motor control PWM The motor control PWM is a specialized PWM supporting 3-phase motors and other combinations. Feedback inputs are provided to automatically sense rotor position and use that information to ramp speed up or down. An abort input is also provided that causes the PWM to immediately release all motor drive outputs. At the same time, the motor control PWM is highly configurable for other generalized timing, counting, capture, and compare applications. ### 8.24 Quadrature Encoder Interface (QEI) A quadrature encoder, also known as a 2-channel incremental encoder, converts angular displacement into two pulse signals. By monitoring both the number of pulses and the relative phase of the two signals, the user can track the position, direction of rotation, and velocity. In addition, a third channel, or index signal, can be used to reset the position counter. The quadrature encoder interface decodes the digital pulses from a quadrature encoder wheel to integrate position over time and determine direction of rotation. In addition, the QEI can capture the velocity of the encoder wheel. ### 8.24.1 Features - Tracks encoder position. - Increments/decrements depending on direction. - Programmable for 2x or 4x position counting. - Velocity capture using built-in timer. - Velocity compare function with "less than" interrupt. - Uses 32-bit registers for position and velocity. - Three position compare registers with interrupts. - Index counter for revolution counting. - Index compare register with interrupts. - Can combine index and position interrupts to produce an interrupt for whole and partial revolution displacement. #### 8.29.8 Power domains The LPC17xx provide two independent power domains that allow the bulk of the device to have power removed while maintaining operation of the RTC and the backup Registers. On the LPC17xx, I/O pads are powered by the 3.3 V (V<sub>DD(3V3)</sub>) pins, while the V<sub>DD(REG)(3V3)</sub> pin powers the on-chip voltage regulator which in turn provides power to the CPU and most of the peripherals. Depending on the LPC17xx application, a design can use two power options to manage power consumption. The first option assumes that power consumption is not a concern and the design ties the V<sub>DD(3V3)</sub> and V<sub>DD(REG)(3V3)</sub> pins together. This approach requires only one 3.3 V power supply for both pads, the CPU, and peripherals. While this solution is simple, it does not support powering down the I/O pad ring "on the fly" while keeping the CPU and peripherals alive. The second option uses two power supplies; a 3.3 V supply for the I/O pads (V<sub>DD(3V3)</sub>) and a dedicated 3.3 V supply for the CPU (V<sub>DD(REG)(3V3)</sub>). Having the on-chip voltage regulator powered independently from the I/O pad ring enables shutting down of the I/O pad power supply "on the fly", while the CPU and peripherals stay active. The VBAT pin supplies power only to the RTC domain. The RTC requires a minimum of power to operate, which can be supplied by an external battery. The device core power (V<sub>DD(REG)(3V3)</sub>) is used to operate the RTC whenever V<sub>DD(REG)(3V3)</sub> is present. Therefore, there is no power drain from the RTC battery when V<sub>DD(RFG)(3V3)</sub> is available. ### 8.30.5 AHB multilayer matrix The LPC17xx use an AHB multilayer matrix. This matrix connects the instruction (I-code) and data (D-code) CPU buses of the Arm Cortex-M3 to the flash memory, the main (32 kB) static RAM, and the Boot ROM. The GPDMA can also access all of these memories. The peripheral DMA controllers, Ethernet, and USB can access all SRAM blocks. Additionally, the matrix connects the CPU system bus and all of the DMA controllers to the various peripheral functions. ### 8.30.6 External interrupt inputs The LPC17xx include up to 46 edge sensitive interrupt inputs combined with up to four level sensitive external interrupt inputs as selectable pin functions. The external interrupt inputs can optionally be used to wake up the processor from Power-down mode. #### 8.30.7 Memory mapping control The Cortex-M3 incorporates a mechanism that allows remapping the interrupt vector table to alternate locations in the memory map. This is controlled via the Vector Table Offset Register contained in the NVIC. The vector table may be located anywhere within the bottom 1 GB of Cortex-M3 address space. The vector table must be located on a 128 word (512 byte) boundary because the NVIC on the LPC17xx is configured for 128 total interrupts. ### 8.31 Emulation and debugging Debug and trace functions are integrated into the Arm Cortex-M3. Serial wire debug and trace functions are supported in addition to a standard JTAG debug and parallel trace functions. The Arm Cortex-M3 is configured to support up to eight breakpoints and four watch points. ### 10. Thermal characteristics The average chip junction temperature, $T_j$ (°C), can be calculated using the following equation: $$T_j = T_{amb} + (P_D \times R_{th(j-a)}) \tag{1}$$ - T<sub>amb</sub> = ambient temperature (°C) - R<sub>th(i-a)</sub> = the package junction-to-ambient thermal resistance (°C/W) - P<sub>D</sub> = sum of internal and I/O power dissipation The internal power dissipation is the product of $I_{DD}$ and $V_{DD}$ . The I/O power dissipation of the I/O pins is often small and many times can be negligible. However it can be significant in some applications. Table 7. Thermal resistance (±15 %) | Symbol | Parameter | Conditions | Max/Min | Unit | |----------------------|------------------------------------------|------------------------------------------------|---------|------| | | | | | | | LQFP10 | 0 | | | | | R <sub>th(j-a)</sub> | thermal resistance from | JEDEC (4.5 in × 4 in); still air | 38.01 | °C/W | | | junction to ambient | Single-layer (4.5 in $\times$ 3 in); still air | 55.09 | °C/W | | R <sub>th(j-c)</sub> | thermal resistance from junction to case | | 9.065 | °C/W | | TFBGA1 | 00 | | 1 | | | R <sub>th(j-a)</sub> | thermal resistance from | JEDEC (4.5 in × 4 in); still air | 55.2 | °C/W | | | junction to ambient | Single-layer (4.5 in $\times$ 3 in); still air | 45.6 | °C/W | | R <sub>th(j-c)</sub> | thermal resistance from junction to case | | 9.5 | °C/W | - [5] The RTC typically fails when V<sub>i(VBAT)</sub> drops below 1.6 V. - [6] $V_{DD(REG)(3V3)} = 3.3 \text{ V}$ ; $T_{amb} = 25 ^{\circ}\text{C}$ for all power consumption measurements. - [7] Applies to LPC1768/67/66/65/64/63. - [8] Applies to LPC1769 only. - [9] IRC running at 4 MHz; main oscillator and PLL disabled; PCLK = CCLK/8. - [10] BOD disabled. - [11] On pin $V_{DD(REG)(3V3)}$ . $I_{BAT} = 530$ nA. $V_{DD(REG)(3V3)} = 3.0$ V; $V_{BAT} = 3.0$ V; $T_{amb} = 25$ °C. - [12] On pin VBAT; IDD(REG)(3V3) = 630 nA; VDD(REG)(3V3) = 3.0 V; VBAT = 3.0 V; Tamb = 25 °C. - [13] On pin VBAT; $V_{BAT}$ = 3.0 V; $T_{amb}$ = 25 °C. - [14] All internal pull-ups disabled. All pins configured as output and driven LOW. V<sub>DD(3V3)</sub> = 3.3 V; T<sub>amb</sub> = 25 °C. - [15] TCK/SWDCLK pin needs to be externally pulled LOW. - [16] On pin V<sub>DDA</sub>; V<sub>DDA</sub> = 3.3 V; T<sub>amb</sub> = 25 °C. The ADC is powered if the PDN bit in the AD0CR register is set to 1 and in Power-down mode of the PDN bit is set to 0. - [17] The ADC is powered if the PDN bit in the AD0CR register is set to 1. See LPC17xx user manual UM10360\_1. - [18] The ADC is in Power-down mode if the PDN bit in the AD0CR register is set to 0. See LPC17xx user manual UM10360\_1. - [19] $V_{i(VREFP)} = 3.3 \text{ V}$ ; $T_{amb} = 25 ^{\circ}\text{C}$ . - [20] Including voltage on outputs in 3-state mode. - [21] V<sub>DD(3V3)</sub> supply voltages must be present. - [22] 3-state outputs go into 3-state mode in Deep power-down mode. - [23] Allowed as long as the current limit does not exceed the maximum current allowed by the device. - [24] To V<sub>SS</sub>. - [25] Includes external resistors of 33 $\Omega$ $\pm$ 1 % on D+ and D-. ## 11.1 Power consumption #### 12.3 Internal oscillators Table 12. Dynamic characteristic: internal oscillators $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C}; 2.7 \, \text{V} \le V_{DD(REG)(3V3)} \le 3.6 \, \text{V}.$ | Symbol | Parameter | Conditions | Min | Typ <u><sup>[2]</sup></u> | Max | Unit | |----------------------|----------------------------------|------------|------|---------------------------|------|------| | f <sub>osc(RC)</sub> | internal RC oscillator frequency | - | 3.96 | 4.02 | 4.04 | MHz | | f <sub>i(RTC)</sub> | RTC input frequency | - | - | 32.768 | - | kHz | - [1] Parameters are valid over operating temperature range unless otherwise specified. - [2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. #### 3 ### 12.4 I/O pins Table 13. Dynamic characteristic: I/O pins[1] $T_{amb} = -40 \, ^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ ; $V_{DD(3V3)}$ over specified ranges. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------|-----------|--------------------------|-----|-----|-----|------| | t <sub>r</sub> | rise time | pin configured as output | 3.0 | - | 5.0 | ns | | t <sub>f</sub> | fall time | pin configured as output | 2.5 | - | 5.0 | ns | [1] Applies to standard I/O pins. ### 12.6 I<sup>2</sup>S-bus interface **Remark:** The I<sup>2</sup>S-bus interface is available on parts LPC1769/68/67/66/65/63. See Table 2. Table 15. Dynamic characteristics: I<sup>2</sup>S-bus interface pins $T_{amb} = -40$ °C to +85 °C. | Parameter | Conditions | | Min | Тур | Max | Unit | |------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | to input and output | | <b>'</b> | | | | | | rise time | | [1] | - | - | 35 | ns | | fall time | | [1] | - | - | 35 | ns | | pulse width HIGH | on pins I2STX_CLK and I2SRX_CLK | [1] | $0.495 \times T_{cy(clk)}$ | - | - | - | | pulse width LOW | on pins I2STX_CLK and I2SRX_CLK | [1] | - | - | $0.505 \times T_{cy(clk)}$ | ns | | | | | | | | | | data output valid time | on pin I2STX_SDA | [1] | - | - | 30 | ns | | | on pin I2STX_WS | [1] | - | - | 30 | ns | | | | | | | | | | data input set-up time | on pin I2SRX_SDA | [1] | 3.5 | - | - | ns | | data input hold time | on pin I2SRX_SDA | [1] | 4.0 | - | - | ns | | | to input and output rise time fall time pulse width HIGH pulse width LOW data output valid time data input set-up time | rise time fall time pulse width HIGH on pins I2STX_CLK and I2SRX_CLK pulse width LOW on pins I2STX_CLK and I2SRX_CLK data output valid time on pin I2STX_SDA on pin I2STX_WS data input set-up time on pin I2SRX_SDA | rise time fall time pulse width HIGH on pins I2STX_CLK and I2SRX_CLK pulse width LOW on pins I2STX_CLK and I2SRX_CLK on pins I2STX_CLK and I2SRX_CLK data output valid time on pin I2STX_SDA on pin I2STX_WS data input set-up time on pin I2SRX_SDA | rise time fall time pulse width HIGH on pins I2STX_CLK and I2SRX_CLK pulse width LOW on pins I2STX_CLK and I2SRX_CLK on pins I2STX_CLK and I2SRX_CLK on pins I2STX_CLK and I2SRX_CLK data output valid time on pin I2STX_SDA on pin I2STX_WS I1 - data input set-up time on pin I2SRX_SDA I1 3.5 | to input and output rise time fall time pulse width HIGH on pins I2STX_CLK and I1 0.495 × T <sub>cy(clk)</sub> - pulse width LOW on pins I2STX_CLK and I2SRX_CLK pulse width LOW on pins I2STX_CLK and I2SRX_CLK on pins I2STX_SDA in pin I2STX_SDA on pin I2STX_WS I1 data input set-up time on pin I2SRX_SDA I1 data input set-up time | Tise time | <sup>[1]</sup> CCLK = 20 MHz; peripheral clock to the I<sup>2</sup>S-bus interface PCLK = $^{\text{CCLK}}$ /<sub>4</sub>; I<sup>2</sup>S clock cycle time T<sub>cy(clk)</sub> = 1600 ns, corresponds to the SCK signal in the I<sup>2</sup>S-bus specification. #### 12.8 USB interface **Remark:** The USB controller is available as a device/Host/OTG controller on parts LPC1769/68/66/65 and as device-only controller on part LPC1764. Table 17. Dynamic characteristics: USB pins (full-speed) $C_L = 50 \ pF$ ; $R_{pu} = 1.5 \ k\Omega$ on D+ to $V_{DD(3V3)}$ ; $3.0 \ V \le V_{DD(3V3)} \le 3.6 \ V$ . | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |--------------------|-------------------------------------------------------------|-----------------------------------------|-----|-------|-----|-------|------| | t <sub>r</sub> | rise time | 10 % to 90 % | | 8.5 | - | 13.8 | ns | | t <sub>f</sub> | fall time | 10 % to 90 % | | 7.7 | - | 13.7 | ns | | t <sub>FRFM</sub> | differential rise and fall time matching | t <sub>r</sub> / t <sub>f</sub> | | - | - | 109 | % | | V <sub>CRS</sub> | output signal crossover voltage | | | 1.3 | - | 2.0 | V | | t <sub>FEOPT</sub> | source SE0 interval of EOP | see Figure 23 | | 160 | - | 175 | ns | | t <sub>FDEOP</sub> | source jitter for differential transition to SE0 transition | see Figure 23 | | -2 | - | +5 | ns | | t <sub>JR1</sub> | receiver jitter to next transition | | | -18.5 | - | +18.5 | ns | | t <sub>JR2</sub> | receiver jitter for paired transitions | 10 % to 90 % | | -9 | - | +9 | ns | | t <sub>EOPR1</sub> | EOP width at receiver | must reject as<br>EOP; see<br>Figure 23 | [1] | 40 | - | - | ns | | t <sub>EOPR2</sub> | EOP width at receiver | must accept as EOP; see Figure 23 | [1] | 82 | - | - | ns | [1] Characterized but not implemented as production test. Guaranteed by design. Fig 37. Oscillator modes and models: oscillation mode of operation and external crystal model used for C<sub>X1</sub>/C<sub>X2</sub> evaluation Table 23. Recommended values for $C_{X1}/C_{X2}$ in oscillation mode (crystal and external components parameters): low frequency mode | Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load capacitance C <sub>L</sub> | Maximum crystal series resistance R <sub>S</sub> | External load capacitors C <sub>X1</sub> /C <sub>X2</sub> | |----------------------------------------------------|-----------------------------------------|--------------------------------------------------|-----------------------------------------------------------| | 1 MHz to 5 MHz | 10 pF | < 300 Ω | 18 pF, 18 pF | | | 20 pF | < 300 Ω | 39 pF, 39 pF | | | 30 pF | < 300 Ω | 57 pF, 57 pF | | 5 MHz to 10 MHz | 10 pF | < 300 Ω | 18 pF, 18 pF | | | 20 pF | < 200 Ω | 39 pF, 39 pF | | | 30 pF | < 100 Ω | 57 pF, 57 pF | | 10 MHz to 15 MHz | 10 pF | < 160 Ω | 18 pF, 18 pF | | | 20 pF | < 60 Ω | 39 pF, 39 pF | | 15 MHz to 20 MHz | 10 pF | < 80 Ω | 18 pF, 18 pF | Table 24. Recommended values for $C_{X1}/C_{X2}$ in oscillation mode (crystal and external components parameters): high frequency mode | , , , , , , , , , , , , , , , , , , , | | | | | | | | | |----------------------------------------------------|-----------------------------------------|--------------------------------------------------|------------------------------------------------------------|--|--|--|--|--| | Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load capacitance C <sub>L</sub> | Maximum crystal series resistance R <sub>S</sub> | External load capacitors C <sub>X1</sub> , C <sub>X2</sub> | | | | | | | 15 MHz to 20 MHz | 10 pF | < 180 Ω | 18 pF, 18 pF | | | | | | | | 20 pF | < 100 Ω | 39 pF, 39 pF | | | | | | | 20 MHz to 25 MHz | 10 pF | < 160 Ω | 18 pF, 18 pF | | | | | | | | 20 pF | < 80 Ω | 39 pF, 39 pF | | | | | | ### 15.3 XTAL and RTCX Printed Circuit Board (PCB) layout guidelines The crystal should be connected on the PCB as close as possible to the oscillator input and output pins of the chip. Take care that the load capacitors $C_{x1}$ , $C_{x2}$ , and $C_{x3}$ in case of third overtone crystal usage have a common ground plane. The external components must also be connected to the ground plain. Loops must be made as small as possible in order to keep the noise coupled in via the PCB as small as possible. Also parasitics should stay as small as possible. Values of $C_{x1}$ and $C_{x2}$ should be chosen smaller accordingly to the increase in parasitics of the PCB layout. ### 15.4 Standard I/O pin configuration Figure 38 shows the possible pin modes for standard I/O pins with analog input function: - Digital output driver: Open-drain mode enabled/disabled - Digital input: Pull-up enabled/disabled - Digital input: Pull-down enabled/disabled - Digital input: Repeater mode enabled/disabled - Analog input The default configuration for standard I/O pins is input with pull-up enabled. The weak MOS devices provide a drive capability equivalent to pull-up and pull-down resistors. ### 15.6 ElectroMagnetic Compatibility (EMC) Radiated emission measurements according to the IEC61967-2 standard using the TEM-cell method are shown for part LPC1768. Table 25. ElectroMagnetic Compatibility (EMC) for part LPC1768 (TEM-cell method) $V_{DD}=3.3~V;~T_{amb}=25~^{\circ}C.$ | Parameter | Frequency band | System clock = | | | | | Unit | | | |------------------------------------------|-------------------|----------------|--------|--------|--------|-----------|------|--|--| | | | 12 MHz | 24 MHz | 48 MHz | 72 MHz | 100 MHz | | | | | Input clock: IRC (4 MHz) | | | | | | | | | | | maximum<br>peak level | 150 kHz to 30 MHz | <b>-7</b> | -6 | -4 | -7 | <b>-7</b> | dΒμV | | | | | 30 MHz to 150 MHz | +1 | +5 | +11 | +16 | +9 | dΒμV | | | | | 150 MHz to 1 GHz | -2 | +4 | +11 | +12 | +19 | dΒμV | | | | IEC level[1] | - | 0 | 0 | N | М | L | - | | | | Input clock: crystal oscillator (12 MHz) | | | | | | | | | | | maximum<br>peak level | 150 kHz to 30 MHz | -5 | -4 | -4 | -7 | -8 | dΒμV | | | | | 30 MHz to 150 MHz | -1 | +5 | +10 | +15 | +7 | dΒμV | | | | | 150 MHz to 1 GHz | -1 | +6 | +11 | +10 | +16 | dΒμV | | | | IEC level[1] | - | 0 | 0 | N | М | М | - | | | <sup>[1]</sup> IEC levels refer to Appendix D in the IEC61967-2 Specification. Fig 42. Package outline SOT1450-2 LPC1768UK (WLCSP100) 0.275 0.29 5.04 5.04 0.20 MIN 0.49 # LPC1769/68/67/66/65/64/63 #### 32-bit ARM Cortex-M3 microcontroller **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. #### 21.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I<sup>2</sup>C-bus — logo is a trademark of NXP B.V. ### 22. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com