



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                                     |
|----------------------------|-------------------------------------------------------------------------|
| Core Processor             | ST7                                                                     |
| Core Size                  | 8-Bit                                                                   |
| Speed                      | 8MHz                                                                    |
| Connectivity               | I <sup>2</sup> C, SCI, SPI                                              |
| Peripherals                | LVD, POR, PWM, WDT                                                      |
| Number of I/O              | 48                                                                      |
| Program Memory Size        | 48KB (48K x 8)                                                          |
| Program Memory Type        | FLASH                                                                   |
| EEPROM Size                | -                                                                       |
| RAM Size                   | 1.5K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 3.8V ~ 5.5V                                                             |
| Data Converters            | A/D 16x10b                                                              |
| Oscillator Type            | Internal                                                                |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                       |
| Mounting Type              | Surface Mount                                                           |
| Package / Case             | 64-TQFP                                                                 |
| Supplier Device Package    | -                                                                       |
| Purchase URL               | https://www.e-xfl.com/product-detail/stmicroelectronics/st72f321ar7t6tr |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

## **Table of Contents**

| 14.1 FLAS  | H OPTION BYTES                                        | 175 |
|------------|-------------------------------------------------------|-----|
| 14.2 DEVI0 | CE ORDERING INFORMATION AND TRANSFER OF CUSTOMER CODE | 177 |
| 14.3 DEVE  | LOPMENT TOOLS                                         | 181 |
| 14.3.1     | Starter kits                                          | 181 |
| 14.3.2     | Development and debugging tools                       | 181 |
| 14.3.3     | Programming tools                                     | 181 |
| 14.3.4     | Socket and Emulator Adapter Information               | 182 |
| 14.4 ST7 A | PPLICATION NOTES                                      | 183 |
| 15 KNOWN L | IMITATIONS                                            | 186 |
| 15.1 ALL F | LASH AND ROM DEVICES                                  | 186 |
| 15.1.1     | External RC option                                    | 186 |
| 15.1.2     | Safe Connection of OSC1/OSC2 Pins                     | 186 |
| 15.1.3     | Reset pin protection with LVD Enabled                 | 186 |
| 15.1.4     | Unexpected Reset Fetch                                | 186 |
| 15.1.5     | External interrupt missed                             | 186 |
| 15.1.6     | Clearing active interrupts outside interrupt routine  | 187 |
| 15.1.7     | SCI Wrong Break duration                              | 189 |
| 15.1.8     | 16-bit Timer PWM Mode                                 | 189 |
| 15.1.9     | TIMD set simultaneously with OC interrupt             | 189 |
| 15.1.1     |                                                       | 189 |
| 15.2 ALL F |                                                       | 189 |
| 15.2.1     | Internal RC Oscillator with LVD                       | 189 |
| 15.3 LIMIT | ATIONS SPECIFIC TO REV Q AND REV S FLASH DEVICES      | 189 |
| 15.3.1     | ADC Accuracy                                          | 189 |
| 15.4 LIMIT |                                                       | 190 |
| 15.4.1     | LVD Operation                                         | 190 |
| 15.4.2     | LVD Startup behaviour                                 | 191 |
| 15.4.3     | AVD not supported                                     | 191 |
| 15.4.4     |                                                       | 191 |
| 15.4.5     |                                                       | 191 |
| 15.4.6     | Puil-up not present on PE2                            | 191 |
| 15.4.7     | $\square eau-out protection with LVD \dots$           | 101 |
|            |                                                       | 102 |
|            |                                                       | 152 |

ISTICS for more details.

**۲**۲

3. OSC1 and OSC2 pins connect a crystal/ceramic resonator, or an external source to the on-chip oscillator; see Section 1 DESCRIPTION and Section 12.5 CLOCK AND TIMING CHARACTERISTICS for more details.

4. On the chip, each I/O port may have up to 8 pads:

- ads that are not bonded to external pins are forced by hardware in input pull-up configuration after reset.
  The configuration of these pads must be kept at reset state to avoid added current consumption.
- 5. Pull-up always activated on PE2 see limitation Section 15.4.6.

6. It is mandatory to connect all available  $V_{DD}$  and  $V_{REF}$  pins to the supply voltage and all  $V_{SS}$  and  $V_{SSA}$  pins to ground.

## **5 CENTRAL PROCESSING UNIT**

## **5.1 INTRODUCTION**

This CPU has a full 8-bit architecture and contains six internal registers allowing efficient 8-bit data manipulation.

## **5.2 MAIN FEATURES**

- Enable executing 63 basic instructions
- Fast 8-bit by 8-bit multiply
- 17 main addressing modes (with indirect addressing mode)
- Two 8-bit index registers
- 16-bit stack pointer
- Low power HALT and WAIT modes
- Priority maskable hardware interrupts
- Non-maskable software/hardware interrupts

#### **5.3 CPU REGISTERS**

The six CPU registers shown in Figure 1 are not present in the memory mapping and are accessed by specific instructions.

#### Accumulator (A)

The Accumulator is an 8-bit general purpose register used to hold operands and the results of the arithmetic and logic calculations and to manipulate data.

#### Index Registers (X and Y)

These 8-bit registers are used to create effective addresses or as temporary storage areas for data manipulation. (The Cross-Assembler generates a precede instruction (PRE) to indicate that the following instruction refers to the Y register.)

The Y register is not affected by the interrupt automatic procedures.

#### Program Counter (PC)

The program counter is a 16-bit register containing the address of the next instruction to be executed by the CPU. It is made of two 8-bit registers PCL (Program Counter Low which is the LSB) and PCH (Program Counter High which is the MSB).



Figure 8. CPU Registers

5/

## POWER SAVING MODES (Cont'd)

#### 8.4.2 HALT MODE

The HALT mode is the lowest power consumption mode of the MCU. It is entered by executing the 'HALT' instruction when the OIE bit of the Main Clock Controller Status register (MCCSR) is cleared (see section 10.2 on page 57 for more details on the MCCSR register).

The MCU can exit HALT mode on reception of either a specific interrupt (see Table 8, "Interrupt Mapping," on page 37) or a RESET. When exiting HALT mode by means of a RESET or an interrupt, the oscillator is immediately turned on and the 256 or 4096 CPU cycle delay is used to stabilize the oscillator. After the start up delay, the CPU resumes operation by servicing the interrupt or by fetching the reset vector which woke it up (see Figure 29).

When entering HALT mode, the I[1:0] bits in the CC register are forced to '10b'to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes up immediately.

In HALT mode, the main oscillator is turned off causing all internal processing to be stopped, including the operation of the on-chip peripherals. All peripherals are not clocked except the ones which get their clock supply from another clock generator (such as an external or auxiliary oscillator).

The compatibility of Watchdog operation with HALT mode is configured by the "WDGHALT" option bit of the option byte. The HALT instruction when executed while the Watchdog system is enabled, can generate a Watchdog RESET (see section 14.1 on page 175 for more details).

#### Figure 28. HALT Timing Overview



#### HALT INSTRUCTION (MCCSR.OIE=0) ENABLE WATCHDOG 0 DISABLE WDGHALT<sup>1)</sup> 1 WATCHDOG OSCILLATOR OFF RESET PERIPHERALS<sup>2)</sup> OFF CPU OFF I[1:0] BITS 10 N RESET Y Ν INTERRUPT 3 OSCILLATOR ON PERIPHERALS OFF CPU ON XX 4) I[1:0] BITS 256 OR 4096 CPU CLOCK CYCLE DELAY OSCILLATOR ON PERIPHERALS ON CPU ON I[1:0] BITS XX 4) FETCH RESET VECTOR **OR SERVICE INTERRUPT**

#### Notes:

1. WDGHALT is an option bit. See option byte section for more details.

2. Peripheral clocked with an external clock source can still be active.

3. Only some specific interrupts can exit the MCU from HALT mode (such as external interrupt). Refer to Table 8, "Interrupt Mapping," on page 37 for more details.

4. Before servicing an interrupt, the CC register is pushed on the stack. The I[1:0] bits of the CC register are set to the current software priority level of the interrupt routine and recovered when the CC register is popped.

## Figure 29. HALT Mode Flow-chart



## I/O PORTS (Cont'd)



## Figure 30. I/O Port General Block Diagram

#### Table 10. I/O Port Mode Options

|        | Configuration Mode                                                                                                                                                    | Pull-Up | P-Buffor | Diodes             |                    |  |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|----------|--------------------|--------------------|--|
|        | Configuration Mode        Input      Floating with/without Interrupt        Pull-up with/without Interrupt      Push-pull        Output      Open Drain (logic level) | Full-Op | r-builei | to V <sub>DD</sub> | to V <sub>SS</sub> |  |
| Input  | Floating with/without Interrupt                                                                                                                                       | Off     | Off      |                    |                    |  |
| Input  | Pull-up with/without Interrupt                                                                                                                                        | On      |          | On                 | On                 |  |
|        | Push-pull                                                                                                                                                             | 0#      | On       |                    |                    |  |
| Output | Open Drain (logic level)                                                                                                                                              |         | Off      |                    |                    |  |
|        | True Open Drain                                                                                                                                                       | NI      | NI       | NI (see note)      |                    |  |

Legend: NI - not implemented

Off - implemented not activated

On - implemented and activated

**Note**: The diode to  $V_{DD}$  is not implemented in the true open drain pads. A local protection between the pad and  $V_{SS}$  is implemented to protect the device against positive stress.

| Address<br>(Hex.) | Register<br>Label | 7    | 6  | 5  | 4  | 3  | 2  | 1  | 0  |
|-------------------|-------------------|------|----|----|----|----|----|----|----|
| 002Ah             | WDGCR             | WDGA | T6 | T5 | T4 | T3 | T2 | T1 | T0 |
|                   | Reset Value       | 0    | 1  | 1  | 1  | 1  | 1  | 1  | 1  |

## Table 14. Watchdog Timer Register Map and Reset Values



## **10.3 PWM AUTO-RELOAD TIMER (ART)**

#### 10.3.1 Introduction

The Pulse Width Modulated Auto-Reload Timer on-chip peripheral consists of an 8-bit auto reload counter with compare/capture capabilities and of a 7-bit prescaler clock source.

These resources allow five possible operating modes:

- Generation of up to 4 independent PWM signals
- Output compare and Time base interrupt

- Up to two input capture functions
- External event detector
- Up to two external interrupt sources

The three first modes can be used together with a single counter frequency.

The timer can be used to wake up the MCU from WAIT and HALT modes.



60/193

#### 10.4 16-BIT TIMER

#### 10.4.1 Introduction

The timer consists of a 16-bit free-running counter driven by a programmable prescaler.

It may be used for a variety of purposes, including pulse length measurement of up to two input signals (*input capture*) or generation of up to two output waveforms (*output compare* and *PWM*).

Pulse lengths and waveform periods can be modulated from a few microseconds to several milliseconds using the timer prescaler and the CPU clock prescaler.

Some ST7 devices have two on-chip 16-bit timers. They are completely independent, and do not share any resources. They are synchronized after a MCU reset as long as the timer clock frequencies are not modified.

This description covers one or two 16-bit timers. In ST7 devices with two timers, register names are prefixed with TA (Timer A) or TB (Timer B).

#### 10.4.2 Main Features

- Programmable prescaler: f<sub>CPU</sub> divided by 2, 4 or 8
- Overflow status flag and maskable interrupt
- External clock input (must be at least four times slower than the CPU clock speed) with the choice of active edge
- 1 or 2 Output Compare functions each with:
  - 2 dedicated 16-bit registers
  - 2 dedicated programmable signals
  - 2 dedicated status flags
  - 1 dedicated maskable interrupt
- 1 or 2 Input Capture functions each with:
  - 2 dedicated 16-bit registers
  - 2 dedicated active edge selection signals
  - 2 dedicated status flags
  - 1 dedicated maskable interrupt
- Pulse width modulation mode (PWM)
- One Pulse mode
- Reduced Power Mode
- 5 alternate functions on I/O ports (ICAP1, ICAP2, OCMP1, OCMP2, EXTCLK)\*

The Block Diagram is shown in Figure 1.

\*Note: Some timer pins may not be available (not bonded) in some ST7 devices. Refer to the device pin out description.

When reading an input signal on a non-bonded pin, the value will always be '1'.

#### **10.4.3 Functional Description**

#### 10.4.3.1 Counter

The main block of the Programmable Timer is a 16-bit free running upcounter and its associated 16-bit registers. The 16-bit registers are made up of two 8-bit registers called high and low.

Counter Register (CR):

- Counter High Register (CHR) is the most significant byte (MS Byte).
- Counter Low Register (CLR) is the least significant byte (LS Byte).

Alternate Counter Register (ACR)

- Alternate Counter High Register (ACHR) is the most significant byte (MS Byte).
- Alternate Counter Low Register (ACLR) is the least significant byte (LS Byte).

These two read-only 16-bit registers contain the same value but with the difference that reading the ACLR register does not clear the TOF bit (Timer overflow flag), located in the Status register, (SR), (see note at the end of paragraph titled 16-bit read sequence).

Writing in the CLR register or ACLR register resets the free running counter to the FFFCh value. Both counters have a reset value of FFFCh (this is the only value which is reloaded in the 16-bit timer). The reset value of both counters is also

FFFCh in One Pulse mode and PWM mode.

The timer clock depends on the clock control bits of the CR2 register, as illustrated in Table 1. The value in the counter register repeats every 131072, 262144 or 524288 CPU clock cycles depending on the CC[1:0] bits.

The timer frequency can be  $f_{CPU}/2$ ,  $f_{CPU}/4$ ,  $f_{CPU}/8$  or an external frequency.

57

## 16-BIT TIMER (Cont'd)

57/



## Figure 52. Pulse Width Modulation Mode Timing Example with 2 Output Compare Functions



**Note:** On timers with only one Output Compare register, a fixed frequency PWM signal can be generated using the output compare and the counter overflow to define the pulse length.

## 16-BIT TIMER (Cont'd) CONTROL REGISTER 2 (CR2)

Read/Write

Reset Value: 0000 0000 (00h)

| 7    |      |     |     |     |     |       | 0     |
|------|------|-----|-----|-----|-----|-------|-------|
| OC1E | OC2E | OPM | PWM | CC1 | CC0 | IEDG2 | EXEDG |

#### Bit 7 = OC1E Output Compare 1 Pin Enable.

This bit is used only to output the signal from the timer on the OCMP1 pin (OLV1 in Output Compare mode, both OLV1 and OLV2 in PWM and one-pulse mode). Whatever the value of the OC1E bit, the Output Compare 1 function of the timer remains active.

- 0: OCMP1 pin alternate function disabled (I/O pin free for general-purpose I/O).
- 1: OCMP1 pin alternate function enabled.

#### Bit 6 = OC2E Output Compare 2 Pin Enable.

This bit is used only to output the signal from the timer on the OCMP2 pin (OLV2 in Output Compare mode). Whatever the value of the OC2E bit, the Output Compare 2 function of the timer remains active.

- 0: OCMP2 pin alternate function disabled (I/O pin free for general-purpose I/O).
- 1: OCMP2 pin alternate function enabled.

#### Bit 5 = **OPM** One Pulse Mode.

0: One Pulse mode is not active.

1: One Pulse mode is active, the ICAP1 pin can be used to trigger one pulse on the OCMP1 pin; the active transition is given by the IEDG1 bit. The length of the generated pulse depends on the contents of the OC1R register.

### Bit 4 = **PWM** Pulse Width Modulation.

- 0: PWM mode is not active.
- 1: PWM mode is active, the OCMP1 pin outputs a programmable cyclic signal; the length of the pulse depends on the value of OC1R register; the period depends on the value of OC2R register.

#### Bit 3, 2 = **CC[1:0]** *Clock Control.*

The timer clock mode depends on these bits:

#### Table 17. Clock Control Bits

| Timer Clock                      | CC1 | CC0 |
|----------------------------------|-----|-----|
| f <sub>CPU</sub> / 4             | 0   | 0   |
| f <sub>CPU</sub> / 2             | 0   | 1   |
| f <sub>CPU</sub> / 8             | 1   | 0   |
| External Clock (where available) | I   | 1   |

**Note**: If the external clock pin is not available, programming the external clock configuration stops the counter.

#### Bit 1 = IEDG2 Input Edge 2.

This bit determines which type of level transition on the ICAP2 pin will trigger the capture.

0: A falling edge triggers the capture.

1: A rising edge triggers the capture.

#### Bit 0 = **EXEDG** External Clock Edge.

This bit determines which type of level transition on the external clock pin EXTCLK will trigger the counter register.

0: A falling edge triggers the counter register.

1: A rising edge triggers the counter register.

## 16-BIT TIMER (Cont'd) CONTROL/STATUS REGISTER (CSR)

Read/Write (bits 7:3 read only)

Reset Value: xxxx x0xx (xxh)

| 7    |      |     |      |      |      |   | 0 |
|------|------|-----|------|------|------|---|---|
| ICF1 | OCF1 | TOF | ICF2 | OCF2 | TIMD | 0 | 0 |

Bit 7 = **ICF1** Input Capture Flag 1.

0: No input capture (reset value).

1: An input capture has occurred on the ICAP1 pin or the counter has reached the OC2R value in PWM mode. To clear this bit, first read the SR register, then read or write the low byte of the IC1R (IC1LR) register.

#### Bit 6 = OCF1 Output Compare Flag 1.

0: No match (reset value).

1: The content of the free running counter has matched the content of the OC1R register. To clear this bit, first read the SR register, then read or write the low byte of the OC1R (OC1LR) register.

#### Bit 5 = **TOF** Timer Overflow Flag.

0: No timer overflow (reset value).

1: The free running counter rolled over from FFFFh to 0000h. To clear this bit, first read the SR register, then read or write the low byte of the CR (CLR) register. **Note:** Reading or writing the ACLR register does not clear TOF.

#### Bit 4 = ICF2 Input Capture Flag 2.

- 0: No input capture (reset value).
- 1: An input capture has occurred on the ICAP2 pin. To clear this bit, first read the SR register, then read or write the low byte of the IC2R (IC2LR) register.

#### Bit 3 = **OCF2** *Output Compare Flag 2.*

- 0: No match (reset value).
- 1: The content of the free running counter has matched the content of the OC2R register. To clear this bit, first read the SR register, then read or write the low byte of the OC2R (OC2LR) register.

#### Bit 2 = TIMD Timer disable.

This bit is set and cleared by software. When set, it freezes the timer prescaler and counter and disabled the output functions (OCMP1 and OCMP2 pins) to reduce power consumption. Access to the timer registers is still available, allowing the timer configuration to be changed, or the counter reset, while it is disabled.

- 0: Timer enabled
- 1: Timer prescaler, counter and outputs disabled
- Bits 1:0 = Reserved, must be kept cleared.

## **10.5 SERIAL PERIPHERAL INTERFACE (SPI)**

### 10.5.1 Introduction

The Serial Peripheral Interface (SPI) allows fullduplex, synchronous, serial communication with external devices. An SPI system may consist of a master and one or more slaves however the SPI interface can not be a master in a multi-master system.

#### 10.5.2 Main Features

- Full duplex synchronous transfers (on 3 lines)
- Simplex synchronous transfers (on 2 lines)
- Master or slave operation
- Six master mode frequencies (f<sub>CPU</sub>/4 max.)
- f<sub>CPU</sub>/2 max. slave mode frequency (see note)
- SS Management by software or hardware
- Programmable clock polarity and phase
- End of transfer interrupt flag
- Write collision, Master Mode Fault and Overrun flags

**Note:** In slave mode, continuous transmission is not possible at maximum frequency due to the software overhead for clearing status flags and to initiate the next transmission sequence.

#### 10.5.3 General Description

Figure 53 shows the serial peripheral interface (SPI) block diagram. There are 3 registers:

- SPI Control Register (SPICR)
- SPI Control/Status Register (SPICSR)
- SPI Data Register (SPIDR)

The SPI is connected to external devices through 4 pins:

- MISO: Master In / Slave Out data
- MOSI: Master Out / Slave In data
- SCK: Serial Clock out by SPI masters and input by SPI slaves



## Figure 53. Serial Peripheral Interface Block Diagram

### SERIAL COMMUNICATIONS INTERFACE (Cont'd)

#### 10.6.4.3 Receiver

The SCI can receive data words of either 8 or 9 bits. When the M bit is set, word length is 9 bits and the MSB is stored in the R8 bit in the SCICR1 register.

#### Character reception

During a SCI reception, data shifts in least significant bit first through the RDI pin. In this mode, the SCIDR register consists or a buffer (RDR) between the internal bus and the received shift register (see Figure 1.).

#### Procedure

- Select the M bit to define the word length.
- Select the desired baud rate using the SCIBRR and the SCIERPR registers.
- Set the RE bit, this enables the receiver which begins searching for a start bit.

When a character is received:

- The RDRF bit is set. It indicates that the content of the shift register is transferred to the RDR.
- An interrupt is generated if the RIE bit is set and the I bit is cleared in the CCR register.
- The error flags can be set if a frame error, noise or an overrun error has been detected during reception.

Clearing the RDRF bit is performed by the following software sequence done by:

- 1. An access to the SCISR register
- 2. A read to the SCIDR register.

The RDRF bit must be cleared before the end of the reception of the next character to avoid an overrun error.

#### **Break Character**

When a break character is received, the SCI handles it as a framing error.

#### **Idle Character**

When a idle frame is detected, there is the same procedure as a data received character plus an interrupt if the ILIE bit is set and the I bit is cleared in the CCR register.

#### **Overrun Error**

5/

An overrun error occurs when a character is received when RDRF has not been reset. Data can not be transferred from the shift register to the RDR register as long as the RDRF bit is not cleared.

When an overrun error occurs:

- The OR bit is set.
- The RDR content is not lost.
- The shift register is overwritten.
- An interrupt is generated if the RIE bit is set and the I bit is cleared in the CCR register.

The OR bit is reset by an access to the SCISR register followed by a SCIDR register read operation.

#### Noise Error

Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise. Normal data bits are considered valid if three consecutive samples (8th, 9th, 10th) have the same bit value, otherwise the NF flag is set. In the case of start bit detection, the NF flag is set on the basis of an algorithm combining both valid edge detection and three samples (8th, 9th, 10th). Therefore, to prevent the NF flag getting set during start bit reception, there should be a valid edge detection as well as three valid samples.

When noise is detected in a frame:

- The NF flag is set at the rising edge of the RDRF bit.
- Data is transferred from the Shift register to the SCIDR register.
- No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt.

The NF flag is reset by a SCISR register read operation followed by a SCIDR register read operation.

During reception, if a false start bit is detected (e.g. 8th, 9th, 10th samples are 011,101,110), the frame is discarded and the receiving sequence is not started for this frame. There is no RDRF bit set for this frame and the NF flag is set internally (not accessible to the user). This NF flag is accessible along with the RDRF bit when a next valid frame is received.

**Note:** If the application Start Bit is not long enough to match the above requirements, then the NF Flag may get set due to the short Start Bit. In this case, the NF flag may be ignored by the application software when the first valid byte is received.

See also Section 0.1.4.10.

## SERIAL COMMUNICATIONS INTERFACE (Cont'd) EXTENDED RECEIVE PRESCALER DIVISION REGISTER (SCIERPR)

#### Read/Write

Reset Value: 0000 0000 (00h)

Allows setting of the Extended Prescaler rate division factor for the receive circuit.

| 7    |      |      |      |      |      |      | 0    |
|------|------|------|------|------|------|------|------|
| ERPR |
| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |

# Bits 7:0 = **ERPR[7:0]** 8-bit Extended Receive Prescaler Register.

The extended Baud Rate Generator is activated when a value different from 00h is stored in this register. Therefore the clock frequency issued from the 16 divider (see Figure 3.) is divided by the binary factor set in the SCIERPR register (in the range 1 to 255).

The extended baud rate generator is not used after a reset.

## Table 22. Baudrate Selection

57/

# EXTENDED TRANSMIT PRESCALER DIVISION REGISTER (SCIETPR)

## Read/Write

Reset Value:0000 0000 (00h)

Allows setting of the External Prescaler rate division factor for the transmit circuit.

| 7    |      |      |      |      |      |      | 0    |
|------|------|------|------|------|------|------|------|
| ETPR |
| 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |

## Bits 7:0 = **ETPR[7:0**] 8-bit Extended Transmit Prescaler Register.

The extended Baud Rate Generator is activated when a value different from 00h is stored in this register. Therefore the clock frequency issued from the 16 divider (see Figure 3.) is divided by the binary factor set in the SCIETPR register (in the range 1 to 255).

The extended baud rate generator is not used after a reset.

|                                    |                         |                  | Cor                     | nditions                                                                                                                                                                                                              |                                                                | Baud                                                                                           |      |
|------------------------------------|-------------------------|------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------------------------------------------------------------------------------------------------|------|
| Symbol                             | Parameter               | f <sub>CPU</sub> | Accuracy vs<br>Standard | Prescaler                                                                                                                                                                                                             | Standard                                                       | Rate                                                                                           | Unit |
| f <sub>Tx</sub><br>f <sub>Rx</sub> | Communication frequency | 8 MHz            | ~0.16%                  | Conventional Mode<br>TR (or RR)=128, PR=13<br>TR (or RR)= 32, PR=13<br>TR (or RR)= 16, PR=13<br>TR (or RR)= 8, PR=13<br>TR (or RR)= 4, PR=13<br>TR (or RR)= 16, PR= 3<br>TR (or RR)= 2, PR=13<br>TR (or RR)= 1, PR=13 | 300<br>1200<br>2400<br>4800<br>9600<br>10400<br>19200<br>38400 | ~300.48<br>~1201.92<br>~2403.84<br>~4807.69<br>~9615.38<br>~10416.67<br>~19230.77<br>~38461.54 | Hz   |
|                                    |                         |                  | ~0.79%                  | Extended Mode<br>ETPR (or ERPR) = 35,<br>TR (or RR)= 1, PR=1                                                                                                                                                          | 14400                                                          | ~14285.71                                                                                      |      |

## SERIAL COMMUNICATION INTERFACE (Cont'd)

## Table 23. SCI Register Map and Reset Values

| Address<br>(Hex.) | Register<br>Label | 7    | 6    | 5    | 4    | 3    | 2    | 1    | 0    |
|-------------------|-------------------|------|------|------|------|------|------|------|------|
| 0050b             | SCISR             | TDRE | TC   | RDRF | IDLE | OVR  | NF   | FE   | PE   |
| 005011            | Reset Value       | 1    | 1    | 0    | 0    | 0    | 0    | 0    | 0    |
| 0051h             | SCIDR             | MSB  |      |      |      |      |      |      | LSB  |
|                   | Reset Value       | х    | х    | х    | х    | х    | х    | х    | х    |
| 0052h             | SCIBRR            | SCP1 | SCP0 | SCT2 | SCT1 | SCT0 | SCR2 | SCR1 | SCR0 |
|                   | Reset Value       | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 0052h             | SCICR1            | R8   | T8   | SCID | М    | WAKE | PCE  | PS   | PIE  |
| 00531             | Reset Value       | х    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 0054h             | SCICR2            | TIE  | TCIE | RIE  | ILIE | TE   | RE   | RWU  | SBK  |
| 005411            | Reset Value       | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 0055h             | SCIERPR           | MSB  |      |      |      |      |      |      | LSB  |
| 00550             | Reset Value       | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |
| 0057h             | SCIPETPR          | MSB  |      |      |      |      |      |      | LSB  |
| 005711            | Reset Value       | 0    | 0    | 0    | 0    | 0    | 0    | 0    | 0    |



## **12.4 SUPPLY CURRENT CHARACTERISTICS**

The following current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To get the total device consumption, the two current values must be added (except for HALT mode for which the clock is stopped).

#### **12.4.1 CURRENT CONSUMPTION**

| Symbol          | Deremeter                                      | Conditiono                                                                                                                                                                                                    | Flash                     | Devices                       | ROM                       | Devices                       | llnit |
|-----------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------------|---------------------------|-------------------------------|-------|
| Symbol          | Farameter                                      | Conditions                                                                                                                                                                                                    | Тур                       | Max <sup>1)</sup>             | Тур                       | Max <sup>1)</sup>             | Unit  |
|                 | Supply current in RUN mode <sup>2)</sup>       | $\begin{array}{l} f_{OSC}{=}2MHz, f_{CPU}{=}1MHz\\ f_{OSC}{=}4MHz, f_{CPU}{=}2MHz\\ f_{OSC}{=}8MHz, f_{CPU}{=}4MHz\\ f_{OSC}{=}16MHz, f_{CPU}{=}8MHz \end{array}$                                             | 1.3<br>2.0<br>3.6<br>7.1  | 3.0<br>5.0<br>8.0<br>15.0     | 1.3<br>2.0<br>3.6<br>7.1  | 2.0<br>3.0<br>5.0<br>10.0     | mA    |
|                 | Supply current in SLOW mode <sup>2)</sup>      | $\begin{array}{l} f_{OSC}{=}2MHz, f_{CPU}{=}62.5 \text{kHz} \\ f_{OSC}{=}4MHz, f_{CPU}{=}125 \text{kHz} \\ f_{OSC}{=}8MHz, f_{CPU}{=}250 \text{kHz} \\ f_{OSC}{=}16MHz, f_{CPU}{=}500 \text{kHz} \end{array}$ | 600<br>700<br>800<br>1100 | 2700<br>3000<br>3600<br>4000  | 600<br>700<br>800<br>1100 | 1800<br>2100<br>2400<br>3000  | μA    |
| I <sub>DD</sub> | Supply current in WAIT mode <sup>2)</sup>      | $\begin{array}{l} f_{OSC}{=}2MHz, f_{CPU}{=}1MHz\\ f_{OSC}{=}4MHz, f_{CPU}{=}2MHz\\ f_{OSC}{=}8MHz, f_{CPU}{=}4MHz\\ f_{OSC}{=}16MHz, f_{CPU}{=}8MHz \end{array}$                                             | 1.0<br>1.5<br>2.5<br>4.5  | 3.0<br>4.0<br>5.0<br>7.0      | 1.0<br>1.5<br>2.5<br>4.5  | 1.3<br>2.0<br>3.3<br>6.0      | mA    |
|                 | Supply current in SLOW WAIT mode <sup>2)</sup> | $\begin{array}{l} f_{OSC}{=}2MHz, f_{CPU}{=}62.5 \text{kHz} \\ f_{OSC}{=}4MHz, f_{CPU}{=}125 \text{kHz} \\ f_{OSC}{=}8MHz, f_{CPU}{=}250 \text{kHz} \\ f_{OSC}{=}16MHz, f_{CPU}{=}500 \text{kHz} \end{array}$ | 580<br>650<br>770<br>1050 | 1200<br>1300<br>1800<br>2000  | 70<br>100<br>200<br>350   | 200<br>300<br>600<br>1200     | μA    |
|                 | Supply current in HALT mode <sup>3)</sup>      | -40°C≤T <sub>A</sub> ≤+85°C                                                                                                                                                                                   | <1                        | 10                            | <1                        | 10                            | uА    |
|                 |                                                | -40°C≤T <sub>A</sub> ≤+125°C                                                                                                                                                                                  | <1                        | 50                            | <1                        | 50                            | P** 1 |
| I <sub>DD</sub> | Supply current in ACTIVE-HALT mode             | $f_{OSC}=2MHz$<br>$f_{OSC}=4MHz$<br>$f_{OSC}=8MHz$<br>$f_{OSC}=16MHz$                                                                                                                                         | 80<br>160<br>325<br>650   | No<br>max.<br>guaran-<br>teed | 80<br>160<br>325<br>650   | No<br>max.<br>guar-<br>anteed | μA    |

#### Notes:

1. Data based on characterization results, tested in production at  $V_{DD}$  max. and  $f_{CPU}$  max.

2. Measurements are done in the following conditions:

- Program executed from RAM, CPU running with RAM access. The increase in consumption when executing from Flash is 50%.

- All I/O pins in input mode with a static value at  $V_{\text{DD}}$  or  $V_{\text{SS}}$  (no load)

- All peripherals in reset state.
- LVD disabled.
- Clock input (OSC1) driven by external square wave.
- In SLOW and SLOW WAIT mode,  $f_{CPU}$  is based on  $f_{OSC}$  divided by 32.
- To obtain the total current consumption of the device, add the clock source (Section 12.4.2) and the peripheral power consumption (Section 12.4.3).
- 3. All I/O pins in push-pull 0 mode (when applicable) with a static value at V<sub>DD</sub> or VSS (no load), LVD disabled. Data based on characterization results, tested in production at V<sub>DD</sub> max. and  $f_{CPU}$  max.
- 4. Data based on characterisation results, not tested in production. All I/O pins in push-pull 0 mode (when applicable) with a static value at V<sub>DD</sub> or V<sub>SS</sub> (no load); clock input (OSC1) driven by external square wave, LVD disabled. To obtain the total current consumption of the device, add the clock source consumption (Section 12.4.2).



## **12.11 COMMUNICATION INTERFACE CHARACTERISTICS**

## 12.11.1 SPI - Serial Peripheral Interface

Subject to general operating conditions for  $V_{DD}, f_{CPU},$  and  $T_A$  unless otherwise specified.

Refer to I/O port characteristics for more details on the input/output alternate function characteristics (SS, SCK, MOSI, MISO).

| Symbol                                       | Parameter                    | Conditions                       | Min                             | Max                      | Unit             |
|----------------------------------------------|------------------------------|----------------------------------|---------------------------------|--------------------------|------------------|
| f <sub>SCK</sub><br>1/t <sub>c(SCK)</sub>    | SPI clock frequency          | Master<br>f <sub>CPU</sub> =8MHz | f <sub>CPU</sub> /128<br>0.0625 | f <sub>CPU</sub> /4<br>2 | MHz              |
|                                              |                              | Slave<br>f <sub>CPU</sub> =8MHz  | 0                               | f <sub>CPU</sub> /2<br>4 |                  |
| t <sub>r(SCK)</sub><br>t <sub>f(SCK)</sub>   | SPI clock rise and fall time |                                  | see I/O port pin description    |                          |                  |
| t <sub>su(SS)</sub>                          | SS setup time <sup>4)</sup>  | Slave                            | t <sub>CPU</sub> + 50           |                          |                  |
| t <sub>h(SS)</sub>                           | SS hold time                 | Slave                            | 120                             |                          |                  |
| t <sub>w(SCKH)</sub><br>t <sub>w(SCKL)</sub> | SCK high and low time        | Master<br>Slave                  | 100<br>90                       |                          |                  |
| t <sub>su(MI)</sub><br>t <sub>su(SI)</sub>   | Data input setup time        | Master<br>Slave                  | 100<br>100                      |                          |                  |
| t <sub>h(MI)</sub><br>t <sub>h(SI)</sub>     | Data input hold time         | Master<br>Slave                  | 100<br>100                      |                          | ns               |
| t <sub>a(SO)</sub>                           | Data output access time      | Slave                            | 0                               | 120                      |                  |
| t <sub>dis(SO)</sub>                         | Data output disable time     | Slave                            |                                 | 240                      | -                |
| t <sub>v(SO)</sub>                           | Data output valid time       | Clave (offer enable edge)        |                                 | 120                      |                  |
| t <sub>h(SO)</sub>                           | Data output hold time        | Slave (alter ellable euge)       | 0                               |                          |                  |
| t <sub>v(MO)</sub>                           | Data output valid time       | Master (ofter enable edge)       |                                 | 120                      | t <sub>CPU</sub> |
| t <sub>h(MO)</sub>                           | Data output hold time        | waster (alter enable edge)       | 0                               |                          |                  |

## Figure 92. SPI Slave Timing Diagram with CPHA=0<sup>3)</sup>



#### Notes:

1. Data based on design simulation and/or characterisation results, not tested in production.

2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration.

- 3. Measurement points are done at CMOS levels:  $0.3 x V_{\text{DD}}$  and  $0.7 x V_{\text{DD}}.$
- 4. Depends on  $f_{CPU}$ . For example, if  $f_{CPU}$  = 8 MHz, then  $t_{CPU}$  = 1 /  $f_{CPU}$  = 125 ns and  $t_{su(\overline{SS})}$  = 175 ns.

## DEVICE CONFIGURATION AND ORDERING INFORMATION (Cont'd)

#### Table 30. Suggested List of Socket Types

| Device        | Socket (supplied with ST7MDT20M-<br>EMU3) | Emulator Adapter (supplied with<br>ST7MDT20M-EMU3) |
|---------------|-------------------------------------------|----------------------------------------------------|
| LQFP64 14 x14 | CAB 3303262                               | CAB 3303351                                        |
| LQFP64 10 x10 | YAMAICHI IC149-064-*75-*5                 | YAMAICHI ICP-064-6                                 |
| LQFP44 10 X10 | YAMAICHI IC149-044-*52-*5                 | YAMAICHI ICP-044-5                                 |

# 14.3.4 Socket and Emulator Adapter Information

For information on the type of socket that is supplied with the emulator, refer to the suggested list of sockets in Table 30.

**Note:** Before designing the board layout, it is recommended to check the overall dimensions of the socket as they may be greater than the dimensions of the device.

For footprint and other mechanical information about these sockets and adapters, refer to the manufacturer's datasheet.

#### **Related Documentation**

AN 978: ST7 Visual Develop Software Key Debugging Features

AN 1938: ST7 Visual Develop for ST7 Cosmic C toolset users

AN 1940: ST7 Visual Develop for ST7 Assembler Linker toolset users

## Table 31. ST7 Application Notes

| IDENTIFICATION        | DESCRIPTION                                                                      |  |  |  |  |  |
|-----------------------|----------------------------------------------------------------------------------|--|--|--|--|--|
| AN1947                | ST7MC PMAC SINE WAVE MOTOR CONTROL SOFTWARE LIBRARY                              |  |  |  |  |  |
| GENERAL PURPOSE       |                                                                                  |  |  |  |  |  |
| AN1476                | LOW COST POWER SUPPLY FOR HOME APPLIANCES                                        |  |  |  |  |  |
| AN1526                | ST7FLITE0 QUICK REFERENCE NOTE                                                   |  |  |  |  |  |
| AN1709                | EMC DESIGN FOR ST MICROCONTROLLERS                                               |  |  |  |  |  |
| AN1752                | ST72324 QUICK REFERENCE NOTE                                                     |  |  |  |  |  |
| PRODUCT EVALUATION    |                                                                                  |  |  |  |  |  |
| AN 910                | PERFORMANCE BENCHMARKING                                                         |  |  |  |  |  |
| AN 990                | ST7 BENEFITS VS INDUSTRY STANDARD                                                |  |  |  |  |  |
| AN1077                | OVERVIEW OF ENHANCED CAN CONTROLLERS FOR ST7 AND ST9 MCUS                        |  |  |  |  |  |
| AN1086                | U435 CAN-DO SOLUTIONS FOR CAR MULTIPLEXING                                       |  |  |  |  |  |
| AN1103                | IMPROVED B-EMF DETECTION FOR LOW SPEED, LOW VOLTAGE WITH ST72141                 |  |  |  |  |  |
| AN1150                | BENCHMARK ST72 VS PC16                                                           |  |  |  |  |  |
| AN1151                | PERFORMANCE COMPARISON BETWEEN ST72254 & PC16F876                                |  |  |  |  |  |
| AN1278                | LIN (LOCAL INTERCONNECT NETWORK) SOLUTIONS                                       |  |  |  |  |  |
| PRODUCT MIGRATION     |                                                                                  |  |  |  |  |  |
| AN1131                | MIGRATING APPLICATIONS FROM ST72511/311/214/124 TO ST72521/321/324               |  |  |  |  |  |
| AN1322                | MIGRATING AN APPLICATION FROM ST7263 REV.B TO ST7263B                            |  |  |  |  |  |
| AN1365                | GUIDELINES FOR MIGRATING ST72C254 APPLICATIONS TO ST72F264                       |  |  |  |  |  |
| AN1604                | HOW TO USE ST7MDT1-TRAIN WITH ST72F264                                           |  |  |  |  |  |
| AN2200                | GUIDELINES FOR MIGRATING ST7LITE1X APPLICATIONS TO ST7FLITE1XB                   |  |  |  |  |  |
| PRODUCT OPTIMIZATION  |                                                                                  |  |  |  |  |  |
| AN 982                | USING ST7 WITH CERAMIC RESONATOR                                                 |  |  |  |  |  |
| AN1014                | HOW TO MINIMIZE THE ST7 POWER CONSUMPTION                                        |  |  |  |  |  |
| AN1015                | SOFTWARE TECHNIQUES FOR IMPROVING MICROCONTROLLER EMC PERFORMANCE                |  |  |  |  |  |
| AN1040                | MONITORING THE VBUS SIGNAL FOR USB SELF-POWERED DEVICES                          |  |  |  |  |  |
| AN1070                | ST7 CHECKSUM SELF-CHECKING CAPABILITY                                            |  |  |  |  |  |
| AN1181                | ELECTROSTATIC DISCHARGE SENSITIVE MEASUREMENT                                    |  |  |  |  |  |
| AN1324                | CALIBRATING THE RC OSCILLATOR OF THE ST7FLITE0 MCU USING THE MAINS               |  |  |  |  |  |
| AN1502                | EMULATED DATA EEPROM WITH ST7 HDFLASH MEMORY                                     |  |  |  |  |  |
| AN1529                | EXTENDING THE CURRENT & VOLTAGE CAPABILITY ON THE ST7265 VDDF SUPPLY             |  |  |  |  |  |
| AN1530                | ACCURATE TIMEBASE FOR LOW-COST ST7 APPLICATIONS WITH INTERNAL RC OSCILLA-<br>TOR |  |  |  |  |  |
| AN1605                | USING AN ACTIVE RC TO WAKEUP THE ST7LITE0 FROM POWER SAVING MODE                 |  |  |  |  |  |
| AN1636                | UNDERSTANDING AND MINIMIZING ADC CONVERSION ERRORS                               |  |  |  |  |  |
| AN1828                | PIR (PASSIVE INFRARED) DETECTOR USING THE ST7FLITE05/09/SUPERLITE                |  |  |  |  |  |
| AN1946                | SENSORLESS BLDC MOTOR CONTROL AND BEMF SAMPLING METHODS WITH ST7MC               |  |  |  |  |  |
| AN1953                | PFC FOR ST7MC STARTER KIT                                                        |  |  |  |  |  |
| AN1971                | ST7LITE0 MICROCONTROLLED BALLAST                                                 |  |  |  |  |  |
| PROGRAMMING AND TOOLS |                                                                                  |  |  |  |  |  |
| AN 978                | ST7 VISUAL DEVELOP SOFTWARE KEY DEBUGGING FEATURES                               |  |  |  |  |  |
| AN 983                | KEY FEATURES OF THE COSMIC ST7 C-COMPILER PACKAGE                                |  |  |  |  |  |
| AN 985                | EXECUTING CODE IN ST7 RAM                                                        |  |  |  |  |  |
| AN 986                | USING THE INDIRECT ADDRESSING MODE WITH ST7                                      |  |  |  |  |  |
| AN 987                | ST7 SERIAL TEST CONTROLLER PROGRAMMING                                           |  |  |  |  |  |
| AN 988                | STARTING WITH ST7 ASSEMBLY TOOL CHAIN                                            |  |  |  |  |  |
| AN1039                | ST7 MATH UTILITY ROUTINES                                                        |  |  |  |  |  |



- The interrupt flag is cleared within any interrupt routine with higher or identical priority level
- The interrupt flag is cleared in any part of the code while this interrupt is disabled

47/

If these conditions are not met, the symptom can be avoided by implementing the following sequence: PUSH CC SIM reset interrupt flag POP CC