## E. Kenesas Electronics America Inc - UPD78F0445GB-GAH-AX Datasheet



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                               |
|----------------------------|--------------------------------------------------------------------------------------|
| Core Processor             | 78K/0                                                                                |
| Core Size                  | 8-Bit                                                                                |
| Speed                      | 10MHz                                                                                |
| Connectivity               | 3-Wire SIO, LINbus, UART/USART                                                       |
| Peripherals                | LCD, LVD, POR, PWM, WDT                                                              |
| Number of I/O              | 46                                                                                   |
| Program Memory Size        | 60KB (60K x 8)                                                                       |
| Program Memory Type        | FLASH                                                                                |
| EEPROM Size                | -                                                                                    |
| RAM Size                   | 2K x 8                                                                               |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 5.5V                                                                          |
| Data Converters            | -                                                                                    |
| Oscillator Type            | Internal                                                                             |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                                    |
| Mounting Type              | Surface Mount                                                                        |
| Package / Case             | 64-LQFP                                                                              |
| Supplier Device Package    | -                                                                                    |
| Purchase URL               | https://www.e-xfl.com/product-detail/renesas-electronics-america/upd78f0445gb-gah-ax |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



Figure 3-15. Correspondence Between Data Memory and Addressing (µPD78F0443, 78F0453)

Figure 4-7. Block Diagram of P32



- P3: Port register 3
- PU3: Pull-up resistor option register 3
- PM3: Port mode register 3
- RD: Read signal
- WR××: Write signal

#### (3) Pull-up resistor option registers (PU1, PU3, PU4, PU8, PU10 to PU12, PU14, PU15)

These registers specify whether the on-chip pull-up resistors of P11 to P14, P31 to P34, P40 to P44, P80 to P83, P100 to P103, P110 to P113, P120, P140 to P143, or P150 to P153 are to be used or not. On-chip pull-up resistors can be used in 1-bit units only for the bits set to input mode of the pins to which the use of an on-chip pull-up resistor has been specified in PU1, PU3, PU4, PU8, PU10 to PU12, PU14, and PU15. On-chip pull-up resistors cannot be connected to bits set to output mode and bits used as alternate-function output pins, regardless of the settings of PU1, PU3, PU4, PU8, PU10 to PU12, PU14, and PU15.

These registers can be set by a 1-bit or 8-bit memory manipulation instruction.

Reset signal generation clears these registers to 00H.

| Symbol | 7    | 6         | 5                                 | 4                    | 3                    | 2                    | 1                    | 0                    | Address | After reset | R/W |
|--------|------|-----------|-----------------------------------|----------------------|----------------------|----------------------|----------------------|----------------------|---------|-------------|-----|
| PU1    | 0    | 0         | 0                                 | PU14                 | PU13                 | PU12                 | PU11                 | 0                    | FF31H   | 00H         | R/W |
|        |      |           |                                   |                      |                      |                      |                      |                      |         |             |     |
| PU3    | 0    | 0         | 0                                 | PU34                 | PU33                 | PU32                 | PU31                 | 0                    | FF33H   | 00H         | R/W |
|        |      |           |                                   |                      |                      |                      |                      |                      |         |             |     |
| PU4    | 0    | 0         | 0                                 | PU44 <sup>Note</sup> | PU43 <sup>Note</sup> | PU42 <sup>Note</sup> | PU41 <sup>Note</sup> | PU40 <sup>Note</sup> | FF34H   | 00H         | R/W |
|        |      |           |                                   |                      |                      |                      |                      |                      |         |             |     |
| PU8    | 0    | 0         | 0                                 | 0                    | PU83                 | PU82                 | PU81                 | PU80                 | FF38H   | 00H         | R/W |
|        |      |           |                                   |                      |                      |                      |                      |                      |         |             |     |
| PU10   | 0    | 0         | 0                                 | 0                    | PU103                | PU102                | PU101                | PU100                | FF3AH   | 00H         | R/W |
|        |      |           |                                   |                      |                      |                      |                      |                      |         |             |     |
| PU11   | 0    | 0         | 0                                 | 0                    | PU113                | PU112                | PU111                | PU110                | FF3BH   | 00H         | R/W |
|        |      |           |                                   |                      |                      |                      |                      |                      |         |             |     |
| PU12   | 0    | 0         | 0                                 | 0                    | 0                    | 0                    | 0                    | PU120                | FF3CH   | 00H         | R/W |
|        |      |           |                                   |                      |                      |                      |                      |                      |         |             |     |
| PU14   | 0    | 0         | 0                                 | 0                    | PU143                | PU142                | PU141                | PU140                | FF3EH   | 00H         | R/W |
|        |      |           |                                   |                      |                      |                      |                      |                      |         |             |     |
| PU15   | 0    | 0         | 0                                 | 0                    | PU153                | PU152                | PU151                | PU150                | FF3FH   | 00H         | R/W |
|        |      |           |                                   |                      |                      |                      |                      |                      |         |             |     |
|        | PUmn |           |                                   |                      | Pmn pi               | n on-chip p          | oull-up resi         | stor selecti         | on      |             |     |
|        |      |           |                                   |                      | (m = 1,              | 3, 4, 8, 10          | to 12, 14,           | 15; n = 0 to         | 9 4)    |             |     |
|        | 0    | On-chip p | oull-up res                       | istor not co         | nnected              |                      |                      |                      |         |             |     |
|        | 1    | On-chip   | n-chip pull-up resistor connected |                      |                      |                      |                      |                      |         |             |     |

#### Figure 4-23. Format of Pull-up Resistor Option Register

<R>

Note For setting when using the segment key scan function, see 17.3 Registers Controlling LCD Controller/Driver.

Figure 5-12 shows examples of incorrect resonator connection.





**Remark** When using the subsystem clock, replace X1 and X2 with XT1 and XT2, respectively. Also, insert resistors in series on the XT2 side.

#### Table 5-5. CPU Clock Transition and SFR Register Setting Examples (3/4)

#### (6) CPU clock changing from high-speed system clock (C) to internal high-speed oscillation clock (B)

| (Setting sequence of SFR registers) |       |                         |      |
|-------------------------------------|-------|-------------------------|------|
| Setting Flag of SFR Register        | RSTOP | RSTS                    | MCM0 |
| Status Transition                   |       |                         |      |
| $(C) \rightarrow (B)$               | 0     | Confirm this flag is 1. | 0    |

Unnecessary if the CPU is operating with the internal high-speed oscillation clock

#### (7) CPU clock changing from high-speed system clock (C) to subsystem clock (D)

| (Setting sequence of SFR registers)               |         |                                          |     |
|---------------------------------------------------|---------|------------------------------------------|-----|
| Setting Flag of SFR Register<br>Status Transition | OSCSELS | Waiting for Oscillation<br>Stabilization | CSS |
| $(C) \to (D)$                                     | 1       | Necessary                                | 1   |

Unnecessary if the CPU is operating with the subsystem clock

#### (8) CPU clock changing from subsystem clock (D) to internal high-speed oscillation clock (B)

| (Set              | ting sequence of SFR registers) |                                    |                    |                             |     |
|-------------------|---------------------------------|------------------------------------|--------------------|-----------------------------|-----|
|                   | Setting Flag of SFR Register    | RSTOP                              | RSTS               | MCM0                        | CSS |
| Status Transition |                                 |                                    |                    |                             |     |
| $(D) \to (B)$     |                                 | 0                                  | Confirm this flag  | 0                           | 0   |
|                   |                                 |                                    | is 1.              |                             |     |
|                   |                                 |                                    |                    | $\uparrow$                  |     |
|                   |                                 | Unnecessary if the with the intern | e CPU is operating | Unnecessary if<br>XSEL is 0 |     |

oscillation clock

Remarks 1. (A) to (I) in Table 5-5 correspond to (A) to (I) in Figure 5-15.

| 2. MCM0:     | Bit 0 of the main clock mode register (MCM)                  |
|--------------|--------------------------------------------------------------|
| OSCSELS:     | Bit 4 of the clock operation mode select register (OSCCTL)   |
| RSTS, RSTOP: | Bits 7 and 0 of the internal oscillation mode register (RCM) |
| CSS:         | Bit 4 of the processor clock control register (PCC)          |

#### 6.3 Registers Controlling 16-Bit Timer/Event Counter 00

Registers used to control 16-bit timer/event counter 00 are shown below.

- 16-bit timer mode control register 00 (TMC00)
- Capture/compare control register 00 (CRC00)
- 16-bit timer output control register 00 (TOC00)
- Prescaler mode register 00 (PRM00)
- Input switch control register (ISC)
- Port mode register 3 (PM3)
- Port register 3 (P3)

#### (1) 16-bit timer mode control register 00 (TMC00)

TMC00 is an 8-bit register that sets the 16-bit timer/event counter 00 operation mode, TM00 clear mode, and output timing, and detects an overflow.

Rewriting TMC00 is prohibited during operation (when TMC003 and TMC002 = other than 00). However, it can be changed when TMC003 and TMC002 are cleared to 00 (stopping operation) and when OVF00 is cleared to 0. TMC00 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation sets TMC00 to 00H.

# Caution 16-bit timer/event counter 00 starts operation at the moment TMC002 and TMC003 are set to values other than 00 (operation stop mode), respectively. Set TMC002 and TMC003 to 00 to stop the operation.

(2) Operation in clear & start mode entered by TI000 pin valid edge input (CR000: compare register, CR010: capture register)

Figure 6-25. Block Diagram of Clear & Start Mode Entered by TI000 Pin Valid Edge Input (CR000: Compare Register, CR010: Capture Register)







(a) TOC00 = 13H, PRM00 = 10H, CRC00, = 04H, TMC00 = 08H, CR000 = 0001H

This is an application example where the TO00 output level is inverted when the count value has been captured & cleared.

The count value is captured to CR010 and TM00 is cleared (to 0000H) when the valid edge of the TI000 pin is detected. When the count value of TM00 is 0001H, a compare match interrupt signal (INTTM000) is generated, and the TO00 output level is inverted.

(3) Operation in clear & start mode by entered TI000 pin valid edge input (CR000: capture register, CR010: compare register)

Figure 6-27. Block Diagram of Clear & Start Mode Entered by TI000 Pin Valid Edge Input (CR000: Capture Register, CR010: Compare Register)



#### (2) Setting LVS00 and LVR00

Set LVS00 and LVR00 using the following procedure.



Figure 6-57. Example of Flow for Setting LVS00 and LVR00 Bits

Caution Be sure to set LVS00 and LVR00 following steps <1>, <2>, and <3> above. Step <2> can be performed after <1> and before <3>.





- <1> The TO00 output goes high when LVS00 and LVR00 = 10.
- <2> The TO00 output goes low when LVS00 and LVR00 = 01 (the pin output remains unchanged from the high level even if LVS00 and LVR00 are cleared to 00).
- <3> The timer starts operating when TMC003 and TMC002 are set to 01, 10, or 11. Because LVS00 and LVR00 were set to 10 before the operation was started, the TO00 output starts from the high level. After the timer starts operating, setting LVS00 and LVR00 is prohibited until TMC003 and TMC002 = 00 (disabling the timer operation).
- <4> The TO00 output level is inverted each time an interrupt signal (INTTM000) is generated.

#### (9) Day count register (DAY)

The DAY register is an 8-bit register that takes a value of 1 to 31 (decimal) and indicates the count value of days.

It counts up when the hour counter overflows.

This counter counts as follows.

- 01 to 31 (January, March, May, July, August, October, December)
- 01 to 30 (April, June, September, November)
- 01 to 29 (February, leap year)
- 01 to 28 (February, normal year)

When data is written to this register, it is written to a buffer and then to the counter up to 2 clocks (32.768 kHz) later. Set a decimal value of 01 to 31 to this register in BCD code. If a value outside this range is set, the register value returns to the normal value after 1 period.

DAY can be set by an 8-bit memory manipulation instruction.

Reset signal generation clears this register to 01H.

#### Figure 9-10. Format of Day Count Register (DAY)

Address: FF66H After reset: 01H R/W

| Symbol | 7 | 6 | 5     | 4     | 3    | 2    | 1    | 0    |
|--------|---|---|-------|-------|------|------|------|------|
| DAY    | 0 | 0 | DAY20 | DAY10 | DAY8 | DAY4 | DAY2 | DAY1 |

#### <R> 9.4.7 512 Hz, 16.384 kHz output of real-time counter

Set 512 Hz or 16.384 kHz output after setting 0 to RTCE first.



Figure 9-25. 512 Hz, 16.384 kHz output Setting Procedure

The conversion time can be derived from the sampling clock (fvp) and sampling count (N) via the following calculations.

```
Sampling time = 1/f_{VP} \times N
    Initialization time = 1/operation clock + 1/f_{VP} \times 256
      Operation clock
        ADDFS1-0 selected as 1, 1: fsub
        ADDFS1-0 selected as other than the above: fprs
In serial mode
  <First conversion>
    Conversion time = Initialization time + sampling time
                        = (1/\text{operation clock} + 1/\text{fvP} \times 256) + (1/\text{fvP} \times N)
  <After second conversion>
    Conversion time = Sampling time
                       = 1/f_{VP} \times N
In parallel mode
  <First conversion>
    Conversion time = Initialization time + sampling time
                        = (1/\text{operation clock} + 1/\text{fvP} \times 256) + (1/\text{fvP} \times N)
  <After second conversion>
    Conversion time = Sampling time/4
                       = 1/f_{VP} \times N/4
 fvp: sampling clock, N: 16-bit \Delta\Sigma type A/D sampling count
```

Caution If ADDCTL0 is rewritten (including the same values), conversion is assumed to have been restarted from that point and the conversion time of the first conversion is applied.

#### 15.4 Operation of Serial Interface UART6

Serial interface UART6 has the following two modes.

- Operation stop mode
- Asynchronous serial interface (UART) mode

#### 15.4.1 Operation stop mode

In this mode, serial communication cannot be executed; therefore, the power consumption can be reduced. In addition, the pins can be used as ordinary port pins in this mode. To set the operation stop mode, clear bits 7, 6, and 5 (POWER6, TXE6, and RXE6) of ASIM6 to 0.

#### (1) Register used

The operation stop mode is set by asynchronous serial interface operation mode register 6 (ASIM6). ASIM6 can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation sets this register to 01H.

Address: FF50H After reset: 01H R/W

| Symbol | <7>    | <6>  | <5>  | 4    | 3    | 2   | 1   | 0     |
|--------|--------|------|------|------|------|-----|-----|-------|
| ASIM6  | POWER6 | TXE6 | RXE6 | PS61 | PS60 | CL6 | SL6 | ISRM6 |

| POWER6              | Enables/disables operation of internal operation clock                                                                                               |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0 <sup>Note 1</sup> | Disables operation of the internal operation clock (fixes the clock to low level) and asynchronously resets the internal circuit <sup>Note 2</sup> . |

| TXE6 | Enables/disables transmission                                                    |
|------|----------------------------------------------------------------------------------|
| 0    | Disables transmission operation (synchronously resets the transmission circuit). |

| RXE6 | Enables/disables reception                                       |
|------|------------------------------------------------------------------|
| 0    | Disables reception (synchronously resets the reception circuit). |

- **Notes 1.** The output of the TxD6 pin goes high and the input from the RxD6 pin is fixed to high level when POWER6 = 0 during transmission.
  - 2. Asynchronous serial interface reception error status register 6 (ASIS6), asynchronous serial interface transmission status register 6 (ASIF6), bit 7 (SBRF6) and bit 6 (SBRT6) of asynchronous serial interface control register 6 (ASICL6), and receive buffer register 6 (RXB6) are reset.

#### Caution Clear POWER6 to 0 after clearing TXE6 and RXE6 to 0 to stop the operation. To start the communication, set POWER6 to 1, and then set TXE6 or RXE6 to 1.

**Remark** To use the RxD6/P12 and TxD6/P13 or RxD6/P113 and TxD6/P112 pins as general-purpose port pins, see **CHAPTER 4 PORT FUNCTIONS**.



#### Figure 15-20. Timing of Ending Continuous Transmission

| emark | TXD6:   | I XD6 pin (output)                                                     |
|-------|---------|------------------------------------------------------------------------|
|       | INTST6: | Interrupt request signal                                               |
|       | TXB6:   | Transmit buffer register 6                                             |
|       | TXS6:   | Transmit shift register 6                                              |
|       | ASIF6:  | Asynchronous serial interface transmission status register 6           |
|       | TXBF6:  | Bit 1 of ASIF6                                                         |
|       | TXSF6:  | Bit 0 of ASIF6                                                         |
|       | POWER6: | Bit 7 of asynchronous serial interface operation mode register (ASIM6) |
|       | TXE6:   | Bit 6 of asynchronous serial interface operation mode register (ASIM6) |
|       |         |                                                                        |

#### (9) Port register 14 (P14)

This register is used to perform the first half of KS0 to KS3 output control by using bits 0 to 3, and the latter half of KS0 to KS3 output control by using bits 4 to 7, when using the segment key scan function. When using the P14n pin for segment key scan output, the P14n and PK14n bits are used for control. See **Figure 4-22 Format of Port Register** when not using the segment key scan function. P14 is set using a 1-bit or 8-bit memory manipulation instruction.

Reset signal generation sets 00H.

#### Figure 17-10. Format of Port register 14 (P14)

| Address: FF0FH  | After reset: 00H | R/W |  |
|-----------------|------------------|-----|--|
| AUGUESS. FEUEIT |                  |     |  |

| Symbol | 7     | 6     | 5     | 4     | 3    | 2    | 1    | 0    |
|--------|-------|-------|-------|-------|------|------|------|------|
| P14    | PK143 | PK142 | PK141 | PK140 | P143 | P142 | P141 | P140 |

| P140-P143 | First half of KS0 to KS3 output control |
|-----------|-----------------------------------------|
| 0         | Low-level output                        |
| 1         | High-level output                       |

| PK140-PK143 | Latter half of KS0 to KS3 output control |
|-------------|------------------------------------------|
| 0           | Low-level output                         |
| 1           | High-level output                        |

#### (10) Port register 15 (P15)

This register is used to perform the first half of KS4 to KS7 output control by using bits 0 to 3, and the latter half of KS4 to KS7 output control by using bits 4 to 7, when using the segment key scan function. When using the P15n pin for segment key scan output, the P15n and PK15n bits are used for control. See **Figure 4-22 Format of Port Register** when not using the segment key scan function.

P15 is set using a 1-bit or 8-bit memory manipulation instruction.

Reset signal generation sets 00H.

#### Figure 17-11. Format of Port register 15 (P15)

Address: FF0FH After reset: 00H R/W

| Symbol | 7     | 6     | 5     | 4     | 3    | 2    | 1    | 0    |
|--------|-------|-------|-------|-------|------|------|------|------|
| P15    | PK153 | PK152 | PK151 | PK150 | P153 | P152 | P151 | P150 |

| P150-P153 | First half of KS4 to KS7 output control |
|-----------|-----------------------------------------|
| 0         | Low-level output                        |
| 1         | High-level output                       |

| PK150-PK153 | Latter half of KS4 to KS7 output control |
|-------------|------------------------------------------|
| 0           | Low-level output                         |
| 1           | High-level output                        |



#### Figure 17-14. Voltages and Phases of Common and Segment Signals





T: One LCD clock period

#### (2) MCG transmit bit count specification register (MC0BIT)

This register is used to set the number of transmit bits.

Set the transmit bit count to this register before setting the transmit data to MC0TX.

In continuous transmission, the number of transmit bits to be transmitted next needs to be written after the occurrence of a transmission start interrupt (INTMCG). However, if the next transmit count is the same number as the previous transmit count, this register does not need to be written.

This register can be set by an 8-bit memory manipulation instruction.

Reset signal generation sets this register to 07H.

#### Figure 18-3. Format of MCG Transmit Bit Count Specification Register (MC0BIT)

| Address: FF4 | 4BH Afte | er reset: 07H | R/W |   |   |         |         |         |
|--------------|----------|---------------|-----|---|---|---------|---------|---------|
| Symbol       | 7        | 6             | 5   | 4 | 3 | <2>     | <1>     | <0>     |
| MC0BIT       | 0        | 0             | 0   | 0 | 0 | MC0BIT2 | MC0BIT1 | MC0BIT0 |

| MC0BIT2 | MC0BIT1 | MC0BIT0 | Transmit bit count setting |
|---------|---------|---------|----------------------------|
| 0       | 0       | 0       | 1 bit                      |
| 0       | 0       | 1       | 2 bits                     |
| 0       | 1       | 0       | 3 bits                     |
| 0       | 1       | 1       | 4 bits                     |
| 1       | 0       | 0       | 5 bits                     |
| 1       | 0       | 1       | 6 bits                     |
| 1       | 1       | 0       | 7 bits                     |
| 1       | 1       | 1       | 8 bits                     |

- **Remark** When the number of transmit bits is set as 7 bits or smaller, the lower bits are always transmitted regardless of MSB/LSB settings as the transmission start bit.
  - ex. When the number of transmit bits is set as 3 bits, and D7 to D0 are written to MCG transmit buffer register (MC0TX)



#### (b) Release by reset signal generation

<R>

When the reset signal is generated, HALT mode is released, and then, as in the case with a normal reset operation, the program is executed after branching to the reset vector address.

#### Figure 22-4. HALT Mode Release by Reset

#### (1) When high-speed system clock is used as CPU clock



#### (2) When internal high-speed oscillation clock is used as CPU clock



#### (3) When subsystem clock is used as CPU clock





| Instruction | Masaasia  | Operanda            | Distan | Clocks |        | Operation                                                                    | Flag    |
|-------------|-----------|---------------------|--------|--------|--------|------------------------------------------------------------------------------|---------|
| Group       | Minemonic | Operands            | Bytes  | Note 1 | Note 2 | Operation                                                                    | Z AC CY |
| Conditional | вт        | saddr.bit, \$addr16 | 3      | 8      | 9      | $PC \leftarrow PC + 3 + jdisp8$ if (saddr.bit) = 1                           |         |
| branch      |           | sfr.bit, \$addr16   | 4      | -      | 11     | $PC \leftarrow PC + 4 + jdisp8$ if sfr.bit = 1                               |         |
|             |           | A.bit, \$addr16     | 3      | 8      | _      | $PC \leftarrow PC + 3 + jdisp8$ if A.bit = 1                                 |         |
|             |           | PSW.bit, \$addr16   | 3      | -      | 9      | $PC \leftarrow PC + 3 + jdisp8$ if PSW.bit = 1                               |         |
|             |           | [HL].bit, \$addr16  | 3      | 10     | 11     | $PC \leftarrow PC + 3 + jdisp8$ if (HL).bit = 1                              |         |
|             | BF        | saddr.bit, \$addr16 | 4      | 10     | 11     | $PC \leftarrow PC + 4 + jdisp8$ if (saddr.bit) = 0                           |         |
|             |           | sfr.bit, \$addr16   | 4      | -      | 11     | $PC \leftarrow PC + 4 + jdisp8$ if sfr.bit = 0                               |         |
|             |           | A.bit, \$addr16     | 3      | 8      | -      | $PC \leftarrow PC + 3 + jdisp8$ if A.bit = 0                                 |         |
|             |           | PSW.bit, \$addr16   | 4      | _      | 11     | $PC \leftarrow PC + 4 + jdisp8$ if PSW. bit = 0                              |         |
|             |           | [HL].bit, \$addr16  | 3      | 10     | 11     | $PC \leftarrow PC + 3 + jdisp8$ if (HL).bit = 0                              |         |
|             | BTCLR     | saddr.bit, \$addr16 | 4      | 10     | 12     | $PC \leftarrow PC + 4 + jdisp8$ if (saddr.bit) = 1<br>then reset (saddr.bit) |         |
|             |           | sfr.bit, \$addr16   | 4      | -      | 12     | $PC \leftarrow PC + 4 + jdisp8$ if sfr.bit = 1<br>then reset sfr.bit         |         |
|             |           | A.bit, \$addr16     | 3      | 8      | -      | $PC \leftarrow PC + 3 + jdisp8$ if A.bit = 1<br>then reset A.bit             |         |
|             |           | PSW.bit, \$addr16   | 4      | -      | 12     | $PC \leftarrow PC + 4 + jdisp8$ if PSW.bit = 1<br>then reset PSW.bit         | × × ×   |
|             |           | [HL].bit, \$addr16  | 3      | 10     | 12     | $PC \leftarrow PC + 3 + jdisp8$ if (HL).bit = 1<br>then reset (HL).bit       |         |
|             | DBNZ      | B, \$addr16         | 2      | 6      | _      | B ← B – 1, then<br>PC ← PC + 2 + jdisp8 if B $\neq$ 0                        |         |
|             |           | C, \$addr16         | 2      | 6      | -      | C ← C −1, then<br>PC ← PC + 2 + jdisp8 if C $\neq$ 0                         |         |
|             |           | saddr, \$addr16     | 3      | 8      | 10     | (saddr) ← (saddr) – 1, then<br>PC ← PC + 3 + jdisp8 if (saddr) $\neq$ 0      |         |
| CPU         | SEL       | RBn                 | 2      | 4      | -      | RBS1, 0 ← n                                                                  |         |
| control     | NOP       |                     | 1      | 2      | -      | No Operation                                                                 |         |
|             | EI        |                     | 2      | -      | 6      | $IE \leftarrow 1$ (Enable Interrupt)                                         |         |
|             | DI        |                     | 2      | -      | 6      | IE ← 0 (Disable Interrupt)                                                   |         |
|             | HALT      |                     | 2      | 6      | -      | Set HALT Mode                                                                |         |
|             | STOP      |                     | 2      | 6      | _      | Set STOP Mode                                                                |         |

Notes 1. When the internal high-speed RAM area is accessed or for an instruction with no data access

2. When an area except the internal high-speed RAM area is accessed

- **Remarks 1.** One instruction clock cycle is one cycle of the CPU clock (fcPu) selected by the processor clock control register (PCC).
  - 2. This clock cycle applies to the internal ROM program.

### 64-PIN PLASTIC LQFP (12x12)



Each lead centerline is located within 0.13 mm of its true position at maximum material condition.

© NEC Electronics Corporation 2005

1.125

P64GK-65-GAJ

ΖE