# E. Renesas Electronics America Inc - UPD78F0463GK-GAJ-AX Datasheet



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

# Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Active                                                                               |
|--------------------------------------------------------------------------------------|
| 78K/0                                                                                |
| 8-Bit                                                                                |
| 10MHz                                                                                |
| 3-Wire SIO, LINbus, UART/USART                                                       |
| LCD, LVD, POR, PWM, WDT                                                              |
| 46                                                                                   |
| 32KB (32K x 8)                                                                       |
| FLASH                                                                                |
| -                                                                                    |
| 1K x 8                                                                               |
| 1.8V ~ 5.5V                                                                          |
| A/D 8x10b, 3x16b                                                                     |
| Internal                                                                             |
| -40°C ~ 85°C (TA)                                                                    |
| Surface Mount                                                                        |
| 64-LQFP                                                                              |
| -                                                                                    |
| https://www.e-xfl.com/product-detail/renesas-electronics-america/upd78f0463gk-gaj-ax |
|                                                                                      |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| Conventions | Data significance:          | Higher digits on the left and lower digits on the ric |                              |  |
|-------------|-----------------------------|-------------------------------------------------------|------------------------------|--|
|             | Active low representations: | $\overline{\times\times\times}$ (overscore            | e over pin and signal name)  |  |
|             | Note:                       | Footnote for item marked with Note in the text        |                              |  |
|             | Caution:                    | Information rec                                       | quiring particular attention |  |
|             | Remark:                     | Supplementary                                         | information                  |  |
|             | Numerical representations:  | Binary                                                | $\cdots$ ×××× or ××××B       |  |
|             |                             | Decimal                                               | ····××××                     |  |
|             |                             | Hexadecimal                                           | ···××××H                     |  |
|             |                             |                                                       |                              |  |

**Related Documents** The related documents indicated in this publication may include preliminary versions. However, preliminary versions are not marked as such.

#### **Documents Related to Devices**

| Document Name                                                                                   | Document No. |
|-------------------------------------------------------------------------------------------------|--------------|
| 78K0/LE3 User's Manual                                                                          | This manual  |
| 78K/0 Series Instructions User's Manual                                                         | U12326E      |
| 78K0 Microcontrollers Self Programming Library Type01 User's Manual <sup>Note</sup>             | U18274E      |
| 78K0 Microcontrollers EEPROM <sup>™</sup> Emulation Library Type01 User's Manual <sup>№te</sup> | U18275E      |

Note This document is under engineering management. For details, consult an NEC Electronics sales representative.

#### Documents Related to Development Tools (Software) (User's Manuals)

| Document Name                           | Document No.                 |         |
|-----------------------------------------|------------------------------|---------|
| RA78K0 Ver. 3.80 Assembler Package      | Operation                    | U17199E |
|                                         | Language                     | U17198E |
|                                         | Structured Assembly Language | U17197E |
| CC78K0 Ver. 3.70 C Compiler             | Operation                    | U17201E |
|                                         | Language                     | U17200E |
| ID78K0-QB Ver. 3.00 Integrated Debugger | Operation                    | U18492E |
| PM+ Ver. 6.30                           | U18416E                      |         |

# Documents Related to Development Tools (Hardware) (User's Manuals)

| Document Name                                             | Document No. |
|-----------------------------------------------------------|--------------|
| QB-78K0LX3 In-Circuit Emulator                            | U18511E      |
| QB-MINI2 On-Chip Debug Emulator with Programming Function | U18371E      |

#### **Documents Related to Flash Memory Programming**

| Document Name                 | Document No. |
|-------------------------------|--------------|
| PG-FP5 Flash Memory Programme | U18865E      |

Caution The related documents listed above are subject to change without notice. Be sure to use the latest version of each document when designing.

| Pin Name                                | I/O Circuit Type | I/O    | Recommended Connection of Unused Pins                                                                           |
|-----------------------------------------|------------------|--------|-----------------------------------------------------------------------------------------------------------------|
| P120/INTP0/EXLVI                        | 5-AH             | I/O    | Input: Independently connect to VDD or VSS via a resistor.                                                      |
|                                         |                  |        | Output: Leave open.                                                                                             |
| P121/X1/OCD0A <sup>Note 1</sup>         | 37-A             | Input  | Independently connect to VDD or VSS via a resistor.                                                             |
| P122/X2/EXCLK/OCD0BNote 1               |                  |        |                                                                                                                 |
| P123/XT1 <sup>Note 1</sup>              |                  |        |                                                                                                                 |
| P124/XT2 <sup>Note 1</sup>              |                  |        |                                                                                                                 |
| P140/SEG16 (KS0) to<br>P143/SEG19 (KS3) | 17-P             | I/O    | <port setting=""><br/>Input: Independently connect to VDD or Vss via a resistor.<br/>Output: Leave open.</port> |
| P150/SEG20 (KS4) to<br>P153/SEG23 (KS7) |                  |        | <segment setting=""><br/>Leave open.</segment>                                                                  |
| COM0 to COM3                            | 18-E             | Output | Leave open.                                                                                                     |
| COM4/SEG0 to<br>COM7/SEG3               | 18-F             |        |                                                                                                                 |
| VLC0 to VLC2                            | _                | -      |                                                                                                                 |
| RESET                                   | 2                | Input  | Connect directly or via a resistor to VDD.                                                                      |
| FLMD0                                   | 38               |        | Connect to Vss. <sup>Note 3</sup>                                                                               |
| AVREF <sup>Note 2</sup>                 | _                | -      | Connect directly to VDD. Note 4                                                                                 |
| AVss <sup>Note 2</sup>                  |                  |        | Connect directly to Vss.                                                                                        |

# Table 2-2. Pin I/O Circuit Types (2/2)

Notes 1. Use recommended connection above in I/O port mode (see Figure 5-2 Format of Clock Operation Mode Select Register (OSCCTL)) when these pins are not used.

- **2.** *μ*PD78F045x and 78F046x only.
- **3.** FLMD0 is a pin used when writing data to flash memory. When rewriting flash memory data on-board or performing on-chip debugging, connect this pin to Vss via a resistor (10 k $\Omega$ : recommended).
- 4. When using port 2 as a digital port or for segment output, set it to the same potential as that of VDD.





# (2) Port registers (P1 to P4, P8, P10 to P12, P14, P15)

These registers write the data that is output from the chip when data is output from a port. If the data is read in the input mode, the pin level is read. If it is read in the output mode, the output latch value is read.

These registers can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears these registers to 00H.

| Symbol | 7                       | 6                       | 5                       | 4                       | 3                      | 2                      | 1                      | 0    | Address      | After reset                         | R/W                     |
|--------|-------------------------|-------------------------|-------------------------|-------------------------|------------------------|------------------------|------------------------|------|--------------|-------------------------------------|-------------------------|
| P1     | 0                       | 0                       | 0                       | P14                     | P13                    | P12                    | P11                    | 0    | FF01H        | 00H (output latch)                  | R/W                     |
|        |                         |                         |                         |                         |                        |                        |                        |      | •            |                                     |                         |
| P2     | P27                     | P26                     | P25                     | P24                     | P23                    | P22                    | P21                    | P20  | FF02H        | 00H (output latch)                  | R/W                     |
|        |                         |                         |                         |                         |                        |                        |                        |      | _            |                                     |                         |
| P3     | 0                       | 0                       | 0                       | P34                     | P33                    | P32                    | P31                    | 0    | FF03H        | 00H (output latch)                  | R/W                     |
|        |                         |                         |                         |                         |                        |                        |                        |      | _            |                                     |                         |
| P4     | 0                       | 0                       | 0                       | P44                     | P43                    | P42                    | P41                    | P40  | FF04H        | 00H (output latch)                  | R/W                     |
|        |                         |                         |                         |                         |                        |                        |                        |      | _            |                                     |                         |
| P8     | 0                       | 0                       | 0                       | 0                       | P83                    | P82                    | P81                    | P80  | FF08H        | 00H (output latch)                  | R/W                     |
|        |                         |                         |                         |                         |                        |                        |                        |      | _            |                                     |                         |
| P10    | 0                       | 0                       | 0                       | 0                       | P103                   | P102                   | P101                   | P100 | FF0AH        | 00H (output latch)                  | R/W                     |
|        |                         |                         |                         |                         |                        |                        |                        |      |              |                                     |                         |
| P11    | 0                       | 0                       | 0                       | 0                       | P113                   | P112                   | P111                   | P110 | FF0BH        | 00H (output latch)                  | R/W                     |
|        |                         |                         |                         |                         |                        |                        |                        |      | -            |                                     |                         |
| P12    | 0                       | 0                       | 0                       | P124 <sup>Note 2</sup>  | P123 <sup>Note 2</sup> | P122 <sup>Note 2</sup> | P121 <sup>Note 2</sup> | P120 | FF0CH        | 00H <sup>Note 1</sup> (output latch | ) R/W <sup>Note 1</sup> |
|        |                         |                         |                         |                         |                        |                        |                        |      | •            |                                     |                         |
| P14    | PK143 <sup>Note 3</sup> | PK142 <sup>Note 3</sup> | PK141 <sup>Note 3</sup> | PK140 <sup>Note 3</sup> | P143                   | P142                   | P141                   | P140 | <b>FF0EH</b> | 00H (output latch)                  | R/W                     |
|        |                         |                         |                         |                         |                        |                        |                        |      | •            |                                     |                         |
| P15    | PK153 <sup>Note 3</sup> | PK152 <sup>Note 3</sup> | PK151 <sup>Note 3</sup> | PK150 <sup>Note 3</sup> | P153                   | P152                   | P151                   | P150 | FF0FH        | 00H (output latch)                  | R/W                     |
|        | L                       | 1                       | 1                       | 1                       |                        | 1                      |                        |      | 1            |                                     |                         |

#### Figure 4-22. Format of Port Register

| Pmn | m = 1 to 4, 8, 10 to 12, 14, 15; n = 0 to 7 |                                 |  |  |  |
|-----|---------------------------------------------|---------------------------------|--|--|--|
|     | Output data control (in output mode)        | Input data read (in input mode) |  |  |  |
| 0   | Output 0                                    | Input low level                 |  |  |  |
| 1   | Output 1                                    | Input high level                |  |  |  |

Notes 1. P121 to P124 are read-only. These become undefined at reset.

2. When the operation mode of the pin is the clock input mode, 0 is always read.

3. This bit is used for the segment key scan function. For details, see 17.3 Registers Controlling LCD Controller/Driver.

<R>

<R>

<R>

- Remarks 1. fx: X1 clock oscillation frequency
  - 2. free: Internal high-speed oscillation clock frequency
  - 3. fexclk: External main system clock frequency
  - **4.** fxH: High-speed system clock frequency
  - 5. fxp: Main system clock frequency
  - 6. fprs: Peripheral hardware clock frequency
  - 7. fcpu: CPU clock frequency
  - 8. fxT: XT1 clock oscillation frequency
  - **9.** fsub: Subsystem clock frequency
  - **10.** fRL: Internal low-speed oscillation clock frequency

# 5.3 Registers Controlling Clock Generator

The following eight registers are used to control the clock generator.

- Clock operation mode select register (OSCCTL)
- Processor clock control register (PCC)
- Internal oscillation mode register (RCM)
- Main OSC control register (MOC)
- Main clock mode register (MCM)
- Oscillation stabilization time counter status register (OSTC)
- Oscillation stabilization time select register (OSTS)
- Internal high-speed oscillation trimming register (HIOTRM)

# (1) Clock operation mode select register (OSCCTL)

This register selects the operation modes of the high-speed system and subsystem clocks, and the gain of the on-chip oscillator.

OSCCTL can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation clears this register to 00H.



# Figure 5-13. Clock Generator Operation When Power Supply Voltage Is Turned On (When 1.59 V POC Mode Is Set (Option Byte: POCMODE = 0))

- <1> When the power is turned on, an internal reset signal is generated by the power-on-clear (POC) circuit.
- <2> When the power supply voltage exceeds 1.59 V (TYP.), the reset is released and the internal high-speed oscillator automatically starts oscillation.
- <3> When the power supply voltage rises with a slope of 0.5 V/ms (MIN.), the CPU starts operation on the internal high-speed oscillation clock after the reset is released and after the stabilization times for the voltage of the power supply and regulator have elapsed, and then reset processing is performed.
- <4> Set the start of oscillation of the X1 or XT1 clock via software (see (1) in 5.6.1 Example of controlling high-speed system clock and (1) in 5.6.3 Example of controlling subsystem clock).
- <5> When switching the CPU clock to the X1 or XT1 clock, wait for the clock oscillation to stabilize, and then set switching via software (see (3) in 5.6.1 Example of controlling high-speed system clock and (3) in 5.6.3 Example of controlling subsystem clock).
- **Notes 1.** The internal voltage stabilization time includes the oscillation accuracy stabilization time of the internal high-speed oscillation clock.
  - 2. When releasing a reset (above figure) or releasing STOP mode while the CPU is operating on the internal high-speed oscillation clock, confirm the oscillation stabilization time for the X1 clock using the oscillation stabilization time counter status register (OSTC). If the CPU operates on the high-speed system clock (X1 oscillation), set the oscillation stabilization time when releasing STOP mode using the oscillation stabilization time select register (OSTS).
- Cautions 1. If the voltage rises with a slope of less than 0.5 V/ms (MIN.) from power application until the voltage reaches 1.8 V, input a low level to the RESET pin from power application until the voltage reaches 1.8 V, or set the 2.7 V/1.59 V POC mode by using the option byte (POCMODE = 1) (see Figure 5-14). By doing so, the CPU operates with the same timing as <2> and thereafter in Figure 5-13 after reset release by the RESET pin.
  - 2. It is not necessary to wait for the oscillation stabilization time when an external clock input from the EXCLK pin is used.

<R>

# Table 5-5. CPU Clock Transition and SFR Register Setting Examples (3/4)

# (6) CPU clock changing from high-speed system clock (C) to internal high-speed oscillation clock (B)

| (Setting sequence of SFR registers) |       |                         |      |  |  |  |
|-------------------------------------|-------|-------------------------|------|--|--|--|
| Setting Flag of SFR Register        | RSTOP | RSTS                    | MCM0 |  |  |  |
| Status Transition                   |       |                         |      |  |  |  |
| $(C) \rightarrow (B)$               | 0     | Confirm this flag is 1. | 0    |  |  |  |

Unnecessary if the CPU is operating with the internal high-speed oscillation clock

#### (7) CPU clock changing from high-speed system clock (C) to subsystem clock (D)

| (Setting sequence of SFR registers)               |         |                                          |     |
|---------------------------------------------------|---------|------------------------------------------|-----|
| Setting Flag of SFR Register<br>Status Transition | OSCSELS | Waiting for Oscillation<br>Stabilization | CSS |
| $(C) \to (D)$                                     | 1       | Necessary                                | 1   |

Unnecessary if the CPU is operating with the subsystem clock

#### (8) CPU clock changing from subsystem clock (D) to internal high-speed oscillation clock (B)

| (Set              | ting sequence of SFR registers) |                                    |                    |                             |     |
|-------------------|---------------------------------|------------------------------------|--------------------|-----------------------------|-----|
|                   | Setting Flag of SFR Register    | RSTOP                              | RSTS               | MCM0                        | CSS |
| Status Transition |                                 |                                    |                    |                             |     |
| $(D) \to (B)$     |                                 | 0                                  | Confirm this flag  | 0                           | 0   |
|                   |                                 |                                    | is 1.              |                             |     |
|                   |                                 |                                    |                    | $\uparrow$                  |     |
|                   |                                 | Unnecessary if the with the intern | e CPU is operating | Unnecessary if<br>XSEL is 0 |     |

oscillation clock

Remarks 1. (A) to (I) in Table 5-5 correspond to (A) to (I) in Figure 5-15.

| 2. MCM0:     | Bit 0 of the main clock mode register (MCM)                  |
|--------------|--------------------------------------------------------------|
| OSCSELS:     | Bit 4 of the clock operation mode select register (OSCCTL)   |
| RSTS, RSTOP: | Bits 7 and 0 of the internal oscillation mode register (RCM) |
| CSS:         | Bit 4 of the processor clock control register (PCC)          |

# CHAPTER 6 16-BIT TIMER/EVENT COUNTER 00

# 6.1 Functions of 16-Bit Timer/Event Counter 00

16-bit timer/event counter 00 has the following functions.

#### (1) Interval timer

16-bit timer/event counter 00 generates an interrupt request at the preset time interval.

#### (2) Square-wave output

16-bit timer/event counter 00 can output a square wave with any selected frequency.

#### (3) External event counter

16-bit timer/event counter 00 can measure the number of pulses of an externally input signal.

#### (4) One-shot pulse output

16-bit timer event counter 00 can output a one-shot pulse whose output pulse width can be set freely.

# (5) PPG output

16-bit timer/event counter 00 can output a rectangular wave whose frequency and output pulse width can be set freely.

#### (6) Pulse width measurement

16-bit timer/event counter 00 can measure the pulse width of an externally input signal.

# (7) 24-bit external event counter

16-bit timer/event counter 00 can be operated to function as an external 24-bit event counter, by connecting 16bit timer 00 and 8-bit timer/event counter 52 in cascade, and using the external event counter function of 8-bit timer/event counter 52.

When using it as an external 24-bit event counter, external event input gate enable can be controlled via 8-bit timer counter H2 output.

#### (2) 8-bit timer H carrier control register 1 (TMCYC1)

This register controls the remote control output and carrier pulse output status of 8-bit timer H1. This register can be set by a 1-bit or 8-bit memory manipulation instruction. Reset signal generation sets this register to 00H.

#### Figure 8-9. Format of 8-Bit Timer H Carrier Control Register 1 (TMCYC1)



| RMC1 | NRZB1 | Remote control output                                       |
|------|-------|-------------------------------------------------------------|
| 0    | 0     | Low-level output                                            |
| 0    | 1     | High-level output at rising edge of INTTM51 signal input    |
| 1    | 0     | Low-level output                                            |
| 1    | 1     | Carrier pulse output at rising edge of INTTM51 signal input |

| NRZ1 | Carrier pulse output status flag                                                               |
|------|------------------------------------------------------------------------------------------------|
| 0    | Carrier output disabled status (low-level status)                                              |
| 1    | Carrier output enabled status<br>(RMC1 = 1: Carrier pulse output, RMC1 = 0: High-level status) |

#### Note Bit 0 is read-only.

# Caution Do not rewrite RMC1 when TMHE1 = 1. However, TMCYC1 can be refreshed (the same value is written).

#### (3) Port mode register 3 (PM3)

This register sets port 3 input/output in 1-bit units.

When using the P32/TOH0/MCGO and P31/TOH1/INTP3 pins for timer output, clear PM32 and PM31 and the output latches of P32 and P31 to 0.

PM3 can be set by a 1-bit or 8-bit memory manipulation instruction.

Reset signal generation sets this register to FFH.

# Figure 8-10. Format of Port Mode Register 3 (PM3)

| Address: I | F23H | After reset: FF | H R/W |      |      |      |      |   |
|------------|------|-----------------|-------|------|------|------|------|---|
| Symbol     | 7    | 6               | 5     | 4    | 3    | 2    | 1    | 0 |
| PM3        | 1    | 1               | 1     | PM34 | PM33 | PM32 | PM31 | 1 |

| PM3n | P3n pin I/O mode selection (n = 1 to 4) |
|------|-----------------------------------------|
| 0    | Output mode (output buffer on)          |
| 1    | Input mode (output buffer off)          |



Figure 8-17. Carrier Generator Mode Operation Timing (2/3)

- <1> When TMHE1 = 0 and TCE51 = 0, the 8-bit timer counter H1 operation is stopped.
- <2> When TMHE1 = 1 is set, the 8-bit timer counter H1 starts a count operation. At that time, the carrier clock remains default.
- <3> When the count value of the 8-bit timer counter H1 matches the CMP01 register value, the first INTTMH1 signal is generated, the carrier clock signal is inverted, and the compare register to be compared with the 8-bit timer counter H1 is switched from the CMP01 register to the CMP11 register. The 8-bit timer counter H1 is cleared to 00H.
- <4> When the count value of the 8-bit timer counter H1 matches the CMP11 register value, the INTTMH1 signal is generated, the carrier clock signal is inverted, and the compare register to be compared with the 8-bit timer counter H1 is switched from the CMP11 register to the CMP01 register. The 8-bit timer counter H1 is cleared to 00H. By performing procedures <3> and <4> repeatedly, a carrier clock with duty fixed to other than 50% is generated.
- <5> When the INTTM51 signal is generated, it is synchronized with the 8-bit timer H1 count clock and is output as the INTTM5H1 signal.
- <6> A carrier signal is output at the first rising edge of the carrier clock if NRZ1 is set to 1.
- <7> When NRZ1 = 0, the TOH1 output is held at the high level and is not changed to low level while the carrier clock is high level (from <6> and <7>, the high-level width of the carrier clock waveform is guaranteed).

Remark INTTM5H1 is an internal signal and not an interrupt source.

# CHAPTER 10 WATCHDOG TIMER

# 10.1 Functions of Watchdog Timer

The watchdog timer operates on the internal low-speed oscillation clock.

The watchdog timer is used to detect an inadvertent program loop. If a program loop is detected, an internal reset signal is generated.

Program loop is detected in the following cases.

- If the watchdog timer counter overflows
- If a 1-bit manipulation instruction is executed on the watchdog timer enable register (WDTE)
- If data other than "ACH" is written to WDTE
- If data is written to WDTE during a window close period
- If the instruction is fetched from an area not set by the IMS and IXS registers (detection of an invalid check while the CPU hangs up)
- If the CPU accesses an area that is not set by the IMS and IXS registers (excluding FB00H to FFFFH) by executing a read/write instruction (detection of an abnormal access during a CPU program loop)

When a reset occurs due to the watchdog timer, bit 4 (WDTRF) of the reset control flag register (RESF) is set to 1. For details of RESF, see **CHAPTER 23 RESET FUNCTION**.

# 12.3 Registers Used in 10-Bit Successive Approximation Type A/D Converter

The A/D converter uses the following seven registers.

- A/D converter mode register (ADM)
- A/D port configuration register 0 (ADPC0)
- Analog input channel specification register (ADS)
- Port function register 2 (PF2) (μPD78F045x only)
- Port mode register 2 (PM2)
- 10-bit A/D conversion result register (ADCR)
- 8-bit A/D conversion result register (ADCRH)

# (1) A/D converter mode register (ADM)

This register sets the conversion time for analog input to be A/D converted, and starts/stops conversion. ADM can be set by a 1-bit or 8-bit memory manipulation instruction.

Reset signal generation clears this register to 00H.

#### Figure 12-3. Format of A/D Converter Mode Register (ADM)



| ADCS | A/D conversion operation control |
|------|----------------------------------|
| 0    | Stops conversion operation       |
| 1    | Enables conversion operation     |

| ADCE | Comparator operation control <sup>Note 2</sup> |
|------|------------------------------------------------|
| 0    | Stops comparator operation                     |
| 1    | Enables comparator operation                   |

# Notes 1. For details of FR3 to FR0, LV1, LV0, and A/D conversion, see Table 12-2 A/D Conversion Time Selection.

2. The operation of the comparator is controlled by ADCS and ADCE, and it takes 1 μs from operation start to operation stabilization. Therefore, when ADCS is set to 1 after 1 μs or more has elapsed from the time ADCE is set to 1, the conversion result at that time has priority over the first conversion result. Otherwise, ignore data of the first conversion.

#### Table 12-1. Settings of ADCS and ADCE

| ADCS | ADCE | A/D Conversion Operation                                                       |
|------|------|--------------------------------------------------------------------------------|
| 0    | 0    | Stop status (DC power consumption path does not exist)                         |
| 0    | 1    | Conversion waiting mode (comparator operation, only comparator consumes power) |
| 1    | 0    | Conversion mode (comparator operation stopped <sup>Note</sup> )                |
| 1    | 1    | Conversion mode (comparator operation)                                         |

Note Ignore data of the first conversion.

#### 12.4.2 Input voltage and conversion results

The relationship between the analog input voltage input to the analog input pins (ANI0 to ANI7) and the theoretical A/D conversion result (stored in the 10-bit A/D conversion result register (ADCR)) is shown by the following expression.

SAR = INT 
$$(\frac{V_{AIN}}{AV_{REF}} \times 1024 + 0.5)$$
  
ADCR = SAR × 64

or

$$(\frac{ADCR}{64} - 0.5) \times \frac{AV_{REF}}{1024} \le V_{AIN} < (\frac{ADCR}{64} + 0.5) \times \frac{AV_{REF}}{1024}$$

where, INT():Function which returns integer part of value in parenthesesVAIN:Analog input voltageAVREF:AVREF pin voltageADCR:A/D conversion result register (ADCR) valueSAR:Successive approximation register

Figure 12-12 shows the relationship between the analog input voltage and the A/D conversion result.



Figure 12-12. Relationship Between Analog Input Voltage and A/D Conversion Result

#### Figure 13-2. Format of 16-bit ∆∑ type A/D Converter Control Register 0 (ADDCTL0)

| Address: | FF7CH | After reset: 0 | 00H R/W |        |   |   |       |       |
|----------|-------|----------------|---------|--------|---|---|-------|-------|
| Symbol   | <7>   | <6>            | <5>     | <4>    | 3 | 2 | 1     | 0     |
| ADDCTL0  | ADPON | ADDCE          | HAC     | AINMCD | 0 | 0 | ADDS1 | ADDS0 |

| ADDPON | 16-bit $\Delta\Sigma$ type A/D circuit power supply control |
|--------|-------------------------------------------------------------|
| 0      | Power supply OFF                                            |
| 1      | Power supply ON                                             |

| ADDCE | 16-bit $\Delta\Sigma$ type A/D conversion operation control |
|-------|-------------------------------------------------------------|
| 0     | Stops conversion operation                                  |
| 1     | Starts conversion operation                                 |

| HAC | Setting 16-bit $\Delta\Sigma$ type A/D conversion high-accuracy mode |
|-----|----------------------------------------------------------------------|
| 0   | High-accuracy mode OFF                                               |
| 1   | High-accuracy mode ON                                                |

| AINMOD | 16-bit $\Delta\Sigma$ type A/D conversion input mode control |
|--------|--------------------------------------------------------------|
| 0      | Single input                                                 |
| 1      | Differential input                                           |

| ADDS1 | ADDS0 | 16-bit $\Delta\Sigma$ type analog input specification |
|-------|-------|-------------------------------------------------------|
| 0     | 0     | DS0+/DS0-                                             |
| 0     | 1     | DS1+/DS1-                                             |
| 1     | 0     | DS2+/DS2-                                             |
| 1     | 1     | Setting prohibited                                    |

- Cautions 1. Do not set the ADDPON and ADDCE bits to 1 at the same time. ADDCE must be set to 1, at least 1.2  $\mu$ s after ADDPON has been set to 1.
  - 2. Setting the  $\Delta\Sigma$  analog input channel to be set by ADDS1 and ADDS0 to a pin which has been selected to be used in the analog input mode by the ADPC0 register is prohibited.
  - 3. Operating 16-bit  $\Delta\Sigma$  type A/D conversion and 10-bit successive approximation type A/D conversions at the same time (ADDCE = 1 and ADCS = 1) is prohibited.
  - 4. If ADDCTL0 is rewritten (including identical data), A/D conversion operation is resumed after it has been initialized.
  - 5. Set the input voltage in accordance with Table 13-4 Input Voltage Range.
  - 6. When executing a STOP instruction, power to the 16-bit  $\Delta\Sigma$  type A/D converter must be turned off (ADDPON = 0).

#### Figure 15-16. Example of Normal UART Transmit/Receive Data Waveform

#### 1. Data length: 8 bits, LSB first, Parity: Even parity, Stop bit: 1 bit, Communication data: 55H



#### 2. Data length: 8 bits, MSB first, Parity: Even parity, Stop bit: 1 bit, Communication data: 55H



3. Data length: 8 bits, MSB first, Parity: Even parity, Stop bit: 1 bit, Communication data: 55H, TxD6 pin inverted output

| -     |    |    |    | — 1 da | ta frame |    |    |    |        |      |
|-------|----|----|----|--------|----------|----|----|----|--------|------|
| Start | D7 | D6 | D5 | D4     | D3       | D2 | D1 | D0 | Parity | Stop |

#### 4. Data length: 7 bits, LSB first, Parity: Odd parity, Stop bit: 2 bits, Communication data: 36H

| ◄     |    |    |    |    |    |    |    |        |      |      |                     |
|-------|----|----|----|----|----|----|----|--------|------|------|---------------------|
| Start | D0 | D1 | D2 | D3 | D4 | D5 | D6 | Parity | Stop | Stop | <br> <br> <br> <br> |

#### 5. Data length: 8 bits, LSB first, Parity: None, Stop bit: 1 bit, Communication data: 87H

|       | • 1 data frame |    |    |    |    |    |    |    |      |  |  |
|-------|----------------|----|----|----|----|----|----|----|------|--|--|
| Start | D0             | D1 | D2 | D3 | D4 | D5 | D6 | D7 | Stop |  |  |

# Figure 17-22. Two-Time-Slice LCD Drive Waveform Examples (1/2 Bias Method)







#### Figure 19-14. Generation Timing of INTRERR Signal (Type B reception mode)

# 27.7.3 Selecting communication mode

In the 78K0/LE3, a communication mode is selected by inputting pulses to the FLMD0 pin after the dedicated flash memory programming mode is entered. These FLMD0 pulses are generated by the flash memory programmer. The following table shows the relationship between the number of pulses and communication modes.

| Communication                |                   | Standard Setti                | Pins Used                | Peripheral       | Number of            |                 |                 |
|------------------------------|-------------------|-------------------------------|--------------------------|------------------|----------------------|-----------------|-----------------|
| Mode                         | Port              | Speed                         | Frequency                | Multiply<br>Rate |                      | Clock           | FLMD0<br>Pulses |
| UART                         | UART-Ext-OSC      | 115,200 bps <sup>Note 3</sup> | 2 M to 10 $MHz^{Note 2}$ | 1.0              | TxD6, RxD6           | fx              | 0               |
| (UART6)                      | UART-Ext-FP5CLK   |                               |                          |                  |                      | fexclk          | 3               |
|                              | UART-Internal-OSC |                               | -                        |                  |                      | fвн             | 5               |
| 3-wire serial I/O<br>(CSI10) | CSI-Internal-OSC  | 2.4 kHz to<br>2.5 MHz         | _                        |                  | SO10, SI10,<br>SCK10 | f <sub>RH</sub> | 8               |

| des |
|-----|
|     |

Notes 1. Selection items for Standard settings on GUI of the flash memory programmer.

- 2. The possible setting range differs depending on the voltage. For details, see CHAPTER 30 ELECTRICAL SPECIFICATIONS (STANDARD PRODUCTS).
- **3.** Because factors other than the baud rate error, such as the signal waveform slew, also affect UART communication, thoroughly evaluate the slew as well as the baud rate error.
- Caution When UART6 is selected, the receive clock is calculated based on the reset command sent from the dedicated flash memory programmer after the FLMD0 pulse has been received.
- Remark fx: X1 clock

<R>

- fexclk: External main system clock
- free: Internal high-speed oscillation clock

# LCD Characteristics

# (1) Resistance division method

# (a) Static display mode (TA = -40 to +85°C, 1.8 V $\leq$ VLCD $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)<sup>Note 3</sup>

| Parameter                                          | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|----------------------------------------------------|--------|------------|------|------|------|------|
| LCD drive voltage                                  | VLCD   | Note 3     |      |      | Vdd  | V    |
| LCD divider resistor <sup>Note 1</sup>             | RLCD   |            | 60   | 100  | 150  | kΩ   |
| LCD output resistor <sup>Note 2</sup><br>(Common)  | Rodc   |            |      |      | 40   | kΩ   |
| LCD output resistor <sup>Note 2</sup><br>(Segment) | Rods   |            |      |      | 200  | kΩ   |

# (b) 1/3 bias method (T<sub>A</sub> = -40 to +85°C, 1.8 V $\leq$ VLCD $\leq$ VDD $\leq$ 5.5 V, Vss = 0 V)<sup>Note 3</sup>

| Parameter                                          | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|----------------------------------------------------|--------|------------|------|------|------|------|
| LCD drive voltage                                  | VLCD   | Note 3     |      |      | VDD  | V    |
| LCD divider resistor <sup>Note 1</sup>             | RLCD   |            | 60   | 100  | 150  | kΩ   |
| LCD output resistor <sup>Note 2</sup><br>(Common)  | Rodc   |            |      |      | 40   | kΩ   |
| LCD output resistor <sup>Note 2</sup><br>(Segment) | Rods   |            |      |      | 200  | kΩ   |

#### (c) 1/2 bias method, 1/4 bias method (T<sub>A</sub> = -40 to +85°C, 1.8 V $\leq$ V<sub>LCD</sub> $\leq$ V<sub>DD</sub> $\leq$ 5.5 V, V<sub>SS</sub> = 0 V)<sup>Note 3</sup>

| Parameter                                          | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|----------------------------------------------------|--------|------------|------|------|------|------|
| LCD drive voltage                                  | VLCD   | Note 3     |      |      | Vdd  | V    |
| LCD divider resistor <sup>Note 1</sup>             | RLCD   |            | 60   | 100  | 150  | kΩ   |
| LCD output resistor <sup>Note 2</sup><br>(Common)  | Rodc   |            |      |      | 40   | kΩ   |
| LCD output resistor <sup>Note 2</sup><br>(Segment) | Rods   |            |      |      | 200  | kΩ   |

**Notes 1.** Internal resistance division method only.

- 2. The output resistor is a resistor connected between one of the VLC0, VLC1, VLC2 and Vss pins, and either of the SEG and COM pins.
- **3.** Set VAON based on the following conditions.

<When set to the static display mode>

- When 2.0V  $\leq$  VLCD  $\leq$  VDD  $\leq$  5.5 V: VAON = 0
- When 1.8V  $\leq$  VLCD  $\leq$  VDD  $\leq$  3.6 V: VAON = 1

<When set to the 1/3 bias method>

- When 2.5V  $\leq$  VLCD  $\leq$  VDD  $\leq$  5.5 V: VAON = 0
- When  $1.8\text{V}{\leq}$  VLCD  $\leq$  VDD  $\leq$  3.6 V: VAON = 1
- <When set to the 1/2 bias method or 1/4 bias method>
- When 2.7V  $\leq$  VLCD  $\leq$  VDD  $\leq$  5.5 V: VAON = 0
- When  $1.8V \le V_{LCD} \le V_{DD} \le 3.6 \text{ V}$ : VAON = 1

# A.5 Debugging Tools (Hardware)

# A.5.1 When using in-circuit emulator QB-78K0LX3

| QB-78K0/Lx3<br>In-circuit emulator                    | This in-circuit emulator serves to debug hardware and software when developing application systems using the 78K0/Lx3. It supports to the integrated debugger (ID78K0-QB). This emulator should be used in combination with a power supply unit and emulation probe, and the USB is used to connect this emulator to the host machine. |
|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| QB-144-CA-01<br>Check pin adapter                     | This check pin adapter is used in waveform monitoring using the oscilloscope, etc.                                                                                                                                                                                                                                                     |
| QB-80-EP-01T<br>Emulation probe                       | This emulation probe is flexible type and used to connect the in-circuit emulator and target system.                                                                                                                                                                                                                                   |
| QB-64GB-EA-09T,<br>QB-64GK-EA-07T<br>Exchange adapter | <ul> <li>This exchange adapter is used to perform pin conversion from the in-circuit emulator to target connector.</li> <li>QB-64GB-EA-09T: For 64-pin plastic LQFP (GB-GAH type)</li> <li>QB-64GK-EA-07T: For 64-pin plastic LQFP (GK-GAJ type)</li> </ul>                                                                            |
| QB-64GB-YS-01T,<br>QB-64GK-YS-01T<br>Space adapter    | This space adapter is used to adjust the height between the target system and in-circuit emulator.<br>• QB-64GB-YS-01T: For 64-pin plastic LQFP (GB-GAH type)<br>• QB-64GK-YS-01T: For 64-pin plastic LQFP (GK-GAJ type)                                                                                                               |
| QB-64GB-YQ-01T,<br>QB-64GK-YQ-01T<br>YQ connector     | This YQ connector is used to connect the target connector and exchange adapter.<br>• QB-64GB-YQ-01T: For 64-pin plastic LQFP (GB-GAH type)<br>• QB-64GK-YQ-01T: For 64-pin plastic LQFP (GK-GAJ type)                                                                                                                                  |
| QB-64GB-HQ-01T,<br>QB-64GK-HQ-01T<br>Mount adapter    | This mount adapter is used to mount the target device with socket.<br>• QB-64GB-HQ-01T: For 64-pin plastic LQFP (GB-GAH type)<br>• QB-64GK-HQ-01T: For 64-pin plastic LQFP (GK-GAJ type)                                                                                                                                               |
| QB-64GB-NQ-01T,<br>QB-64GK-NQ-01T<br>Target connector | This target connector is used to mount on the target system.<br>• QB-64GB-NQ-01T: For 64-pin plastic LQFP (GB-GAH type)<br>• QB-64GK-NQ-01T: For 64-pin plastic LQFP (GK-GAJ type)                                                                                                                                                     |

**Remarks 1.** The QB-78K0LX3 is supplied with the integrated debugger ID78K0-QB, a USB interface cable, a power supply unit, the on-chip debug emulator QB-MINI2, connection cables (10-pin and 16-pin cables), and the 78K0-OCD board.

Download the software for operating the QB-MINI2 from the download site for development tools (http://www.necel.com/micro/ods/eng/index.html) when using the QB-MINI2.

2. The packed contents differ depending on the part number, as follows.

| Packed Contents  | In-Circuit Emulator | Emulation Probe | Exchange Adapter | YQ Connector   | Target Connector |
|------------------|---------------------|-----------------|------------------|----------------|------------------|
| Part Number      |                     |                 |                  |                |                  |
| QB-78K0LX3 -ZZZ  | QB-78K0LX3          | None            |                  |                |                  |
| QB-78K0LX3-T64GB |                     | QB-80-EP-01T    | QB-64GB-EA-09T   | QB-64GB-YQ-01T | QB-64GB-NQ-01T   |
| QB-78K0LX3-T64GK |                     |                 | QB-64GK-EA-07T   | QB-64GK-YQ-01T | QB-64GK-NQ-01T   |