



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Obsolete                                                                   |
|----------------------------|----------------------------------------------------------------------------|
| Core Processor             | PIC                                                                        |
| Core Size                  | 8-Bit                                                                      |
| Speed                      | 48MHz                                                                      |
| Connectivity               | UART/USART, USB                                                            |
| Peripherals                | Brown-out Detect/Reset, HLVD, POR, PWM, WDT                                |
| Number of I/O              | 34                                                                         |
| Program Memory Size        | 16KB (8K x 16)                                                             |
| Program Memory Type        | FLASH                                                                      |
| EEPROM Size                | -                                                                          |
| RAM Size                   | 768 × 8                                                                    |
| Voltage - Supply (Vcc/Vdd) | 4.2V ~ 5.5V                                                                |
| Data Converters            | A/D 13x10b                                                                 |
| Oscillator Type            | Internal                                                                   |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                          |
| Mounting Type              | Surface Mount                                                              |
| Package / Case             | 44-VQFN Exposed Pad                                                        |
| Supplier Device Package    | 44-QFN (8×8)                                                               |
| Purchase URL               | https://www.e-xfl.com/product-detail/microchip-technology/pic18f4450t-i-ml |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

| TABLE 1-1: | <b>DEVICE FEATURES</b> |
|------------|------------------------|
|            |                        |

| Features                          | PIC18F2450                                                                                                | PIC18F4450                                                                                                |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| Operating Frequency               | DC – 48 MHz                                                                                               | DC – 48 MHz                                                                                               |
| Program Memory (Bytes)            | 16384                                                                                                     | 16384                                                                                                     |
| Program Memory (Instructions)     | 8192                                                                                                      | 8192                                                                                                      |
| Data Memory (Bytes)               | 768                                                                                                       | 768                                                                                                       |
| Interrupt Sources                 | 13                                                                                                        | 13                                                                                                        |
| I/O Ports                         | Ports A, B, C, (E)                                                                                        | Ports A, B, C, D, E                                                                                       |
| Timers                            | 3                                                                                                         | 3                                                                                                         |
| Capture/Compare/PWM Modules       | 1                                                                                                         | 1                                                                                                         |
| Enhanced USART                    | 1                                                                                                         | 1                                                                                                         |
| Universal Serial Bus (USB) Module | 1                                                                                                         | 1                                                                                                         |
| 10-Bit Analog-to-Digital Module   | 10 Input Channels                                                                                         | 13 Input Channels                                                                                         |
| Resets (and Delays)               | POR, BOR,<br>RESET Instruction,<br>Stack Full,<br>Stack Underflow (PWRT, OST),<br>MCLR (optional),<br>WDT | POR, BOR,<br>RESET Instruction,<br>Stack Full,<br>Stack Underflow (PWRT, OST),<br>MCLR (optional),<br>WDT |
| Programmable Low-Voltage Detect   | Yes                                                                                                       | Yes                                                                                                       |
| Programmable Brown-out Reset      | Yes                                                                                                       | Yes                                                                                                       |
| Instruction Set                   | 75 Instructions;<br>83 with Extended Instruction Set<br>enabled                                           | 75 Instructions;<br>83 with Extended Instruction Set<br>enabled                                           |
| Packages                          | 28-Pin SPDIP<br>28-Pin SOIC<br>28-Pin QFN                                                                 | 40-Pin PDIP<br>44-Pin QFN<br>44-Pin TQFP                                                                  |



# 5.4.3.1 FSR Registers and the INDF Operand

At the core of Indirect Addressing are three sets of registers: FSR0, FSR1 and FSR2. Each represents a pair of 8-bit registers: FSRnH and FSRnL. The four upper bits of the FSRnH register are not used, so each FSR pair holds a 12-bit value. This represents a value that can address the entire range of the data memory in a linear fashion. The FSR register pairs, then, serve as pointers to data memory locations.

Indirect Addressing is accomplished with a set of Indirect File Operands, INDF0 through INDF2. These can be thought of as "virtual" registers; they are mapped in the SFR space but are not physically implemented. Reading or writing to a particular INDF register actually accesses its corresponding FSR register pair. A read from INDF1, for example, reads the data at the address indicated by FSR1H:FSR1L. Instructions that use the INDF registers as operands actually use the contents of their corresponding FSR as a pointer to the instruction's target. The INDF operand is just a convenient way of using the pointer.

Because Indirect Addressing uses a full 12-bit address, data RAM banking is not necessary. Thus, the current contents of the BSR and the Access RAM bit have no effect on determining the target address.

## FIGURE 5-7: INDIRECT ADDRESSING



# PIC18F2450/4450

NOTES:

| Name   | Bit 7                     | Bit 6     | Bit 5   | Bit 4   | Bit 3   | Bit 2  | Bit 1  | Bit 0  | Reset<br>Values<br>on Page: |
|--------|---------------------------|-----------|---------|---------|---------|--------|--------|--------|-----------------------------|
| INTCON | GIE/GIEH                  | PEIE/GIEL | TMR0IE  | INT0IE  | RBIE    | TMR0IF | INT0IF | RBIF   | 49                          |
| PIR1   | —                         | ADIF      | RCIF    | TXIF    | —       | CCP1IF | TMR2IF | TMR1IF | 51                          |
| PIE1   | —                         | ADIE      | RCIE    | TXIE    | —       | CCP1IE | TMR2IE | TMR1IE | 51                          |
| IPR1   | —                         | ADIP      | RCIP    | TXIP    | _       | CCP1IP | TMR2IP | TMR1IP | 51                          |
| TMR1L  | Timer1 Register Low Byte  |           |         |         |         |        |        | 50     |                             |
| TMR1H  | TImer1 Register High Byte |           |         |         |         |        | 50     |        |                             |
| T1CON  | RD16                      | T1RUN     | T1CKPS1 | T1CKPS0 | T10SCEN | T1SYNC | TMR1CS | TMR10N | 50                          |

### TABLE 11-2: REGISTERS ASSOCIATED WITH TIMER1 AS A TIMER/COUNTER

Legend: — = unimplemented, read as '0'. Shaded cells are not used by the Timer1 module.

#### TABLE 14-1: DIFFERENTIAL OUTPUTS TO TRANSCEIVER

| VPO | VMO | Bus State         |  |  |  |
|-----|-----|-------------------|--|--|--|
| 0   | 0   | Single-Ended Zero |  |  |  |
| 0   | 1   | Differential '0'  |  |  |  |
| 1   | 0   | Differential '1'  |  |  |  |
| 1   | 1   | Illegal Condition |  |  |  |

# TABLE 14-2:SINGLE-ENDED INPUTSFROM TRANSCEIVER

| VP | VM | Bus State         |  |  |  |  |
|----|----|-------------------|--|--|--|--|
| 0  | 0  | Single-Ended Zero |  |  |  |  |
| 0  | 1  | Low Speed         |  |  |  |  |
| 1  | 0  | High Speed        |  |  |  |  |
| 1  | 1  | Error             |  |  |  |  |

The  $\overline{\text{UOE}}$  signal toggles the state of the external transceiver. This line is pulled low by the device to enable the transmission of data from the SIE to an external device.

#### 14.2.2.3 Internal Pull-up Resistors

The PIC18F2450/4450 devices have built-in pull-up resistors designed to meet the requirements for low-speed and full-speed USB. The UPUEN bit (UCFG<4>) enables the internal pull-ups. Figure 14-1 shows the pull-ups and their control.

#### 14.2.2.4 Pull-up Resistors

The PIC18F2450/4450 devices require an external pull-up resistor to meet the requirements for low-speed and full-speed USB. Either an external 3.3V supply or the VUSB pin may be used to pull up D+ or D-. The pull-up resistor must be 1.5 k $\Omega$  (±5%) as required by the USB specifications. Figure 14-3 shows an example with the VUSB pin.



### 14.2.2.5 Ping-Pong Buffer Configuration

The usage of ping-pong buffers is configured using the PPB1:PPB0 bits. Refer to **Section 14.4.4 "Ping-Pong Buffering"** for a complete explanation of the ping-pong buffers.

# 14.2.2.6 USB Output Enable Monitor

The USB  $\overline{OE}$  monitor provides indication as to whether the SIE is listening to the bus or actively driving the bus. This is enabled by default when using an external transceiver or when UCFG<6> = 1.

The USB  $\overline{\text{OE}}$  monitoring is useful for initial system debugging, as well as scope triggering during eye pattern generation tests.

# 14.2.2.7 Eye Pattern Test Enable

An automatic eye pattern test can be generated by the module when the UCFG<7> bit is set. The eye pattern output will be observable based on module settings, meaning that the user is first responsible for configuring the SIE clock settings, pull-up resistor and Transceiver mode. In addition, the module has to be enabled.

Once UTEYE is set, the module emulates a switch from a receive to transmit state and will start transmitting a J-K-J-K bit sequence (K-J-K-J for full speed). The sequence will be repeated indefinitely while the Eye Pattern Test mode is enabled.

Note that this bit should never be set while the module is connected to an actual USB system. This test mode is intended for board verification to aid with USB certification tests. It is intended to show a system developer the noise integrity of the USB signals which can be affected by board traces, impedance mismatches and proximity to other system components. It does not properly test the transition from a receive to a transmit state. Although the eye pattern is not meant to replace the more complex USB certification test, it should aid during first order system debugging.

# 14.2.2.8 Internal Regulator

The PIC18F2450/4450 devices have a built-in 3.3V regulator to provide power to the internal transceiver and provide a source for the external pull-ups. An external 220 nF (±20%) capacitor is required for stability.

| Note: | The drive from VUSB is sufficient to only    |
|-------|----------------------------------------------|
|       | drive an external pull-up in addition to the |
|       | internal transceiver.                        |

The regulator is disabled by default and can be enabled through the VREGEN Configuration bit. When enabled, the voltage is visible on pin VUSB. When the regulator is disabled, a 3.3V source must be provided through the VUSB pin for the internal transceiver. If the internal transceiver is disabled, VUSB is not used.

- Note 1: Do not enable the internal regulator if an external regulator is connected to VUSB.
  - 2: VDD must be greater than or equal to VUSB at all times, even with the regulator disabled.

#### 14.4.4 PING-PONG BUFFERING

An endpoint is defined to have a ping-pong buffer when it has two sets of BD entries: one set for an EVEN transfer and one set for an ODD transfer. This allows the CPU to process one BD while the SIE is processing the other BD. Double-buffering BDs in this way allows for maximum throughput to/from the USB.

The USB module supports three modes of operation:

- No ping-pong support
- Ping-pong buffer support for OUT Endpoint 0 only
- · Ping-pong buffer support for all endpoints

The ping-pong buffer settings are configured using the PPB1:PPB0 bits in the UCFG register.

The USB module keeps track of the Ping-Pong Pointer individually for each endpoint. All pointers are initially reset to the EVEN BD when the module is enabled. After the completion of a transaction (UOWN cleared by the SIE), the pointer is toggled to the ODD BD. After the completion of the next transaction, the pointer is toggled back to the EVEN BD and so on.

The EVEN/ODD status of the last transaction is stored in the PPBI bit of the USTAT register. The user can reset all Ping-Pong Pointers to EVEN using the PPBRST bit.

Figure 14-7 shows the three different modes of operation and how USB RAM is filled with the BDs.

BDs have a fixed relationship to a particular endpoint, depending on the buffering configuration. The mapping of BDs to endpoints is detailed in Table 14-4. This relationship also means that gaps may occur in the BDT if endpoints are not enabled contiguously. This theoretically means that the BDs for disabled endpoints could be used as buffer space. In practice, users should avoid using such spaces in the BDT unless a method of validating BD addresses is implemented.





# 14.5.1.1 Bus Activity Detect Interrupt Bit (ACTVIF)

The ACTVIF bit cannot be cleared immediately after the USB module wakes up from Suspend or while the USB module is suspended. A few clock cycles are required to synchronize the internal hardware state machine before the ACTVIF bit can be cleared by firmware. Clearing the ACTVIF bit before the internal hardware is synchronized may not have an effect on the value of ACTVIF. Additionally, if the USB module uses the clock from the 96 MHz PLL source, then after clearing the SUSPND bit, the USB module may not be immediately operational while waiting for the 96 MHz PLL to lock. The application code should clear the ACTVIF bit as shown in Example 14-1.

Only one ACTVIF interrupt is generated when resuming from the USB bus Idle condition. If user firmware clears the ACTVIF bit, the bit will not immediately become set again, even when there is continuous bus traffic. Bus traffic must cease long enough to generate another IDLEIF condition before another ACTVIF interrupt can be generated.

#### EXAMPLE 14-1: CLEARING ACTVIF BIT (UIR<2>)

| Assembly:       |                      |                                                      |  |  |  |  |  |
|-----------------|----------------------|------------------------------------------------------|--|--|--|--|--|
|                 | BCF                  | UCON, SUSPND                                         |  |  |  |  |  |
| LOOP:           |                      |                                                      |  |  |  |  |  |
|                 | BTFSS                | UIR, ACTVIF                                          |  |  |  |  |  |
|                 | BRA                  | DONE                                                 |  |  |  |  |  |
|                 | BCF                  | UIR, ACTVIF                                          |  |  |  |  |  |
|                 | BRA                  | LOOP                                                 |  |  |  |  |  |
| DONE            |                      |                                                      |  |  |  |  |  |
|                 |                      |                                                      |  |  |  |  |  |
| C:              |                      |                                                      |  |  |  |  |  |
| UCONbi<br>while | ts.SUSPN<br>(UIRbits | <pre>ID = 0;<br/>ACTVIF) {UIRbits.ACTVIF = 0};</pre> |  |  |  |  |  |

#### 14.5.2 USB INTERRUPT ENABLE REGISTER (UIE)

The USB Interrupt Enable register (Register 14-8) contains the enable bits for the USB status interrupt sources. Setting any of these bits will enable the respective interrupt source in the UIR register.

The values in this register only affect the propagation of an interrupt condition to the microcontroller's interrupt logic. The flag bits are still set by their interrupt conditions, allowing them to be polled and serviced without actually generating an interrupt.

## REGISTER 14-8: UIE: USB INTERRUPT ENABLE REGISTER

| U-0   | R/W-0 | R/W-0   | R/W-0  | R/W-0 | R/W-0  | R/W-0  | R/W-0  |
|-------|-------|---------|--------|-------|--------|--------|--------|
| —     | SOFIE | STALLIE | IDLEIE | TRNIE | ACTVIE | UERRIE | URSTIE |
| bit 7 |       |         |        |       |        |        | bit 0  |

| Legend:           |                  |                             |                    |
|-------------------|------------------|-----------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read | as '0'             |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared        | x = Bit is unknown |

| bit 7 | Unimplemented: Read as '0'                                                                                       |
|-------|------------------------------------------------------------------------------------------------------------------|
| bit 6 | SOFIE: Start-of-Frame Token Interrupt Enable bit                                                                 |
|       | <ul><li>1 = Start-of-Frame token interrupt enabled</li><li>0 = Start-of-Frame token interrupt disabled</li></ul> |
| bit 5 | STALLIE: STALL Handshake Interrupt Enable bit                                                                    |
|       | <ul><li>1 = STALL interrupt enabled</li><li>0 = STALL interrupt disabled</li></ul>                               |
| bit 4 | IDLEIE: Idle Detect Interrupt Enable bit                                                                         |
|       | <ul><li>1 = Idle detect interrupt enabled</li><li>0 = Idle detect interrupt disabled</li></ul>                   |
| bit 3 | <b>TRNIE:</b> Transaction Complete Interrupt Enable bit                                                          |
|       | <ul><li>1 = Transaction interrupt enabled</li><li>0 = Transaction interrupt disabled</li></ul>                   |
| bit 2 | ACTVIE: Bus Activity Detect Interrupt Enable bit                                                                 |
|       | 1 = Bus activity detect interrupt enabled                                                                        |
|       | 0 = Bus activity detect interrupt disabled                                                                       |
| bit 1 | UERRIE: USB Error Interrupt Enable bit                                                                           |
|       | 1 = USB error interrupt enabled                                                                                  |
|       | 0 = USB error interrupt disabled                                                                                 |
| bit 0 | URSTIE: USB Reset Interrupt Enable bit                                                                           |
|       | 1 = USB Reset interrupt enabled                                                                                  |
|       | U – USB Reset interrupt disabled                                                                                 |

#### 14.5.3 USB ERROR INTERRUPT STATUS REGISTER (UEIR)

The USB Error Interrupt Status register (Register 14-9) contains the flag bits for each of the error sources within the USB peripheral. Each of these sources is controlled by a corresponding interrupt enable bit in the UEIE register. All of the USB error flags are ORed together to generate the USB Error Interrupt Flag (UERRIF) at the top level of the interrupt logic.

Each error bit is set as soon as the error condition is detected. Thus, the interrupt will typically not correspond with the end of a token being processed.

Once an interrupt bit has been set by the SIE, it must be cleared by software by writing a '0'.

#### REGISTER 14-9: UEIR: USB ERROR INTERRUPT STATUS REGISTER

| R/C-0 | U-0 | U-0 | R/C-0 | R/C-0  | R/C-0   | R/C-0  | R/C-0 |
|-------|-----|-----|-------|--------|---------|--------|-------|
| BTSEF | —   | —   | BTOEF | DFN8EF | CRC16EF | CRC5EF | PIDEF |
| bit 7 |     |     |       |        |         |        | bit 0 |

| Legend:         |                                                                                                                                                                 |                                                          |                              |                    |  |  |  |  |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------------|--------------------|--|--|--|--|
| R = Readable    | bit                                                                                                                                                             | C = Clearable bit                                        | U = Unimplemented bit        | , read as '0'      |  |  |  |  |
| -n = Value at P | OR                                                                                                                                                              | '1' = Bit is set                                         | '0' = Bit is cleared         | x = Bit is unknown |  |  |  |  |
|                 |                                                                                                                                                                 |                                                          |                              |                    |  |  |  |  |
| bit 7           | BTSEF: Bit St                                                                                                                                                   | uff Error Flag bit                                       |                              |                    |  |  |  |  |
|                 | <ul> <li>1 = A bit stuff error has been detected</li> <li>0 = No bit stuff error</li> </ul>                                                                     |                                                          |                              |                    |  |  |  |  |
| bit 6-5         | Unimplement                                                                                                                                                     | ted: Read as '0'                                         |                              |                    |  |  |  |  |
| bit 4           | BTOEF: Bus                                                                                                                                                      | Turnaround Time-out Error                                | Flag bit                     |                    |  |  |  |  |
|                 | <ul> <li>1 = Bus turnaround time-out has occurred (more than 16 bit times of Idle from previous EOP elapsed)</li> <li>0 = No bus turnaround time-out</li> </ul> |                                                          |                              |                    |  |  |  |  |
| bit 3           | DFN8EF: Dat                                                                                                                                                     | a Field Size Error Flag bit                              |                              |                    |  |  |  |  |
|                 | 1 = The data<br>0 = The data                                                                                                                                    | field was not an integral nu field was an integral numbe | mber of bytes<br>er of bytes |                    |  |  |  |  |
| bit 2           | CRC16EF: CI                                                                                                                                                     | RC16 Failure Flag bit                                    |                              |                    |  |  |  |  |
|                 | 1 = The CRC16 failed                                                                                                                                            |                                                          |                              |                    |  |  |  |  |
|                 | 0 = The CRC                                                                                                                                                     | 16 passed                                                |                              |                    |  |  |  |  |
| bit 1           | CRC5EF: CR                                                                                                                                                      | C5 Host Error Flag bit                                   |                              |                    |  |  |  |  |
|                 | <ul> <li>1 = The token packet was rejected due to a CRC5 error</li> <li>0 = The token packet was accepted</li> </ul>                                            |                                                          |                              |                    |  |  |  |  |
| bit 0           | PIDEF: PID C                                                                                                                                                    | heck Failure Flag bit                                    |                              |                    |  |  |  |  |
|                 | 1 = PID chec                                                                                                                                                    | k failed                                                 |                              |                    |  |  |  |  |
|                 | 0 = PID chec                                                                                                                                                    | k passed                                                 |                              |                    |  |  |  |  |
|                 |                                                                                                                                                                 |                                                          |                              |                    |  |  |  |  |

| R/W-0             | R/W-0                         | R/W-0                              | R/W-0                        | R/W-0            | R/W-0            |                    | R/W-0 |  |
|-------------------|-------------------------------|------------------------------------|------------------------------|------------------|------------------|--------------------|-------|--|
| CSRC              | TX9                           | TXEN <sup>(1)</sup>                | SYNC                         | SENDB            | BRGH             | TRMT               | TX9D  |  |
| bit 7             |                               |                                    | 1                            |                  | 1                | .1                 | bit 0 |  |
|                   |                               |                                    |                              |                  |                  |                    |       |  |
| Legend:           |                               |                                    |                              |                  |                  |                    |       |  |
| R = Readable bit  |                               | W = Writable                       | bit                          | U = Unimpler     | mented bit, read | l as '0'           |       |  |
| -n = Value at POR |                               | '1' = Bit is set                   |                              | '0' = Bit is cle | ared             | x = Bit is unknown |       |  |
|                   |                               |                                    |                              |                  |                  |                    |       |  |
| bit 7             | CSRC: Clock                   | Source Select                      | bit                          |                  |                  |                    |       |  |
|                   | Don't care.                   | <u>s mode:</u>                     |                              |                  |                  |                    |       |  |
|                   | <u>Synchronous</u>            | mode:                              |                              |                  |                  |                    |       |  |
|                   | 1 = Master m                  | ode (clock gen                     | erated interna               | ally from BRG)   |                  |                    |       |  |
| hit 6             |                               | ansmit Enable I                    | external sour                |                  |                  |                    |       |  |
| bit o             | 1 = Selects 9                 | -bit transmissio                   | n                            |                  |                  |                    |       |  |
|                   | 0 = Selects 8                 | -bit transmissio                   | n                            |                  |                  |                    |       |  |
| bit 5             | TXEN: Trans                   | mit Enable bit <sup>(1</sup>       | )                            |                  |                  |                    |       |  |
|                   | 1 = Transmit                  | enabled                            |                              |                  |                  |                    |       |  |
| hit 4             |                               |                                    | ot hit                       |                  |                  |                    |       |  |
| DIL 4             | 1 = Synchron                  | ara i wode<br>ious mode            |                              |                  |                  |                    |       |  |
|                   | 0 = Asynchro                  | nous mode                          |                              |                  |                  |                    |       |  |
| bit 3             | SENDB: Sen                    | d Break Chara                      | cter bit                     |                  |                  |                    |       |  |
|                   | Asynchronou                   | <u>s mode:</u>                     |                              | <i>,</i>         |                  |                    |       |  |
|                   | 1 = Send Syn<br>0 = Sync Brea | ic Break on nex<br>ak transmissior | kt transmission<br>completed | n (cleared by h  | ardware upon o   | completion)        |       |  |
|                   | Synchronous                   | mode:                              | roompicted                   |                  |                  |                    |       |  |
|                   | Don't care.                   |                                    |                              |                  |                  |                    |       |  |
| bit 2             | BRGH: High                    | Baud Rate Sel                      | ect bit                      |                  |                  |                    |       |  |
|                   | Asynchronou                   | <u>s mode:</u><br>od               |                              |                  |                  |                    |       |  |
|                   | 0 = Low spee                  | ed                                 |                              |                  |                  |                    |       |  |
|                   | Synchronous                   | mode:                              |                              |                  |                  |                    |       |  |
|                   | Unused in thi                 | s mode.                            |                              |                  |                  |                    |       |  |
| bit 1             | TRMT: Trans                   | mit Shift Regist                   | er Status bit                |                  |                  |                    |       |  |
|                   | 1 = TSR emp<br>0 = TSR full   | oty                                |                              |                  |                  |                    |       |  |
| bit 0             | TX9D: 9th bit                 | of Transmit Da                     | ata                          |                  |                  |                    |       |  |
|                   | Can be addre                  | ess/data bit or a                  | parity bit.                  |                  |                  |                    |       |  |
|                   |                               |                                    | 0                            | 34h 4h           |                  |                    |       |  |

# REGISTER 15-1: TXSTA: TRANSMIT STATUS AND CONTROL REGISTER

**Note 1:** SREN/CREN overrides TXEN in Sync mode with the exception that SREN has no effect in Synchronous Slave mode.

## 15.1 Baud Rate Generator (BRG)

The BRG is a dedicated, 8-bit or 16-bit generator that supports both the Asynchronous and Synchronous modes of the EUSART. By default, the BRG operates in 8-bit mode. Setting the BRG16 bit (BAUDCON<3>) selects 16-bit mode.

The SPBRGH:SPBRG register pair controls the period of a free-running timer. In Asynchronous mode, bits BRGH (TXSTA<2>) and BRG16 (BAUDCON<3>) also control the baud rate. In Synchronous mode, BRGH is ignored. Table 15-1 shows the formula for computation of the baud rate for different EUSART modes which only apply in Master mode (internally generated clock).

Given the desired baud rate and FOSC, the nearest integer value for the SPBRGH:SPBRG registers can be calculated using the formulas in Table 15-1. From this, the error in baud rate can be determined. An example calculation is shown in Example 15-1. Typical baud rates and error values for the various Asynchronous modes are shown in Table 15-2. It may be advantageous to use the high baud rate (BRGH = 1) or the 16-bit BRG to reduce the baud rate error, or achieve a slow baud rate for a fast oscillator frequency.

Writing a new value to the SPBRGH:SPBRG registers causes the BRG timer to be reset (or cleared). This ensures the BRG does not wait for a timer overflow before outputting the new baud rate.

# 15.1.1 OPERATION IN POWER-MANAGED MODES

The device clock is used to generate the desired baud rate. When one of the power-managed modes is entered, the new clock source may be operating at a different frequency. This may require an adjustment to the value in the SPBRG register pair.

#### 15.1.2 SAMPLING

The data on the RX pin is sampled three times by a majority detect circuit to determine if a high or a low level is present at the RX pin.

|  | TABLE 15-1: | BAUD RATE FORMULAS |
|--|-------------|--------------------|
|--|-------------|--------------------|

| C    | Configuration Bits |      |                     | Paud Pata Formula |  |  |
|------|--------------------|------|---------------------|-------------------|--|--|
| SYNC | BRG16              | BRGH | BRG/EUSART Mode     | Baud Rate Formula |  |  |
| 0    | 0                  | 0    | 8-Bit/Asynchronous  | Fosc/[64 (n + 1)] |  |  |
| 0    | 0                  | 1    | 8-Bit/Asynchronous  | Fosc/[16 (n + 1)] |  |  |
| 0    | 1                  | 0    | 16-Bit/Asynchronous |                   |  |  |
| 0    | 1                  | 1    | 16-Bit/Asynchronous |                   |  |  |
| 1    | 0                  | х    | 8-Bit/Synchronous   | Fosc/[4 (n + 1)]  |  |  |
| 1    | 1 1                |      | 16-Bit/Synchronous  |                   |  |  |

**Legend:** x = Don't care, n = Value of SPBRGH:SPBRG register pair

# 15.2 EUSART Asynchronous Mode

The Asynchronous mode of operation is selected by clearing the SYNC bit (TXSTA<4>). In this mode, the EUSART uses the standard Non-Return-to-Zero (NRZ) format (one Start bit, eight or nine data bits and one Stop bit). The most common data format is eight bits. An on-chip dedicated 8-bit/16-bit Baud Rate Generator can be used to derive standard baud rate frequencies from the oscillator.

The EUSART transmits and receives the LSb first. The EUSART's transmitter and receiver are functionally independent but use the same data format and baud rate. The Baud Rate Generator produces a clock, either x16 or x64 of the bit shift rate depending on the BRGH and BRG16 bits (TXSTA<2> and BAUDCON<3>). Parity is not supported by the hardware but can be implemented in software and stored as the ninth data bit.

When operating in Asynchronous mode, the EUSART module consists of the following important elements:

- · Baud Rate Generator
- Sampling Circuit
- Asynchronous Transmitter
- Asynchronous Receiver
- · Auto-Wake-up on Sync Break Character
- 12-Bit Break Character Transmit
- Auto-Baud Rate Detection

#### 15.2.1 EUSART ASYNCHRONOUS TRANSMITTER

The EUSART transmitter block diagram is shown in Figure 15-3. The heart of the transmitter is the Transmit (Serial) Shift Register (TSR). The Shift register obtains its data from the Read/Write Transmit Buffer register, TXREG. The TXREG register is loaded with data in software. The TSR register is not loaded until the Stop bit has been transmitted from the previous load. As soon as the Stop bit is transmitted, the TSR is loaded with new data from the TXREG register (if available). Once the TXREG register transfers the data to the TSR register (occurs in one TcY), the TXREG register is empty and the TXIF flag bit (PIR1<4>) is set. This interrupt can be enabled or disabled by setting or clearing the interrupt enable bit, TXIE (PIE1<4>). TXIF will be set regardless of the state of TXIE; it cannot be cleared in software. TXIF is also not cleared immediately upon loading TXREG but becomes valid in the second instruction cycle following the load instruction. Polling TXIF immediately following a load of TXREG will return invalid results.

While TXIF indicates the status of the TXREG register, another bit, TRMT (TXSTA<1>), shows the status of the TSR register. TRMT is a read-only bit which is set when the TSR register is empty. No interrupt logic is tied to this bit so the user has to poll this bit in order to determine if the TSR register is empty.

Note 1: The TSR register is not mapped in data memory so it is not available to the user.

2: Flag bit, TXIF, is set when enable bit, TXEN, is set.

To set up an Asynchronous Transmission:

- 1. Initialize the SPBRGH:SPBRG registers for the appropriate baud rate. Set or clear the BRGH and BRG16 bits, as required, to achieve the desired baud rate.
- 2. Enable the asynchronous serial port by clearing bit, SYNC, and setting bit, SPEN.
- 3. If interrupts are desired, set enable bit, TXIE.
- If 9-bit transmission is desired, set transmit bit, TX9. Can be used as address/data bit.
- 5. Enable the transmission by setting bit, TXEN, which will also set bit, TXIF.
- 6. If 9-bit transmission is selected, the ninth bit should be loaded in bit, TX9D.
- 7. Load data to the TXREG register (starts transmission).
- If using interrupts, ensure that the GIE and PEIE bits in the INTCON register (INTCON<7:6>) are set.



#### FIGURE 15-3: EUSART TRANSMIT BLOCK DIAGRAM

## REGISTER 16-2: ADCON1: A/D CONTROL REGISTER 1

| U-0          | U-0                                                                      |         | R/W-      | 0        | R/W      | /-0   | R/W          | / <sub>-0</sub> (1) | R     | /W <sup>(1)</sup> |     | R/W      | (1)    | R/   | W <sup>(1)</sup> |
|--------------|--------------------------------------------------------------------------|---------|-----------|----------|----------|-------|--------------|---------------------|-------|-------------------|-----|----------|--------|------|------------------|
| —            | _                                                                        |         | VCFC      | 61       | VCF      | G0    | PCI          | =G3                 | P     | CFG2              |     | PCF      | G1     | PC   | FG0              |
| bit 7        |                                                                          |         |           |          |          |       |              |                     |       |                   |     |          |        |      | bit              |
|              |                                                                          |         |           |          |          |       |              |                     |       |                   |     |          |        |      |                  |
| Legend:      |                                                                          |         |           |          |          |       |              |                     |       | ,                 |     | (0)      |        |      |                  |
| R = Readab   | R = Readable bit $W$ = Writable bit $U$ = Unimplemented bit, read as '0' |         |           |          |          |       |              |                     |       |                   |     |          |        |      |                  |
| -n = Value a | at POR                                                                   | '1      | ' = Bit i | s set    |          |       | .0, = B      | lit is cle          | eared |                   | X   | = Bit is | s unkn | lown |                  |
| h:1 7 C      | Unimala                                                                  |         |           | l == (0) |          |       |              |                     |       |                   |     |          |        |      |                  |
|              | Unimplen                                                                 | nentec  | 1: Read   |          | c        |       |              |                     |       |                   |     |          |        |      |                  |
| DIT 5        |                                                                          |         |           |          |          |       |              |                     |       |                   |     |          |        |      |                  |
|              | 1 = VREF-<br>0 = VSS                                                     | (AN2)   |           |          |          |       |              |                     |       |                   |     |          |        |      |                  |
| bit 4        |                                                                          | /oltage | Refere    | ence C   | onficiur | ation | bit (VR      | =F+ 501             | irce) |                   |     |          |        |      |                  |
| ~            | 1 = VRFF+                                                                | - (AN3) | )         |          | Singu    | adon  | ~~~ \ V 1 \L | _, . 500            |       |                   |     |          |        |      |                  |
|              | 0 = VDD                                                                  | ,,      | /         |          |          |       |              |                     |       |                   |     |          |        |      |                  |
| bit 3-0      | bit 3-0 <b>PCFG3:PCFG0:</b> A/D Port Configuration Control bits:         |         |           |          |          |       |              |                     |       |                   |     |          |        |      |                  |
|              | PCEC2                                                                    | 2       | -         | 0        |          |       | (3)          | (3)                 | (2)   | İ .               |     |          |        |      |                  |
|              | PCFG3.                                                                   | AN1     | AN1       | AN1      | AN9      | AN8   | AN7          | ANG                 | AN5   | AN4               | AN3 | AN2      | AN1    | ANO  |                  |
|              | 0000 <b>(1)</b>                                                          | A       | Α         | Α        | Α        | Α     | A            | Α                   | Α     | Α                 | Α   | Α        | Α      | Α    |                  |
|              | 0001                                                                     | Α       | Α         | Α        | Α        | Α     | Α            | Α                   | Α     | Α                 | Α   | Α        | Α      | Α    |                  |
|              | 0010                                                                     | А       | Α         | Α        | Α        | Α     | Α            | А                   | Α     | Α                 | Α   | Α        | А      | А    |                  |
|              | 0011                                                                     | D       | Α         | Α        | Α        | Α     | Α            | Α                   | Α     | Α                 | Α   | Α        | Α      | Α    |                  |
|              | 0100                                                                     | D       | D         | Α        | Α        | Α     | Α            | Α                   | Α     | Α                 | Α   | Α        | Α      | Α    |                  |
|              | 0101                                                                     | D       | D         | D        | Α        | Α     | Α            | Α                   | Α     | Α                 | Α   | Α        | Α      | Α    |                  |
|              | 0110                                                                     | D       | D         | D        | D        | Α     | Α            | Α                   | Α     | Α                 | Α   | Α        | Α      | Α    |                  |
|              | 0111(1)                                                                  | D       | D         | D        | D        | D     | Α            | Α                   | Α     | Α                 | Α   | А        | А      | А    |                  |
|              | 1000                                                                     | D       | D         | D        | D        | D     | D            | Α                   | Α     | Α                 | Α   | Α        | Α      | Α    |                  |
|              | 1001                                                                     | D       | D         | D        | D        | D     | D            | D                   | Α     | Α                 | Α   | Α        | Α      | А    |                  |
|              | 1010                                                                     | D       | D         | D        | D        | D     | D            | D                   | D     | А                 | Α   | А        | А      | А    |                  |
|              | 1011                                                                     | D       | D         | D        | D        | D     | D            | D                   | D     | D                 | Α   | А        | А      | А    |                  |
|              | 1100                                                                     | D       | D         | D        | D        | D     | D            | D                   | D     | D                 | D   | А        | Α      | Α    |                  |
|              | 1101                                                                     | D       | D         | D        | D        | D     | D            | D                   | D     | D                 | D   | D        | А      | A    |                  |
|              | 1110                                                                     | D       | D         | D        | D        | D     | D            | D                   | D     | D                 | D   | D        | D      | A    |                  |
|              | 1111                                                                     | D       | D         | D        | D        | D     | D            | D                   | D     | D                 | D   | D        | D      | D    |                  |
|              | A = Analo                                                                | og inpu | ıt        |          |          |       | D = Di       | gital I/0           | C     |                   |     |          |        |      |                  |

- **Note 1:** The POR value of the PCFG bits depends on the value of the PBADEN Configuration bit. When PBADEN = 1, PCFG<3:0> = 0000; when PBADEN = 0, PCFG<3:0> = 0111.
  - 2: AN5 through AN7 are available only on 40/44-pin devices.

Even when the dedicated port is enabled, the ICSP and ICD functions remain available through the legacy port. When VIHH is seen on the  $\overline{\text{MCLR}/\text{VPP}/\text{RE3}}$  pin, the state of the  $\overline{\text{ICRST}/\text{ICVPP}}$  pin is ignored.

- Note 1: The ICPRT Configuration bit can only be programmed through the default ICSP port.
  - The ICPRT Configuration bit must be maintained clear for all 28-pin and 40-pin devices; otherwise, unexpected operation may occur.

### 18.9.2 28-PIN EMULATION

PIC18F4450 devices in 44-pin TQFP packages also have the ability to change their configuration under external control for debugging purposes. This allows the device to behave as if it were a PIC18F2450/4450 28-pin device.

This 28-pin Configuration mode is controlled through a single pin, NC/ICPORTS. Connecting this pin to Vss forces the device to function as a 28-pin device. Features normally associated with the 40/44-pin devices are disabled, along with their corresponding control registers and bits. On the other hand, connecting the pin to VDD forces the device to function in its default configuration.

The configuration option is only available when background debugging and the dedicated ICD/ICSP port are both enabled (DEBUG Configuration bit is clear and ICPRT Configuration bit is set). When disabled, NC/ICPORTS is a No Connect pin.

# 18.10 Single-Supply ICSP Programming

The LVP Configuration bit enables Single-Supply ICSP Programming (formerly known as *Low-Voltage ICSP Programming* or *LVP*). When Single-Supply Programming is enabled, the microcontroller can be programmed without requiring high voltage being applied to the MCLR/VPP/RE3 pin, but the RB5/KBI1/ PGM pin is then dedicated to controlling Program mode entry and is not available as a general purpose I/O pin.

While programming using <u>Single-Supply</u> Programming, VDD is applied to the MCLR/VPP/RE3 pin as in normal execution mode. To enter Programming mode, VDD is applied to the PGM pin.

- Note 1: High-Voltage Programming is always available, regardless of the state of the LVP bit, by applying VIHH to the MCLR pin.
  - 2: While in Low-Voltage ICSP Programming mode, the RB5 pin can no longer be used as a general purpose I/O pin and should be held low during normal operation.
  - **3:** When using Low-Voltage ICSP Programming (LVP) and the pull-ups on PORTB are enabled, bit 5 in the TRISB register must be cleared to disable the pull-up on RB5 and ensure the proper operation of the device.
  - 4: If the device Master Clear is disabled, verify that either of the following is done to ensure proper entry into ICSP mode:
    - a) Disable Low-Voltage Programming (CONFIG4L<2> = 0); or
    - b) Make certain that RB5/KBI1/PGM is held low during entry into ICSP.

If Single-Supply ICSP Programming mode will not be used, the LVP bit can be cleared. RB5/KB11/PGM then becomes available as the digital I/O pin, RB5. The LVP bit may be set or cleared only when using standard high-voltage programming (VIHH applied to the MCLR/ VPP/RE3 pin). Once LVP has been disabled, only the standard high-voltage programming is available and must be used to program the device.

Memory that is not code-protected can be erased using either a Block Erase, or erased row by row, then written at any specified VDD. If code-protected memory is to be erased, a Block Erase is required. If a Block Erase is to be performed when using Low-Voltage Programming, the device must be supplied with VDD of 4.5V to 5.5V.

# PIC18F2450/4450

| BNC                                                                                                                                                |                 | Branch if Not Carry                                                                                                                                                                                                                                                                               |                                                                                |                                                     | BNN                                                                                                                                                                                                                                                                                    |                 | Branch if N          | Branch if Not Negative |                 |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------|------------------------|-----------------|--|--|--|
| Synta                                                                                                                                              | ax:             | BNC n                                                                                                                                                                                                                                                                                             |                                                                                |                                                     | Synta                                                                                                                                                                                                                                                                                  | ax:             | BNN n                |                        |                 |  |  |  |
| Oper                                                                                                                                               | ands:           | -128 ≤ n ≤ 1                                                                                                                                                                                                                                                                                      | 127                                                                            |                                                     | Oper                                                                                                                                                                                                                                                                                   | ands:           | $-128 \le n \le 127$ |                        |                 |  |  |  |
| Operation: if Carry bit is '0',<br>$(PC) + 2 + 2n \rightarrow PC$                                                                                  |                 | Oper                                                                                                                                                                                                                                                                                              | ation:                                                                         | if Negative<br>(PC) + 2 + 2                         | bit is '0',<br>2n $\rightarrow$ PC                                                                                                                                                                                                                                                     |                 |                      |                        |                 |  |  |  |
| Status Affected: None                                                                                                                              |                 | Statu                                                                                                                                                                                                                                                                                             | s Affected:                                                                    | None                                                |                                                                                                                                                                                                                                                                                        |                 |                      |                        |                 |  |  |  |
| Enco                                                                                                                                               | ding:           | 1110                                                                                                                                                                                                                                                                                              | 0011 nn                                                                        | nn nnnn                                             | Enco                                                                                                                                                                                                                                                                                   | ding:           | 1110                 | 0111 nni               | nn nnnn         |  |  |  |
| Desc                                                                                                                                               | ription:        | tion: If the Carry bit is '0', then the program Des<br>will branch.<br>The 2's complement number '2n' is<br>added to the PC. Since the PC will have<br>incremented to fetch the next<br>instruction, the new address will be<br>PC + 2 + 2n. This instruction is then a<br>two-cycle instruction. |                                                                                | ription:                                            | If the Negative bit is '0', then the<br>program will branch.<br>The 2's complement number '2n' is<br>added to the PC. Since the PC will ha<br>incremented to fetch the next<br>instruction, the new address will be<br>PC + 2 + 2n. This instruction is then<br>two-cycle instruction. |                 |                      |                        |                 |  |  |  |
| Word                                                                                                                                               | ls:             | 1                                                                                                                                                                                                                                                                                                 |                                                                                |                                                     | Word                                                                                                                                                                                                                                                                                   | Words: 1        |                      |                        |                 |  |  |  |
| Cycle                                                                                                                                              | es:             | 1(2)                                                                                                                                                                                                                                                                                              |                                                                                |                                                     | Cycle                                                                                                                                                                                                                                                                                  | Cycles:         |                      |                        |                 |  |  |  |
| Q Cycle Activity:<br>If Jump:                                                                                                                      |                 |                                                                                                                                                                                                                                                                                                   | Q C<br>If Ju                                                                   | ycle Activity:<br>mp:                               |                                                                                                                                                                                                                                                                                        |                 |                      |                        |                 |  |  |  |
|                                                                                                                                                    | Q1              | Q2                                                                                                                                                                                                                                                                                                | Q3                                                                             | Q4                                                  |                                                                                                                                                                                                                                                                                        | Q1              | Q2                   | Q3                     | Q4              |  |  |  |
|                                                                                                                                                    | Decode          | Read literal<br>'n'                                                                                                                                                                                                                                                                               | Process<br>Data                                                                | Write to PC                                         |                                                                                                                                                                                                                                                                                        | Decode          | Read literal<br>'n'  | Process<br>Data        | Write to PC     |  |  |  |
|                                                                                                                                                    | No<br>operation | No<br>operation                                                                                                                                                                                                                                                                                   | No<br>operation                                                                | No<br>operation                                     |                                                                                                                                                                                                                                                                                        | No<br>operation | No<br>operation      | No<br>operation        | No<br>operation |  |  |  |
| lf No                                                                                                                                              | o Jump:         |                                                                                                                                                                                                                                                                                                   |                                                                                |                                                     | lf No                                                                                                                                                                                                                                                                                  | o Jump:         |                      |                        |                 |  |  |  |
|                                                                                                                                                    | Q1              | Q2                                                                                                                                                                                                                                                                                                | Q3                                                                             | Q4                                                  |                                                                                                                                                                                                                                                                                        | Q1              | Q2                   | Q3                     | Q4              |  |  |  |
|                                                                                                                                                    | Decode          | Read literal<br>'n'                                                                                                                                                                                                                                                                               | Process<br>Data                                                                | No<br>operation                                     |                                                                                                                                                                                                                                                                                        | Decode          | Read literal<br>'n'  | Process<br>Data        | No<br>operation |  |  |  |
| <u>Exan</u>                                                                                                                                        | nple:           | HERE                                                                                                                                                                                                                                                                                              | BNC Jump                                                                       |                                                     | Exan                                                                                                                                                                                                                                                                                   | nple:           | HERE                 | BNN Jump               |                 |  |  |  |
| Before Instruction<br>PC = address (HERE)<br>After Instruction<br>If Carry = 0;<br>PC = address (Jump)<br>If Carry = 1;<br>PC = address (HERE + 2) |                 |                                                                                                                                                                                                                                                                                                   | Before Instruct<br>PC<br>After Instructi<br>If Negati<br>PC<br>If Negati<br>PC | ction = ad<br>on = 0;<br>ve = 0;<br>ve = 1;<br>= ad | dress (HERE)<br>dress (Jump)<br>dress (HERE                                                                                                                                                                                                                                            | )<br>)<br>+ 2)  |                      |                        |                 |  |  |  |

# PIC18F2450/4450

| BRA         |                         | Unconditio                                                                             | Unconditional Branch                                                                                                                                                                                             |       |          |  |  |  |  |
|-------------|-------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------|--|--|--|--|
| Synta       | ax:                     | BRA n                                                                                  | BRA n                                                                                                                                                                                                            |       |          |  |  |  |  |
| Oper        | ands:                   | -1024 ≤ n ≤                                                                            | 1023                                                                                                                                                                                                             |       |          |  |  |  |  |
| Oper        | ation:                  | (PC) + 2 +                                                                             | $2n \rightarrow PC$                                                                                                                                                                                              |       |          |  |  |  |  |
| Statu       | s Affected:             | None                                                                                   | None                                                                                                                                                                                                             |       |          |  |  |  |  |
| Enco        | oding:                  | 1101                                                                                   | 0nnn                                                                                                                                                                                                             | nnnn  | nnnn     |  |  |  |  |
| Desc        | ription:                | Add the 2's<br>the PC. Sin<br>incremente<br>instruction,<br>PC + 2 + 2<br>two-cycle ir | Add the 2's complement number '2n' to<br>the PC. Since the PC will have<br>incremented to fetch the next<br>instruction, the new address will be<br>PC + 2 + 2n. This instruction is a<br>two-cycle instruction. |       |          |  |  |  |  |
| Word        | ls:                     | 1                                                                                      |                                                                                                                                                                                                                  |       |          |  |  |  |  |
| Cycle       | es:                     | 2                                                                                      |                                                                                                                                                                                                                  |       |          |  |  |  |  |
| QC          | ycle Activity:          |                                                                                        |                                                                                                                                                                                                                  |       |          |  |  |  |  |
|             | Q1                      | Q2                                                                                     | Q3                                                                                                                                                                                                               |       | Q4       |  |  |  |  |
|             | Decode                  | Read literal<br>'n'                                                                    | Process<br>Data                                                                                                                                                                                                  | s Wri | te to PC |  |  |  |  |
|             | No                      | No                                                                                     | No                                                                                                                                                                                                               |       | No       |  |  |  |  |
|             | operation               | operation                                                                              | operatio                                                                                                                                                                                                         | n op  | eration  |  |  |  |  |
| <u>Exan</u> | nple:                   | HERE                                                                                   | BRA JI                                                                                                                                                                                                           | ump   |          |  |  |  |  |
|             | Before Instruc<br>PC    | ERE)                                                                                   |                                                                                                                                                                                                                  |       |          |  |  |  |  |
|             | After Instruction<br>PC | on<br>= ad                                                                             | dress (Ju                                                                                                                                                                                                        | ımp)  |          |  |  |  |  |

| BSF                                                                                      | Bit Set f                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |                       |  |  |  |  |
|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------|--|--|--|--|
| Syntax:                                                                                  | BSF f, b {                                                                                                                                                                    | [,a}                                                                                                                                                                                                                                                                                                                                                                                                                                      |      |                       |  |  |  |  |
| Operands:                                                                                | $0 \le f \le 255$<br>$0 \le b \le 7$<br>$a \in [0,1]$                                                                                                                         | $\begin{array}{l} 0 \leq f \leq 255 \\ 0 \leq b \leq 7 \\ a \in [0,1] \end{array}$                                                                                                                                                                                                                                                                                                                                                        |      |                       |  |  |  |  |
| Operation:                                                                               | $1 \rightarrow f \le b >$                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |                       |  |  |  |  |
| Status Affected:                                                                         | None                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |                       |  |  |  |  |
| Encoding:                                                                                | 1000                                                                                                                                                                          | bbba                                                                                                                                                                                                                                                                                                                                                                                                                                      | ffff | ffff                  |  |  |  |  |
| Description:                                                                             | Bit 'b' in reg<br>If 'a' is '0', t<br>If 'a' is '1', t<br>GPR bank<br>If 'a' is '0' a<br>set is enabl<br>in Indexed<br>mode wher<br>Section 19<br>Bit-Oriente<br>Literal Offe | Bit 'b' in register 'f' is set.<br>If 'a' is '0', the Access Bank is selected.<br>If 'a' is '1', the BSR is used to select the<br>GPR bank (default).<br>If 'a' is '0' and the extended instruction<br>set is enabled, this instruction operates<br>in Indexed Literal Offset Addressing<br>mode whenever $f \le 95$ (5Fh). See<br>Section 19.2.3 "Byte-Oriented and<br>Bit-Oriented Instructions in Indexed<br>Literal Offset Addressing |      |                       |  |  |  |  |
| Words:                                                                                   | 1                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |                       |  |  |  |  |
| Cycles:                                                                                  | 1                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |                       |  |  |  |  |
| Q Cycle Activity:                                                                        |                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |                       |  |  |  |  |
| Q1                                                                                       | Q2                                                                                                                                                                            | Q3                                                                                                                                                                                                                                                                                                                                                                                                                                        |      | Q4                    |  |  |  |  |
| Decode                                                                                   | Read<br>register 'f'                                                                                                                                                          | Proces<br>Data                                                                                                                                                                                                                                                                                                                                                                                                                            | S    | Write<br>register 'f' |  |  |  |  |
| Example: BSF FLAG_REG, 7, 1<br>Before Instruction<br>FLAG_REG = 0Ah<br>After Instruction |                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |                       |  |  |  |  |
| FLAG_R                                                                                   | FLAG_REG = 8Ah                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |                       |  |  |  |  |

| DC Cha       | DC Characteristics |                                                                      |      | Standard Operating Conditions (unless otherwise stated)<br>Operating temperature $-40^{\circ}C \le TA \le +85^{\circ}C$ for industrial |       |       |                                               |  |
|--------------|--------------------|----------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-----------------------------------------------|--|
| Param<br>No. | Sym                | Characteristic                                                       | Min  | Тур†                                                                                                                                   | Max   | Units | Conditions                                    |  |
|              |                    | Internal Program Memory<br>Programming Specifications <sup>(1)</sup> |      |                                                                                                                                        |       |       |                                               |  |
| D110         | VIHH               | Voltage on MCLR/VPP/RE3 pin                                          | 9.00 | —                                                                                                                                      | 13.25 | V     | (Note 2)                                      |  |
| D113         | IDDP               | Supply Current during<br>Programming                                 | —    | —                                                                                                                                      | 10    | mA    |                                               |  |
|              |                    | Program Flash Memory                                                 |      |                                                                                                                                        |       |       |                                               |  |
| D130         | Eр                 | Cell Endurance                                                       | 10K  | 100K                                                                                                                                   | _     | E/W   | -40°C to +85°C                                |  |
| D131         | Vpr                | VDD for Read                                                         | Vmin | —                                                                                                                                      | 5.5   | V     | Vмın = Minimum operating<br>voltage           |  |
| D132         | VIE                | VDD for Block Erase                                                  | 4.5  | —                                                                                                                                      | 5.5   | V     | Using ICSP™ port                              |  |
| D132A        | Viw                | VDD for Externally Timed Erase or Write                              | 3.0  | —                                                                                                                                      | 5.5   | V     | Using ICSP port                               |  |
| D132B        | Vpew               | VDD for Self-Timed Write                                             | VMIN | —                                                                                                                                      | 5.5   | V     | VMIN = Minimum operating<br>voltage           |  |
| D133         | TIE                | ICSP™ Block Erase Cycle Time                                         | —    | 4                                                                                                                                      | _     | ms    | VDD > 4.5V                                    |  |
| D133A        | Tiw                | ICSP Erase or Write Cycle Time (externally timed)                    | 1    | —                                                                                                                                      | —     | ms    | VDD > 4.5V                                    |  |
| D133A        | Tiw                | Self-Timed Write Cycle Time                                          | —    | 2                                                                                                                                      | —     | ms    |                                               |  |
| D134         | TRETD              | Characteristic Retention                                             | 40   | 100                                                                                                                                    |       | Year  | Provided no other specifications are violated |  |

## TABLE 21-1: MEMORY PROGRAMMING REQUIREMENTS

† Data in "Typ" column is at 5.0V, 25°C unless otherwise stated. These parameters are for design guidance only and are not tested.

**Note 1:** These specifications are for programming the on-chip program memory through the use of table write instructions.

**2:** Required only if Single-Supply Programming is disabled.



| Param<br>No. | Symbol   | Characteri                               | Min                  | Тур           | Мах | Units        | Conditions |            |
|--------------|----------|------------------------------------------|----------------------|---------------|-----|--------------|------------|------------|
| 10           | TosH2ckL | OSC1 $\uparrow$ to CLKO $\downarrow$     | —                    | 75            | 200 | ns           | (Note 1)   |            |
| 11           | TosH2ckH | OSC1 ↑ to CLKO ↑                         |                      | —             | 75  | 200          | ns         | (Note 1)   |
| 12           | TckR     | CLKO Rise Time                           |                      | —             | 35  | 100          | ns         | (Note 1)   |
| 13           | TckF     | CLKO Fall Time                           |                      | _             | 35  | 100          | ns         | (Note 1)   |
| 14           | TckL2ioV | CLKO $\downarrow$ to Port Out Valid      |                      | —             |     | 0.5 Tcy + 20 | ns         | (Note 1)   |
| 15           | TioV2ckH | Port In Valid before CLKC                | ⊃ ↑                  | 0.25 Tcy + 25 |     | —            | ns         | (Note 1)   |
| 16           | TckH2iol | Port In Hold after CLKO 2                | 0                    | Ι             | —   | ns           | (Note 1)   |            |
| 17           | TosH2ioV | OSC1 ↑ (Q1 cycle) to Po                  | —                    | 50            | 150 | ns           |            |            |
| 18           | TosH2iol | OSC1 ↑ (Q2 cycle) to                     | PIC18FXXXX           | 100           |     | —            | ns         |            |
| 18A          |          | Port Input Invalid<br>(I/O in hold time) | PIC18 <b>LF</b> XXXX | 200           | -   | —            | ns         | VDD = 2.0V |
| 19           | TioV2osH | Port Input Valid to OSC1 1 time)         | `(I/O in setup       | 0             | _   | —            | ns         |            |
| 20           | TioR     | Port Output Rise Time                    | PIC18FXXXX           | —             | 10  | 25           | ns         |            |
| 20A          |          |                                          | PIC18LFXXXX          | —             | _   | 60           | ns         | VDD = 2.0V |
| 21           | TioF     | Port Output Fall Time                    | PIC18FXXXX           | —             | 10  | 25           | ns         |            |
| 21A          |          |                                          | PIC18LFXXXX          | —             | -   | 60           | ns         | VDD = 2.0V |
| 22†          | TINP     | INTx Pin High or Low Tim                 | ne                   | Тсү           | _   | —            | ns         |            |
| 23†          | Trbp     | RB7:RB4 Change Interru<br>Time           | pt High or Low       | Тсү           | —   | _            | ns         |            |

| TABLE 21-9: | <b>CLKO AND I/O TIMING REQUIREMENTS</b> |
|-------------|-----------------------------------------|
|             |                                         |

† These parameters are asynchronous events not related to any internal clock edges.

**Note 1:** Measurements are taken in RC mode, where CLKO output is 4 x Tosc.

| Param<br>No. | Symbol | Characte                                      | Characteristic              |     | Max               | Units | Conditions                                 |
|--------------|--------|-----------------------------------------------|-----------------------------|-----|-------------------|-------|--------------------------------------------|
| 130          | Tad    | A/D Clock Period                              | PIC18FXXXX                  | 0.7 | 25 <sup>(1)</sup> | μS    | Tosc based, VREF $\geq$ 3.0V               |
|              |        |                                               | PIC18 <b>LF</b> XXXX        | 1.4 | 25 <sup>(1)</sup> | μS    | VDD = 2.0V,<br>Tosc based, VREF full range |
|              |        |                                               | PIC18FXXXX                  | 2.0 | 6.0               | μS    | A/D RC mode                                |
|              |        |                                               | PIC18LFXXXX                 | 3.0 | 9.0               | μS    | V <sub>DD</sub> = 2.0V,<br>A/D RC mode     |
| 131          | TCNV   | Conversion Time<br>(not including acquisition | on time) <sup>(2)</sup>     | 11  | 12                | Tad   |                                            |
| 132          | TACQ   | Acquisition Time <sup>(3)</sup>               |                             | 15  | _                 | μS    | -40°C to +85°C                             |
|              |        |                                               |                             | 10  |                   | μs    | $0^{\circ}C \le to \le +85^{\circ}C$       |
| 135          | Tswc   | Switching Time from C                         | onvert $\rightarrow$ Sample | _   | (Note 4)          |       |                                            |
| 137          | TDIS   | Discharge Time                                |                             | 0.2 | _                 | μS    |                                            |

# TABLE 21-18: A/D CONVERSION REQUIREMENTS

Note 1: The time of the A/D clock period is dependent on the device frequency and the TAD clock divider.

**2**: ADRES registers may be read on the following TCY cycle.

**3:** The time for the holding capacitor to acquire the "New" input voltage when the voltage changes full scale after the conversion (VDD to Vss or Vss to VDD). The source impedance (Rs) on the input channels is 50Ω.

4: On the following cycle of the device clock.