



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

### Details

| Details                    |                                                                       |
|----------------------------|-----------------------------------------------------------------------|
| Product Status             | Obsolete                                                              |
| Core Processor             | XA                                                                    |
| Core Size                  | 16-Bit                                                                |
| Speed                      | 30MHz                                                                 |
| Connectivity               | UART/USART                                                            |
| Peripherals                | PWM, WDT                                                              |
| Number of I/O              | 32                                                                    |
| Program Memory Size        | -                                                                     |
| Program Memory Type        | ROMIess                                                               |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 512 x 8                                                               |
| Voltage - Supply (Vcc/Vdd) | 2.7V ~ 5.5V                                                           |
| Data Converters            | -                                                                     |
| Oscillator Type            | External                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 44-LCC (J-Lead)                                                       |
| Supplier Device Package    | 44-PLCC (16.59x16.59)                                                 |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/pxag30kfa-529 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

XA-G30

# **PIN DESCRIPTIONS**

| PIN. NO.        |              | NO.           | TYPE |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|-----------------|--------------|---------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| MINEMIONIC      | PLCC         | LQFP          | TIPE |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | NAME AND FUNCTION                                                                                                                                                                                                                                                                                                        |  |  |  |  |
| V <sub>SS</sub> | 1, 22        | 16            | I    | Ground: 0 V referen                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ce.                                                                                                                                                                                                                                                                                                                      |  |  |  |  |
| V <sub>DD</sub> | 23, 44       | 17            | I    | Power Supply: This                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | is the power supply voltage for normal, idle, and power down operation.                                                                                                                                                                                                                                                  |  |  |  |  |
| P0.0 – P0.7     | 43–36        | 37–30         | I/O  | <b>Port 0</b> : Port 0 is an 8-bit I/O port with a user-configurable output type. Port 0 latches have 1s written to them and are configured in the quasi-bidirectional mode during reset. The operation of port 0 pins as inputs and outputs depends upon the port configuration selected. Each port pin is configured independently. Refer to the section on I/O port configuration and the DC Electrical Characteristics for details.                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|                 |              |               |      | When the external p byte and address lin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | rogram/data bus is used, Port 0 becomes the multiplexed low data/instruction es 4 through 11.                                                                                                                                                                                                                            |  |  |  |  |
| P1.0 – P1.7     | 2–9          | 40–44,<br>1–3 | I/O  | written to them and a port 1 pins as inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 8-bit I/O port with a user-configurable output type. Port 1 latches have 1s are configured in the quasi-bidirectional mode during reset. The operation of and outputs depends upon the port configuration selected. Each port pin is ently. Refer to the section on I/O port configuration and the DC Electrical etails. |  |  |  |  |
|                 |              |               |      | Port 1 also provides                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | special functions as described below.                                                                                                                                                                                                                                                                                    |  |  |  |  |
|                 | 2            | 40            | 0    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Address bit 0 of the external address bus when the external data bus is configured for an 8 bit width. When the external data bus is configured for a 16 bit width, this pin becomes the high byte write strobe.                                                                                                         |  |  |  |  |
|                 | 3            | 41            | 0    | A1:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Address bit 1 of the external address bus.                                                                                                                                                                                                                                                                               |  |  |  |  |
|                 | 4            | 42            | 0    | A2:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Address bit 2 of the external address bus.                                                                                                                                                                                                                                                                               |  |  |  |  |
|                 | 5            | 43            | 0    | A3:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Address bit 3 of the external address bus.                                                                                                                                                                                                                                                                               |  |  |  |  |
|                 | 6            | 44            | 1    | RxD1 (P1.4):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Receiver input for serial port 1.                                                                                                                                                                                                                                                                                        |  |  |  |  |
|                 | 7            | 1             | 0    | TxD1 (P1.5):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Transmitter output for serial port 1.                                                                                                                                                                                                                                                                                    |  |  |  |  |
|                 | 8            | 2             | I/O  | T2 (P1.6):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Timer/counter 2 external count input/clockout.                                                                                                                                                                                                                                                                           |  |  |  |  |
|                 | 9            | 3             | 1    | T2EX (P1.7):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Timer/counter 2 reload/capture/direction control                                                                                                                                                                                                                                                                         |  |  |  |  |
| P2.0 – P2.7     | 24–31        | 18–25         | 1/0  | <b>Port 2:</b> Port 2 is an 8-bit I/O port with a user-configurable output type. Port 2 latches have 1s written to them and are configured in the quasi-bidirectional mode during reset. The operation of port 2 pins as inputs and outputs depends upon the port configuration selected. Each port pin is configured independently. Refer to the section on I/O port configuration and the DC Electrical Characteristics for details. When the external program/data bus is used in 16-bit mode, Port 2 becomes the multiplexed high data/instruction byte and address lines 12 through 19. When the external program/data bus is used in 8-bit mode, the number of address lines that appear on port 2 is user programmable. |                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| P3.0 – P3.7     | 11,<br>13–19 | 5,<br>7–13    | I/O  | written to them and a<br>port 3 pins as inputs<br>configured independ<br>Characteristics for de                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|                 |              |               | Ι.   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | various special functions as described below.                                                                                                                                                                                                                                                                            |  |  |  |  |
|                 | 11           | 5             |      | RxD0 (P3.0):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Receiver input for serial port 0.                                                                                                                                                                                                                                                                                        |  |  |  |  |
|                 | 13           | 7             | 0    | TxD0 (P3.1):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Transmitter output for serial port 0.                                                                                                                                                                                                                                                                                    |  |  |  |  |
|                 | 14           | 8             |      | INTO (P3.2):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | External interrupt 0 input.                                                                                                                                                                                                                                                                                              |  |  |  |  |
|                 | 15           | 9             |      | INT1 (P3.3):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | External interrupt 1 input.                                                                                                                                                                                                                                                                                              |  |  |  |  |
|                 | 16           | 10            | 1/0  | T0 (P3.4):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Timer 0 external input, or timer 0 overflow output.                                                                                                                                                                                                                                                                      |  |  |  |  |
|                 | 17           | 11            | I/O  | T1/BUSW (P3.5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Timer 1 external input, or timer 1 overflow output. The value on this pin is<br>latched as the external reset input is released and defines the default<br>external data bus width (BUSW). 0 = 8-bit bus and 1 = 16-bit bus.                                                                                             |  |  |  |  |
|                 | 18           | 12            | 0    | WRL (P3.6):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | External data memory low byte write strobe.                                                                                                                                                                                                                                                                              |  |  |  |  |
|                 | 19           | 13            | 0    | RD (P3.7):                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | External data memory read strobe.                                                                                                                                                                                                                                                                                        |  |  |  |  |
| RST             | 10           | 4             | I    | their default states, a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | pin resets the microcontroller, causing I/O ports and peripherals to take on<br>and the processor to begin execution at the address contained in the reset<br>section on Reset for details.                                                                                                                              |  |  |  |  |
| ALE/PROG        | 33           | 27            | I/O  | latch the address po                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <b>ble/Program Pulse:</b> A high output on the ALE pin signals external circuitry to rtion of the multiplexed address/data bus. A pulse on ALE occurs only when it process a bus cycle.                                                                                                                                  |  |  |  |  |

XA-G30

# XA 16-bit microcontroller family 512 B RAM, watchdog, 2 UARTs

| NAME             | DESCRIPTION                                                                | SFR<br>ADDRESS | MSB   |       | BIT FUN  |          | AND ADD | RESSES |       | LSB    | RESET<br>VALUE |
|------------------|----------------------------------------------------------------------------|----------------|-------|-------|----------|----------|---------|--------|-------|--------|----------------|
|                  |                                                                            |                | 39F   | 39E   | 39D      | 39C      | 39B     | 39A    | 399   | 398    |                |
| P3*              | Port 3                                                                     | 433            | RD    | WR    | T1       | Т0       | INT1    | INT0   | TxD0  | RxD0   | FF             |
| P0CFGA           | Port 0 configuration A                                                     | 470            |       |       |          |          |         |        |       |        | Note 5         |
| P1CFGA           | Port 1 configuration A                                                     | 471            |       |       |          |          |         |        |       |        | Note 5         |
| P2CFGA           | Port 2 configuration A                                                     | 472            |       |       |          |          |         |        |       |        | Note 5         |
| P3CFGA           | Port 3 configuration A                                                     | 473            |       |       |          |          |         |        |       |        | Note 5         |
| P0CFGB           | Port 0 configuration B                                                     | 4F0            |       |       |          |          |         |        |       |        | Note 5         |
| P1CFGB           | Port 1 configuration B                                                     | 4F1            |       |       |          |          |         |        |       |        | Note 5         |
| P2CFGB           | Port 2 configuration B                                                     | 4F2            |       |       |          |          |         |        |       |        | Note 5         |
| P3CFGB           | Port 3 configuration B                                                     | 4F3            |       |       |          |          |         |        |       |        | Note 5         |
|                  |                                                                            |                | 227   | 226   | 225      | 224      | 223     | 222    | 221   | 220    |                |
| PCON*            | Power control register                                                     | 404            | —     | —     | —        | —        | —       | —      | PD    | IDL    | 00             |
|                  |                                                                            |                | 20F   | 20E   | 20D      | 20C      | 20B     | 20A    | 209   | 208    |                |
| PSWH*            | Program status word (high byte)                                            | 401            | SM    | ТМ    | RS1      | RS0      | IM3     | IM2    | IM1   | IMO    | Note 2         |
|                  |                                                                            |                | 207   | 206   | 205      | 204      | 203     | 202    | 201   | 200    | ]              |
| PSWL*            | Program status word (low byte)                                             | 400            | С     | AC    | -        | —        | —       | V      | Ν     | Z      | Note 2         |
|                  |                                                                            |                | 217   | 216   | 215      | 214      | 213     | 212    | 211   | 210    | ]              |
| PSW51*           | 80C51 compatible PSW                                                       | 402            | С     | AC    | F0       | RS1      | RS0     | V      | F1    | Р      | Note 3         |
| RTH0             | Timer 0 extended reload, high byte                                         | 455            |       |       |          |          |         |        |       |        | 00             |
| RTH1             | Timer 1 extended reload,<br>high byte                                      | 457            |       |       |          |          |         |        |       |        | 00             |
| RTL0             | Timer 0 extended reload, low byte                                          | 454            |       |       |          |          |         |        |       |        | 00             |
| RTL1             | Timer 1 extended reload, low byte                                          | 456            | 307   | 306   | 305      | 304      | 303     | 302    | 301   | 300    | 00             |
| S0CON*           | Serial port 0 control register                                             | 420            | SM0_0 | SM1_0 | SM2_0    | REN_0    | TB8_0   | RB8_0  | TI_0  | RI_0   | 00             |
| 00001            |                                                                            | 420            | 30F   | 30E   | 30D      | 30C      | 30B     | 30A    | 309   | 308    |                |
| S0STAT*          | Serial port 0 extended status                                              | 421            |       |       |          |          | FE0     | BR0    | OE0   | STINTO | 00             |
| SOBUE            | Serial port 0 buffer register                                              | 460            |       |       |          |          | TLO     | BILO   | OLU   | Onitio | x              |
| SOADDR           | Serial port 0 address register                                             | 461            |       |       |          |          |         |        |       |        | 00             |
| SOADEN           | Serial port 0 address enable register                                      | 462            |       |       |          |          |         |        |       |        | 00             |
|                  |                                                                            |                | 327   | 326   | 325      | 324      | 323     | 322    | 321   | 320    |                |
| S1CON*           | Serial port 1 control register                                             | 424            | SM0_1 | SM1_1 | SM2_1    | REN_1    | TB8_1   | RB8_1  | TI_1  | RI_1   | 00             |
|                  |                                                                            |                | 32F   | 32E   | 32D      | 32C      | 32B     | 32A    | 329   | 328    |                |
| S1STAT*          | Serial port 1 extended status                                              | 425            | —     | —     | —        | —        | FE1     | BR1    | OE1   | STINT1 | 00             |
| S1BUF            | Serial port 1 buffer register                                              | 464            |       |       |          |          |         |        |       |        | х              |
| S1ADDR<br>S1ADEN | Serial port 1 address register<br>Serial port 1 address enable<br>register | 465<br>466     |       |       |          |          |         |        |       |        | 00<br>00       |
| SCR              | System configuration register                                              | 440            | _     | _     | <u> </u> | <u> </u> | PT1     | PT0    | СМ    | PZ     | 00             |
|                  |                                                                            |                | 21F   | 21E   | 21D      | 21C      | 21B     | 21A    | 219   | 218    | 1              |
| SSEL*            | Segment selection register                                                 | 403            | ESWEN | R6SEG | R5SEG    | R4SEG    | R3SEG   | R2SEG  | R1SEG | R0SEG  | 00             |
| SWE              | Software Interrupt Enable                                                  | 47A            | _     | SWE7  | SWE6     | SWE5     | SWE4    | SWE3   | SWE2  | SWE1   | 00             |

|        |                                     | SFR     |      |      | BIT FUN | CTIONS | AND ADD | RESSES |       |        | RESET  |
|--------|-------------------------------------|---------|------|------|---------|--------|---------|--------|-------|--------|--------|
| NAME   | DESCRIPTION                         | ADDRESS | MSB  |      |         |        |         |        |       | LSB    | VALUE  |
|        |                                     |         | 357  | 356  | 355     | 354    | 353     | 352    | 351   | 350    |        |
| SWR*   | Software Interrupt Request          | 42A     | _    | SWR7 | SWR6    | SWR5   | SWR4    | SWR3   | SWR2  | SWR1   | 00     |
|        |                                     |         | 2C7  | 2C6  | 2C5     | 2C4    | 2C3     | 2C2    | 2C1   | 2C0    | 1      |
| T2CON* | Timer 2 control register            | 418     | TF2  | EXF2 | RCLK0   | TCLK0  | EXEN2   | TR2    | C/T2  | CP/RL2 | 00     |
|        |                                     |         | 2CF  | 2CE  | 2CD     | 2CC    | 2CB     | 2CA    | 2C9   | 2C8    | 1      |
| T2MOD* | Timer 2 mode control                | 419     | —    | —    | RCLK1   | TCLK1  | —       | —      | T2OE  | DCEN   | 00     |
| TH2    | Timer 2 high byte                   | 459     |      |      |         |        |         |        |       |        | 00     |
| TL2    | Timer 2 low byte                    | 458     |      |      |         |        |         |        |       |        | 00     |
| T2CAPH | Timer 2 capture register, high byte | 45B     |      |      |         |        |         |        |       |        | 00     |
| T2CAPL | Timer 2 capture register, low byte  | 45A     |      |      |         |        |         |        |       |        | 00     |
|        |                                     |         | 287  | 286  | 285     | 284    | 283     | 282    | 281   | 280    |        |
| TCON*  | Timer 0 and 1 control register      | 410     | TF1  | TR1  | TF0     | TR0    | IE1     | IT1    | IE0   | IT0    | 00     |
| TH0    | Timer 0 high byte                   | 451     |      |      |         |        | •       |        |       |        | 00     |
| TH1    | Timer 1 high byte                   | 453     |      |      |         |        |         |        |       |        | 00     |
| TL0    | Timer 0 low byte                    | 450     |      |      |         |        |         |        |       |        | 00     |
| TL1    | Timer 1 low byte                    | 452     |      |      |         |        |         |        |       |        | 00     |
| TMOD   | Timer 0 and 1 mode control          | 45C     | GATE | C/T  | M1      | MO     | GATE    | C/T    | M1    | MO     | 00     |
|        |                                     |         | 28F  | 28E  | 28D     | 28C    | 28B     | 28A    | 289   | 288    | ]      |
| TSTAT* | Timer 0 and 1 extended status       | 411     | —    | —    | —       | —      | —       | T1OE   | —     | T0OE   | 00     |
|        |                                     |         | 2FF  | 2FE  | 2FD     | 2FC    | 2FB     | 2FA    | 2F9   | 2F8    | 1      |
| WDCON* | Watchdog control register           | 41F     | PRE2 | PRE1 | PRE0    | —      | — —     | WDRUN  | WDTOF | —      | Note 6 |
| WDL    | Watchdog timer reload               | 45F     |      | -    | -       | -      | -       | -      |       | ē      | 00     |
| WFEED1 | Watchdog feed 1                     | 45D     |      |      |         |        |         |        |       |        | x      |
| WFEED2 | Watchdog feed 2                     | 45E     |      |      |         |        |         |        |       |        | x      |

NOTES:

SFRs are bit addressable.

1. At reset, the BCR register is loaded with the binary value 0000 0a11, where "a" is the value on the BUSW pin. This defaults the address bus size to 20 bits since the XA-G30 has only 20 address lines.

2. SFR is loaded from the reset vector.

3. All bits except F1, F0, and P are loaded from the reset vector. Those bits are all 0.

Unimplemented bits in SFRs are X (unknown) at all times. Ones should not be written to these bits since they may be used for other purposes in future XA derivatives. The reset value shown for these bits is 0.
 Port configurations default to quasi-bidirectional when the XA begins execution from internal code memory after reset, based on the

5. Port configurations default to quasi-bidirectional when the XA begins execution from internal code memory after reset, based on the condition found on the EA pin. Thus all PnCFGA registers will contain FF and PnCFGB registers will contain 00. When the XA begins execution using external code memory, the default configuration for pins that are associated with the external bus will be push-pull. The PnCFGA and PnCFGB register contents will reflect this difference.

6. The WDCON reset value is E6 for a Watchdog reset, E4 for all other reset causes.

7. The XA-G30 implements an 8-bit SFR bus, as stated in Chapter 8 of the XA User Guide. All SFR accesses must be 8-bit operations. Attempts to write 16 bits to an SFR will actually write only the lower 8 bits. Sixteen bit SFR reads will return undefined data in the upper byte.

### New Enhanced Mode 0

For timers T0 or T1 the 13-bit count mode on the 80C51 (current Mode 0) has been replaced in the XA with a 16-bit auto-reload mode. Four additional 8-bit data registers (two per timer: RTHn and RTLn) are created to hold the auto-reload values. In this mode, the TH overflow will set the TF flag in the TCON register and cause both the TL and TH counters to be loaded from the RTL and RTH registers respectively.

These new SFRs will also be used to hold the TL reload data in the 8-bit auto-reload mode (Mode 2) instead of TH.

The overflow rate for Timer 0 or Timer 1 in Mode 0 may be calculated as follows:

Timer\_Rate = Osc / (N \* (65536 - Timer\_Reload\_Value))

where N = the TCLK prescaler value: 4 (default), 16, or 64.

#### Mode 1

Mode 1 is the 16-bit non-auto reload mode.

#### Mode 2

Mode 2 configures the Timer register as an 8-bit Counter (TLn) with automatic reload. Overflow from TLn not only sets TFn, but also reloads TLn with the contents of RTLn, which is preset by software. The reload leaves THn unchanged.

Mode 2 operation is the same for Timer/Counter 0.

The overflow rate for Timer 0 or Timer 1 in Mode 2 may be calculated as follows:

Timer\_Rate = Osc / (N \* (256 - Timer\_Reload\_Value))

where N = the TCLK prescaler value: 4, 16, or 64.

#### Mode 3

Timer 1 in Mode 3 simply holds its count. The effect is the same as setting TR1 = 0.

Timer 0 in Mode 3 establishes TL0 and TH0 as two separate counters. TL0 uses the Timer 0 control bits: C/T, GATE, TR0, INT0, and TF0. TH0 is locked into a timer function and takes over the use of TR1 and TF1 from Timer 1. Thus, TH0 now controls the "Timer 1" interrupt.

Mode 3 is provided for applications requiring an extra 8-bit timer. When Timer 0 is in Mode 3, Timer 1 can be turned on and off by switching it out of and into its own Mode 3, or can still be used by the serial port as a baud rate generator, or in fact, in any application not requiring an interrupt.

| TCON Addr                           | MS                                  | MSB                                                                                                                    |                                                                                                                                                                                                                                  |              |             |             |             |            | LSB        |        |          |
|-------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------|-------------|-------------|------------|------------|--------|----------|
| Bit Addressable<br>Reset Value: 00H | Bit Addressable<br>Reset Value: 00H |                                                                                                                        |                                                                                                                                                                                                                                  | TR1          | TF0         | TR0         | IE1         | IT1        | IE0        | IT0    |          |
| ВІТ                                 | SYMBOL                              | FUNCTIC                                                                                                                | UNCTION                                                                                                                                                                                                                          |              |             |             |             |            |            |        |          |
| TCON.7                              | TF1                                 | This flag                                                                                                              | ner 1 overflow flag. Set by hardware on Timer/Counter overflow.<br>is flag will not be set if T10E (TSTAT.2) is set.<br>eared by hardware when processor vectors to interrupt routine, or by clearing the bit in software.       |              |             |             |             |            |            |        |          |
| TCON.6                              | TR1                                 | Timer 1 R                                                                                                              | Run cor                                                                                                                                                                                                                          | ntrol bit. S | Set/cleared | d by softwa | are to turr | Timer/Co   | ounter 1 o | n/off. |          |
| TCON.5                              | TF0                                 | This flag                                                                                                              | Timer 0 overflow flag. Set by hardware on Timer/Counter overflow.<br>This flag will not be set if TOOE (TSTAT.0) is set.<br>Cleared by hardware when processor vectors to interrupt routine, or by clearing the bit in software. |              |             |             |             |            |            |        |          |
| TCON.4                              | TR0                                 | Timer 0 R                                                                                                              | Run cor                                                                                                                                                                                                                          | ntrol bit. S | Set/cleared | d by softwa | are to turr | Timer/Co   | ounter 0 o | n/off. |          |
| TCON.3                              | IE1                                 | Interrupt <sup>-</sup><br>Cleared v                                                                                    |                                                                                                                                                                                                                                  |              |             | are when    | external i  | nterrupt e | dge detec  | ted.   |          |
| TCON.2                              | IT1                                 |                                                                                                                        | Interrupt 1 type control bit. Set/cleared by software to specify falling edge/low level triggered external interrupts.                                                                                                           |              |             |             |             |            |            |        |          |
| TCON.1                              | IE0                                 | Interrupt 0 Edge flag. Set by hardware when external interrupt edge detected.<br>Cleared when interrupt processed.     |                                                                                                                                                                                                                                  |              |             |             |             |            |            |        |          |
| TCON.0                              | IT0                                 | Interrupt 0 Type control bit. Set/cleared by software to specify falling edge/low level triggered external interrupts. |                                                                                                                                                                                                                                  |              |             |             |             |            |            |        |          |
|                                     |                                     |                                                                                                                        |                                                                                                                                                                                                                                  |              |             |             |             |            |            |        | SU00604C |

Figure 3. Timer/Counter Control (TCON) Register



timer register is loaded with FFFF hex. The underflow also sets the TF2 flag, which can generate an interrupt if enabled.

The external flag EXF2 toggles when Timer 2 underflows or overflows. This EXF2 bit can be used as a 17th bit of resolution, if needed. the EXF2 flag does not generate an interrupt in this mode. As the baud rate generator, timer T2 is incremented by TCLK.

#### **Baud Rate Generator Mode**

By setting the TCLKn and/or RCLKn in T2CON or T2MOD, the Timer 2 can be chosen as the baud rate generator for either or both UARTs. The baud rates for transmit and receive can be simultaneously different.

### **Programmable Clock-Out**

A 50% duty cycle clock can be programmed to come out on P1.6. This pin, besides being a regular I/O pin, has two alternate functions. It can be programmed (1) to input the external clock for Timer/Counter 2 or (2) to output a 50% duty cycle clock ranging from 3.58Hz to 3.75MHz at a 30MHz operating frequency.

To configure the Timer/Counter 2 as a clock generator, bit C/T2 (in T2CON) must be cleared and bit T20E in T2MOD must be set. Bit TR2 (T2CON.2) also must be set to start the timer.

The Clock-Out frequency depends on the oscillator frequency and the reload value of Timer 2 capture registers (TCAP2H, TCAP2L) as shown in this equation:

#### TCLK 2 × (65536 - TCAP2H, TCAP2L)

In the Clock-Out mode Timer 2 roll-overs will not generate an interrupt. This is similar to when it is used as a baud-rate generator. It is possible to use Timer 2 as a baud-rate generator and a clock generator simultaneously. Note, however, that the baud-rate will be 1/8 of the Clock-Out frequency.

### Table 1. Timer 2 Operating Modes

| TR2 | CP/RL2 | RCLK+TCLK | DCEN | MODE                                                          |
|-----|--------|-----------|------|---------------------------------------------------------------|
| 0   | Х      | Х         | Х    | Timer off (stopped)                                           |
| 1   | 0      | 0         | 0    | 16-bit auto-reload, counting up                               |
| 1   | 0      | 0         | 1    | 16-bit auto-reload, counting up or down depending on T2EX pin |
| 1   | 1      | 0         | Х    | 16-bit capture                                                |
| 1   | Х      | 1         | Х    | Baud rate generator                                           |

| TSTAT Addi<br>Bit Addressable | ess:411        | MSB                                           | MSB         |              |             |           |              |           | LSB          |  |
|-------------------------------|----------------|-----------------------------------------------|-------------|--------------|-------------|-----------|--------------|-----------|--------------|--|
| Reset Value: 00H              |                |                                               | _           | _            | _           | _         | T1OE         | _         | TOOE         |  |
| <b>BIT</b><br>TSTAT.2         | SYMBOL<br>T1OE | FUNCTION<br>When 0, this bi<br>When 1, T1 act |             |              |             |           |              |           | de.          |  |
| TSTAT.0                       | TOOE           | When 0, this bi<br>When 1, T0 act             | t allows th | ie T0 pin te | o clock Tir | ner 0 whe | en in the co | ounter mo | de.<br>suoos |  |

Figure 5. Timer 0 And 1 Extended Status (TSTAT)

| T2MOD A                             |        | MSB                                                                                                                                                                      |                                                                                                                                                      |           |             |           |           |            | LSB       |      |         |
|-------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------------|-----------|-----------|------------|-----------|------|---------|
| Bit Addressable<br>Reset Value: 00H |        |                                                                                                                                                                          |                                                                                                                                                      | —         | RCLK1       | TCLK1     | —         |            | T2OE      | DCEN |         |
| BIT                                 | SYMBOL | FUNC                                                                                                                                                                     |                                                                                                                                                      |           |             |           |           |            |           |      |         |
| T2MOD.5                             | •••••  |                                                                                                                                                                          |                                                                                                                                                      |           |             |           |           |            |           |      |         |
|                                     |        |                                                                                                                                                                          | Receive Clock Flag.                                                                                                                                  |           |             |           |           |            |           |      |         |
| T2MOD.4                             | TCLK1  |                                                                                                                                                                          | Transmit Clock Flag. RCLK1 and TCLK1 are used to select Timer 2 overflow rate as a clock source<br>for UART1 instead of Timer T1.                    |           |             |           |           |            |           |      |         |
| T2MOD.1                             | T2OE   |                                                                                                                                                                          | When 0, this bit allows the T2 pin to clock Timer 2 when in the counter mode.<br>When 1, T2 acts as an output and toggles at every Timer 2 overflow. |           |             |           |           |            |           |      |         |
| T2MOD.0                             | DCEN   | Controls count direction for Timer 2 in autoreload mode.<br>DCEN=0 counter set to count up only<br>DCEN=1 counter set to count up or down, depending on T2EX (see text). |                                                                                                                                                      |           |             |           |           |            |           |      |         |
|                                     |        | DCEN:                                                                                                                                                                    | =1 counter                                                                                                                                           | set to co | unt up or o | down, dep | ending or | n 12EX (se | ee text). |      | SU00610 |

Figure 6. Timer 2 Mode Control (T2MOD)



Figure 7. Timer 2 in Capture Mode

Control

EXEN2



Figure 8. Timer 2 in Auto-Reload Mode (DCEN = 0)



Figure 9. Timer 2 Auto Reload Mode (DCEN = 1)

SU00704

### WATCHDOG TIMER

The watchdog timer subsystem protects the system from incorrect code execution by causing a system reset when the watchdog timer underflows as a result of a failure of software to feed the timer prior to the timer reaching its terminal count. It is important to note that the watchdog timer is running after any type of reset and must be turned off by user software if the application does not use the watchdog function.

### Watchdog Function

The watchdog consists of a programmable prescaler and the main timer. The prescaler derives its clock from the TCLK source that also drives timers 0, 1, and 2. The watchdog timer subsystem consists of a programmable 13-bit prescaler, and an 8-bit main timer. The main timer is clocked (decremented) by a tap taken from one of the top 8-bits of the prescaler as shown in Figure 10. The clock source for the prescaler is the same as TCLK (same as the clock source for the timers). Thus the main counter can be clocked as often as once every 32 TCLKs (see Table 2). The watchdog generates an underflow signal (and is autoloaded from WDL) when the watchdog is at count 0 and the clock to decrement the watchdog occurs. The watchdog is 8 bits wide and the autoload value can range from 0 to FFH. (The autoload value of 0 is permissible since the prescaler is cleared upon autoload).

This leads to the following user design equations. Definitions:  $t_{OSC}$  is the oscillator period, N is the selected prescaler tap value, W is the main counter autoload value, P is the prescaler value from Table 2,  $t_{MIN}$  is the minimum watchdog time-out value (when the autoload value is 0),  $t_{MAX}$  is the maximum time-out value (when the autoload value is FFH),  $t_{D}$  is the design time-out value.

 $t_{MIN} = t_{OSC} \times 4 \times 32 \text{ (W = 0, N = 4)}$ 

 $t_{MAX} = t_{OSC} \times 64 \times 4096 \times 256 \text{ (W} = 255, \text{ N} = 64)$ 

 $t_{D} = t_{OSC} \times N \times P \times (W + 1)$ 

The watchdog timer is not directly loadable by the user. Instead, the value to be loaded into the main timer is held in an autoload register. In order to cause the main timer to be loaded with the appropriate value, a special sequence of software action must take place. This operation is referred to as feeding the watchdog timer.

To feed the watchdog, two instructions must be sequentially executed successfully. No intervening SFR accesses are allowed, so interrupts should be disabled before feeding the watchdog. The instructions should move A5H to the WFEED1 register and then 5AH to the WFEED2 register. If WFEED1 is correctly loaded and WFEED2 is not correctly loaded, then an immediate watchdog reset will occur. The program sequence to feed the watchdog timer or cause new WDCON settings to take effect is as follows:

| clr   | ea          | ; disable global interrupts.   |
|-------|-------------|--------------------------------|
| mov.b | wfeed1,#A5h | ; do watchdog feed part 1      |
| mov.b | wfeed2,#5Ah | ; do watchdog feed part 2      |
| setb  | ea          | ; re-enable global interrupts. |

This sequence assumes that the XA interrupt system is enabled and there is a possibility of an interrupt request occurring during the feed sequence. If an interrupt was allowed to be serviced and the service routine contained any SFR access, it would trigger a watchdog reset. If it is known that no interrupt could occur during the feed sequence, the instructions to disable and re-enable interrupts may be removed. The software must be written so that a feed operation takes place every  $t_D$  seconds from the last feed operation. Some tradeoffs may need to be made. It is not advisable to include feed operations in minor loops or in subroutines unless the feed operation is a specific subroutine.

To turn the watchdog timer completely off, the following code sequence should be used:

| mov.b | wdcon,#0    | ; set WD control register to clear WDRUN. |
|-------|-------------|-------------------------------------------|
| mov.b | wfeed1,#A5h | ; do watchdog feed part 1                 |
| mov.b | wfeed2,#5Ah | ; do watchdog feed part 2                 |

This sequence assumes that the watchdog timer is being turned off at the beginning of initialization code and that the XA interrupt system has not yet been enabled. If the watchdog timer is to be turned off at a point when interrupts may be enabled, instructions to disable and re-enable interrupts should be added to this sequence.

# Watchdog Control Register (WDCON)

The reset values of the WDCON and WDL registers will be such that the watchdog timer has a timeout period of  $4\times4096\times t_{OSC}$  and the watchdog is running. WDCON can be written by software but the changes only take effect after executing a valid watchdog feed sequence.

| PRE2 | PRE1 | PRE0 | DIVISOR |
|------|------|------|---------|
| 0    | 0    | 0    | 32      |
| 0    | 0    | 1    | 64      |
| 0    | 1    | 0    | 128     |
| 0    | 1    | 1    | 256     |
| 1    | 0    | 0    | 512     |
| 1    | 0    | 1    | 1024    |
| 1    | 1    | 0    | 2048    |
| 1    | 1    | 1    | 4096    |

### Table 2. Prescaler Select Values in WDCON

#### Watchdog Detailed Operation

When external  $\overline{\text{RESET}}$  is applied, the following takes place:

- Watchdog run control bit set to ON (1).
- Autoload register WDL set to 00 (min. count).
- Watchdog time-out flag cleared.
- Prescaler is cleared.
- Prescaler tap set to the highest divide.
- Autoload takes place.

When coming out of a hardware reset, the software should load the autoload register and then feed the watchdog (cause an autoload).

If the watchdog is running and happens to underflow at the time the external RESET is applied, the watchdog time-out flag will be cleared.







When the watchdog underflows, the following action takes place (see Figure 10):

- Autoload takes place.
- Watchdog time-out flag is set
- Watchdog run bit unchanged.
- Autoload (WDL) register unchanged.
- Prescaler tap unchanged.
- All other device action same as external reset.

Note that if the watchdog underflows, the program counter will be loaded from the reset vector as in the case of an internal reset. The watchdog time-out flag can be examined to determine if the watchdog has caused the reset condition. The watchdog time-out flag bit can be cleared by software.

#### WDCON Register Bit Definitions

| PRE2  | Prescaler Select 2, reset to 1       |
|-------|--------------------------------------|
| PRE1  | Prescaler Select 1, reset to 1       |
| PRE0  | Prescaler Select 0, reset to 1       |
| _     |                                      |
| _     |                                      |
| WDRUN | Watchdog Run Control bit, reset to 1 |
| WDTOF | Timeout flag                         |
| —     | -                                    |
|       | PRE0<br>—<br>WDRUN<br>WDTOF          |

### UARTs

The XA-G30 includes 2 UART ports that are compatible with the enhanced UART used on the 8xC51FB. Baud rate selection is somewhat different due to the clocking scheme used for the XA timers.

Some other enhancements have been made to UART operation. The first is that there are separate interrupt vectors for each UART's transmit and receive functions. The UART transmitter has been double buffered, allowing packed transmission of data with no gaps between bytes and less critical interrupt service routine timing. A break detect function has been added to the UART. This operates independently of the UART itself and provides a start-of-break status bit that the program may test. Finally, an Overrun Error flag has been added to detect missed characters in the received data stream. The double buffered UART transmitter may require some software changes in code written for the original XA-G30 single buffered UART. Each UART baud rate is determined by either a fixed division of the oscillator (in UART modes 0 and 2) or by the timer 1 or timer 2 overflow rate (in UART modes 1 and 3).

Timer 1 defaults to clock both UART0 and UART1. Timer 2 can be programmed to clock either UART0 through T2CON (via bits R0CLK and T0CLK) or UART1 through T2MOD (via bits R1CLK and T1CLK). In this case, the UART not clocked by T2 could use T1 as the clock source.

The serial port receive and transmit registers are both accessed at Special Function Register SnBUF. Writing to SnBUF loads the transmit register, and reading SnBUF accesses a physically separate receive register.

The serial port can operate in 4 modes:

**Mode 0: Serial I/O expansion mode.** Serial data enters and exits through RxDn. TxDn outputs the shift clock. 8 bits are transmitted/received (LSB first). (The baud rate is fixed at 1/16 the oscillator frequency.)

**Mode 1: Standard 8-bit UART mode.** 10 bits are transmitted (through TxDn) or received (through RxDn): a start bit (0), 8 data bits (LSB first), and a stop bit (1). On receive, the stop bit goes into RB8 in Special Function Register SnCON. The baud rate is variable.

**Mode 2: Fixed rate 9-bit UART mode.** 11 bits are transmitted (through TxD) or received (through RxD): start bit (0), 8 data bits (LSB first), a programmable 9th data bit, and a stop bit (1). On Transmit, the 9th data bit (TB8\_n in SnCON) can be assigned the value of 0 or 1. Or, for example, the parity bit (P, in the PSW) could be moved into TB8\_n. On receive, the 9th data bit goes into RB8\_n in Special Function Register SnCON, while the stop bit is ignored. The baud rate is programmable to 1/32 of the oscillator frequency.

**Mode 3: Standard 9-bit UART mode.** 11 bits are transmitted (through TxDn) or received (through RxDn): a start bit (0), 8 data bits (LSB first), a programmable 9th data bit, and a stop bit (1). In fact, Mode 3 is the same as Mode 2 in all respects except baud rate. The baud rate in Mode 3 is variable.

In all four modes, transmission is initiated by any instruction that uses SnBUF as a destination register. Reception is initiated in Mode 0 by the condition  $RI_n = 0$  and  $REN_n = 1$ . Reception is initiated in the other modes by the incoming start bit if  $REN_n = 1$ .

# XA-G30

### **CLOCKING SCHEME/BAUD RATE GENERATION**

The XA UARTS clock rates are determined by either a fixed division (modes 0 and 2) of the oscillator clock or by the Timer 1 or Timer 2 overflow rate (modes 1 and 3).

The clock for the UARTs in XA runs at 16x the Baud rate. If the timers are used as the source for Baud Clock, since maximum speed of timers/Baud Clock is Osc/4, the maximum baud rate is timer overflow divided by 16 i.e. Osc/64.

In Mode 0, it is fixed at Osc/16. In Mode 2, however, the fixed rate is Osc/32.

| Pre-scaler<br>for all Timers T0,1,2<br>controlled by PT1, PT0<br>bits in SCR | 00 | Osc/4    |
|------------------------------------------------------------------------------|----|----------|
|                                                                              | 01 | Osc/16   |
|                                                                              | 10 | Osc/64   |
|                                                                              | 11 | reserved |

## Baud Rate for UART Mode 0:

Baud\_Rate = Osc/16

### Baud Rate calculation for UART Mode 1 and 3:

Baud\_Rate = Timer\_Rate/16

Timer\_Rate = Osc/(N\*(Timer\_Range-Timer\_Reload\_Value))

where N = the TCLK prescaler value: 4, 16, or 64. and Timer\_Range = 256 for timer 1 in mode 2. 65536 for timer 1 in mode 0 and timer 2 in count up mode.

The timer reload value may be calculated as follows:

Timer\_Reload\_Value = Timer\_Range-(Osc/(Baud\_Rate\*N\*16))

#### NOTES:

- 1. The maximum baud rate for a UART in mode 1 or 3 is Osc/64.
- 2. The lowest possible baud rate (for a given oscillator frequency and N value) may be found by using a timer reload value of 0.
- 3. The timer reload value may never be larger than the timer range.
- If a timer reload value calculation gives a negative or fractional result, the baud rate requested is not possible at the given oscillator frequency and N value.

#### Baud Rate for UART Mode 2:

Baud\_Rate = Osc/32

|                                     | SOSTAT 4 S1STAT 4 |                     | MSB                                                                                                                                                                                                                                                                                                                                                         |   |   |   |     |     |     | LSB    |  |
|-------------------------------------|-------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|-----|-----|-----|--------|--|
| Bit Addressable<br>Reset Value: 00H |                   |                     | _                                                                                                                                                                                                                                                                                                                                                           | — | — | — | FEn | BRn | OEn | STINTn |  |
| BIT                                 | SYMBOL            | FUNCI               | ION                                                                                                                                                                                                                                                                                                                                                         |   |   |   |     |     |     |        |  |
| SnSTAT.3                            | FEn               |                     | aming Error flag is set when the receiver fails to see a valid STOP bit at the end of the frame.<br>eared by software.                                                                                                                                                                                                                                      |   |   |   |     |     |     |        |  |
| SnSTAT.2                            | BRn               | it gives<br>feature | reak Detect flag is set if a character is received with all bits (including STOP bit) being logic '0'. Thus gives a "Start of Break Detect" on bit 8 for Mode 1 and bit 9 for Modes 2 and 3. The break detect acture operates independently of the UARTs and provides the START of Break Detect status bit that user program may poll. Cleared by software. |   |   |   |     |     |     |        |  |
| SnSTAT.1                            | OEn               | the soft            | overrun Error flag is set if a new character is received in the receiver buffer while it is still full (before<br>e software has read the previous character from the buffer), i.e., when bit 8 of a new byte is<br>eccived while RI in SnCON is still set. Cleared by software.                                                                            |   |   |   |     |     |     |        |  |
| SnSTAT.0                            | STINTn            |                     | ag must be set to enable any of the above status flags to generate a receive interrupt (RIn). The<br>ray it can be cleared is by a software write to this register.                                                                                                                                                                                         |   |   |   |     |     |     |        |  |

#### Figure 11. Serial Port Extended Status (SnSTAT) Register (See also Figure 13 regarding Framing Error flag)

### **Using Timer 2 to Generate Baud Rates**

Timer T2 is a 16-bit up/down counter in XA. As a baud rate generator, timer 2 is selected as a clock source for either/both UART0 and UART1 transmitters and/or receivers by setting TCLKn and/or RCLKn in T2CON and T2MOD. As the baud rate generator, T2 is incremented as Osc/N where N = 4, 16 or 64 depending on TCLK as programmed in the SCR bits PT1, and PTO. So, if T2 is the source of one UART, the other UART could be clocked by either T1 overflow or fixed clock, and the UARTs could run independently with different baud rates.

| T2CON | bit5  | bit4  |  |
|-------|-------|-------|--|
| 0x418 | RCLK0 | TCLK0 |  |
|       |       |       |  |

| T2MOD | bit5  | bit4  |  |
|-------|-------|-------|--|
| 0x419 | RCLK1 | TCLK1 |  |

#### Prescaler Select for Timer Clock (TCLK)

| SCR   | bit3 | bit2 |  |
|-------|------|------|--|
| 0x440 | PT1  | PT0  |  |

#### UART INTERRUPT SCHEME

There are separate interrupt vectors for each UART's transmit and receive functions.

|  | Vector Address | Interrupt Source | Arbitration |
|--|----------------|------------------|-------------|
|  | A0H – A3H      | UART 0 Receiver  | 7           |

Table 3. Vector Locations for UARTs in XA

| A4H – A7HUART 0 Transmitter8A8H – ABHUART 1 Receiver9 |  |
|-------------------------------------------------------|--|
| A8H – ABH UART 1 Receiver 9                           |  |
|                                                       |  |
| ACH – AFH UART 1 Transmitter 10                       |  |

#### NOTE:

The transmit and receive vectors could contain the same ISR address to work like a 8051 interrupt scheme

#### Error Handling, Status Flags and Break Detect

The UARTs in XA has the following error flags; see Figure 11.

#### Multiprocessor Communications

Modes 2 and 3 have a special provision for multiprocessor communications. In these modes, 9 data bits are received. The 9th one goes into RB8. Then comes a stop bit. The port can be programmed such that when the stop bit is received, the serial port interrupt will be activated only if RB8 = 1. This feature is enabled by setting bit SM2 in SCON. A way to use this feature in multiprocessor systems is as follows:

When the master processor wants to transmit a block of data to one of several slaves, it first sends out an address byte which identifies the target slave. An address byte differs from a data byte in that the 9th bit is 1 in an address byte and 0 in a data byte. With SM2 = 1, no slave will be interrupted by a data byte. An address byte, however, will interrupt all slaves, so that each slave can examine the received byte and see if it is being addressed. The addressed slave will clear its SM2 bit and prepare to receive the data bytes that will be coming. The slaves that weren't being addressed leave their SM2s set and go on about their business, ignoring the coming data bytes.

SM2 has no effect in Mode 0, and in Mode 1 can be used to check the validity of the stop bit although this is better done with the Framing Error (FE) flag. In a Mode 1 reception, if SM2 = 1, the receive interrupt will not be activated unless a valid stop bit is received.

#### Automatic Address Recognition

Automatic Address Recognition is a feature which allows the UART to recognize certain addresses in the serial bit stream by using hardware to make the comparisons. This feature saves a great deal of software overhead by eliminating the need for the software to examine every serial address which passes by the serial port. This feature is enabled by setting the SM2 bit in SCON. In the 9 bit UART modes, mode 2 and mode 3, the Receive Interrupt flag (RI) will be automatically set when the received byte contains either the "Given" address or the "Broadcast" address. The 9 bit mode requires that the 9th information bit is a 1 to indicate that the received information is an address and not data. Automatic address recognition is shown in Figure 14.

Using the Automatic Address Recognition feature allows a master to selectively communicate with one or more slaves by invoking the

Given slave address or addresses. All of the slaves may be contacted by using the Broadcast address. Two special Function Registers are used to define the slave's address, SADDR, and the address mask, SADEN. SADEN is used to define which bits in the SADDR are to be used and which bits are "don't care". The SADEN mask can be logically ANDed with the SADDR to create the "Given" address which the master will use for addressing each of the slaves. Use of the Given address allows multiple slaves to be recognized while excluding others. The following examples will help to show the versatility of this scheme:

| Slave 0 | SADDR | = | 1100 0000        |
|---------|-------|---|------------------|
|         | SADEN | = | <u>1111 1101</u> |
|         | Given | = | 1100 00X0        |
| Slave 1 | SADDR | = | 1100 0000        |
|         | SADEN | = | <u>1111 1110</u> |
|         | Given | = | 1100 000X        |

In the above example SADDR is the same and the SADEN data is used to differentiate between the two slaves. Slave 0 requires a 0 in bit 0 and it ignores bit 1. Slave 1 requires a 0 in bit 1 and bit 0 is ignored. A unique address for Slave 0 would be 1100 0010 since slave 1 requires a 0 in bit 1. A unique address for slave 1 would be 1100 0001 since a 1 in bit 0 will exclude slave 0. Both slaves can be selected at the same time by an address which has bit 0 = 0 (for slave 0) and bit 1 = 0 (for slave 1). Thus, both could be addressed with 1100 0000.

In a more complex system the following could be used to select slaves 1 and 2 while excluding slave 0:

| Slave 0 | SADDR | = | 1100 0000        |
|---------|-------|---|------------------|
|         | SADEN | = | <u>1111 1001</u> |
|         | Given | = | 1100 0XX0        |
| Slave 1 | SADDR | = | 1110 0000        |
|         | SADEN | = | <u>1111 1010</u> |
|         | Given | = | 1110 0X0X        |
| Slave 2 | SADDR | = | 1110 0000        |
|         | SADEN | = | <u>1111 1100</u> |
|         | Given | = | 1110 00XX        |

In the above example the differentiation among the 3 slaves is in the lower 3 address bits. Slave 0 requires that bit 0 = 0 and it can be uniquely addressed by 1110 0110. Slave 1 requires that bit 1 = 0 and it can be uniquely addressed by 1110 and 0101. Slave 2 requires that bit 2 = 0 and its unique address is 1110 0011. To select Slaves 0 and 1 and exclude Slave 2 use address 1110 0100, since it is necessary to make bit 2 = 1 to exclude slave 2.

The Broadcast Address for each slave is created by taking the logical OR of SADDR and SADEN. Zeros in this result are teated as don't-cares. In most cases, interpreting the don't-cares as ones, the broadcast address will be FF hexadecimal.

Upon reset SADDR and SADEN are loaded with 0s. This produces a given address of all "don't cares" as well as a Broadcast address of all "don't cares". This effectively disables the Automatic Addressing mode and allows the microcontroller to use standard UART drivers which do not make use of this feature.

XA-G30

| SnCON      | Address:                                                                                                                                                                                                                                                                                                      | S0CON 420<br>S1CON 424                      | MS         | В          |                  |            |                   |            |             | LSB           |               |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|------------|------------|------------------|------------|-------------------|------------|-------------|---------------|---------------|
| Bit Addres | sable                                                                                                                                                                                                                                                                                                         |                                             | SM         | 0 SN       | /1 SM2           | REN        | TB8               | RB8        | TI          | RI            |               |
| Reset Valu |                                                                                                                                                                                                                                                                                                               |                                             |            |            |                  |            |                   |            |             |               |               |
|            |                                                                                                                                                                                                                                                                                                               | Where S                                     | M0, SM1 :  | specify th | ne serial port m | ode, as f  | ollows:           |            |             |               |               |
|            |                                                                                                                                                                                                                                                                                                               | SM0                                         | SM1        | Mode       | Description      | Bau        | d Rate            |            |             |               |               |
|            |                                                                                                                                                                                                                                                                                                               | 0                                           | 0          | 0          | shift register   | fos        | <sub>SC</sub> /16 |            |             |               |               |
|            |                                                                                                                                                                                                                                                                                                               | 0                                           | 1          | 1          | 8-bit UART       | var        | riable            |            |             |               |               |
|            |                                                                                                                                                                                                                                                                                                               | 1                                           | 0          | 2          | 9-bit UART       | fos        | <sub>SC</sub> /32 |            |             |               |               |
|            |                                                                                                                                                                                                                                                                                                               | 1                                           | 1          | 3          | 9-bit UART       | var        | riable            |            |             |               |               |
| BIT        | SYMBOL                                                                                                                                                                                                                                                                                                        | FUNCTION                                    |            |            |                  |            |                   |            |             |               |               |
| SnCON.5    | SnCON.5 SM2 Enables the multiprocessor communication feature in Modes 2 and 3. In Mode 2 or 3, if SM2 is set to 1, then RI will not be activated if the received 9th data bit (RB8) is 0. In Mode 1, if SM2=1 then RI will not be activated if a valid stop bit was not received. In Mode 0, SM2 should be 0. |                                             |            |            |                  |            |                   |            |             |               |               |
| SnCON.4    | REN                                                                                                                                                                                                                                                                                                           | Enables serial rece                         | ption. Set | by softw   | are to enable r  | eception.  | Clear by          | software t | o disable   | reception.    |               |
| SnCON.3    | TB8                                                                                                                                                                                                                                                                                                           | The 9th data bit tha<br>double buffered. Se |            |            | d in Modes 2 a   | nd 3. Set  | or clear b        | y software | e as desire | ed. The TB    | 88 bit is not |
| SnCON.2    | RB8                                                                                                                                                                                                                                                                                                           | In Modes 2 and 3, i received. In Mode 0     |            |            |                  | ed. In Moo | de 1, if SN       | 12=0, RB8  | is the sto  | op bit that v | vas           |
| SnCON.1    | TI                                                                                                                                                                                                                                                                                                            | Transmit interrupt fl<br>Must be cleared by |            |            | her byte may b   | e written  | to the UA         | RT transm  | itter. See  | text for de   | tails.        |
| SnCON.0    | RI                                                                                                                                                                                                                                                                                                            | Receive interrupt fla                       |            |            |                  |            |                   | Mode 0, o  | at the en   | d of the st   | op bit time   |
|            |                                                                                                                                                                                                                                                                                                               |                                             |            | ,          |                  |            |                   |            |             |               | SU00597       |

Figure 12. Serial Port Control (SnCON) Register



Figure 13. UART Framing Error Detection



Figure 14. UART Multiprocessor Communication, Automatic Address Recognition

### I/O PORT OUTPUT CONFIGURATION

Each I/O port pin can be user configured to one of 4 output types. The types are Quasi-bidirectional (essentially the same as standard 80C51 family I/O ports), Open-Drain, Push-Pull, and Off (high impedance). The default configuration after reset is Quasi-bidirectional. However, in the ROMless mode (the  $\overline{EA}$  pin is low at reset), the port pins that comprise the external data bus will default to push-pull outputs.

I/O port output configurations are determined by the settings in port configuration SFRs. There are 2 SFRs for each port, called PnCFGA and PnCFGB, where "n" is the port number. One bit in each of the 2 SFRs relates to the output setting for the corresponding port pin, allowing any combination of the 2 output types to be mixed on those port pins. For instance, the output type of port 1 pin 3 is controlled by the setting of bit 3 in the SFRs P1CFGA and P1CFGB.

Table 4 shows the configuration register settings for the 4 port output types. The electrical characteristics of each output type may be found in the DC Characteristic table.

**Table 4. Port Configuration Register Settings** 

| PnCFGB | PnCFGA | Port Output Mode     |
|--------|--------|----------------------|
| 0      | 0      | Open Drain           |
| 0      | 1      | Quasi-bidirectional  |
| 1      | 0      | Off (high impedance) |
| 1      | 1      | Push-Pull            |

#### NOTE:

Mode changes may cause glitches to occur during transitions. When modifying both registers, WRITE instructions should be carried out consecutively.

### **EXTERNAL BUS**

The external program/data bus allows for 8-bit or 16-bit bus width, and address sizes from 12 to 20 bits. The bus width is selected by an input at reset (see Reset Options below), while the address size is set by the program in a configuration register. If all off-chip code is selected (through the use of the  $\overline{EA}$  pin), the initial code fetches will be done with the maximum address size (20 bits).

# RESET

The device is reset whenever a logic "0" is applied to RST for at least 10 microseconds, placing a low level on the pin re-initializes the on-chip logic. Reset must be asserted when power is initially applied to the XA and held until the oscillator is running.

The duration of reset must be extended when power is initially applied or when using reset to exit power down mode. This is due to the need to allow the oscillator time to start up and stabilize. For most power supply ramp up conditions, this time is 10 milliseconds. As it is brought high again, an exception is generated which causes the processor to jump to the address contained in the memory location 0000. The destination of the reset jump must be located in the first 64k of code address on power-up, all vectors are 16-bit values and so point to page zero addresses only. After a reset the RAM contents are indeterminate.



Figure 15. Recommended Reset Circuit

### **RESET OPTIONS**

The EA pin is sampled on the rising edge of the RST pulse, and determines whether the device is to begin execution from internal or external code memory. EA pulled high configures the XA in single-chip mode. If EA is driven low, the device enters ROMless mode. After Reset is released, the EA/WAIT pin becomes a bus wait signal for external bus transactions.

The BUSW/P3.5 pin is weakly pulled high while reset is asserted, allowing simple biasing of the pin with a resistor to ground to select the alternate bus width. If the BUSW pin is not driven at reset, the weak pullup will cause a 1 to be loaded for the bus width, giving a 16-bit external bus. BUSW may be pulled low with a 2.7K or smaller value resistor, giving an 8-bit external bus. The bus width setting from the BUSW pin may be overridden by software once the user program is running.

Both  $\overline{\text{EA}}$  and BUSW must be held for three oscillator clock times after reset is deasserted to guarantee that their values are latched correctly.

# POWER REDUCTION MODES

The XA-G30 supports Idle and Power Down modes of power reduction. The idle mode leaves some peripherals running to allow them to wake up the processor when an interrupt is generated. The power down mode stops the oscillator in order to minimize power. The processor can be made to exit power down mode via reset or one of the external interrupt inputs. In order to use an external interrupt to re-activate the XA while in power down mode, the external interrupt must be enabled and be configured to level sensitive mode. In power down mode, the power supply voltage may be reduced to the RAM keep-alive voltage (2 V), retaining the RAM, register, and SFR values at the point where the power down mode was entered.

# **ABSOLUTE MAXIMUM RATINGS**

| PARAMETER                                                                                    | RATING                         | UNIT |
|----------------------------------------------------------------------------------------------|--------------------------------|------|
| Operating temperature under bias                                                             | -55 to +125                    | °C   |
| Storage temperature range                                                                    | -65 to +150                    | °C   |
| Voltage on EA/V <sub>PP</sub> pin to V <sub>SS</sub>                                         | 0 to +13.0                     | V    |
| Voltage on any other pin to V <sub>SS</sub>                                                  | –0.5 to V <sub>DD</sub> +0.5 V | V    |
| Maximum I <sub>OL</sub> per I/O pin                                                          | 15                             | mA   |
| Power dissipation (based on package heat transfer limitations, not device power consumption) | 1.5                            | W    |

## DC ELECTRICAL CHARACTERISTICS

 $V_{DD}$  = 2.7 V to 5.5 V unless otherwise specified;  $V_{DD}$  =  $T_{amb}$  = 0 to 70 °C for commercial, -40 °C to +85 °C for industrial, unless otherwise specified.

| SYMBOL           | PARAMETER                                                | TEST CONDITIONS                                                | LIMITS              |     |                      |      |  |
|------------------|----------------------------------------------------------|----------------------------------------------------------------|---------------------|-----|----------------------|------|--|
| STMBUL           | PARAMETER                                                | TEST CONDITIONS                                                | MIN                 | TYP | MAX                  | UNIT |  |
| Supplies         |                                                          | •                                                              |                     |     |                      |      |  |
| I <sub>DD</sub>  | Supply current operating <sup>9,10</sup>                 | f <sub>osc</sub> = 30 MHz,<br>T <sub>amb</sub> = 0 to 70 °C    | -                   | 30  | 40                   | mA   |  |
| I <sub>DD</sub>  | Supply current operating <sup>9,10</sup>                 | f <sub>osc</sub> = 30 MHz,<br>T <sub>amb</sub> = −40 to +85 °C | -                   | 35  | 45                   | mA   |  |
| I <sub>ID</sub>  | Idle mode supply current <sup>9,10</sup>                 | f <sub>osc</sub> = 30 MHz                                      | -                   | 22  | 30                   | mA   |  |
| I <sub>PD</sub>  | Power-down current                                       | T <sub>amb</sub> = 0 to 70 °C                                  | -                   | 15  | 100                  | μΑ   |  |
| I <sub>PD</sub>  | Power-down current                                       | $T_{amb} = -40^{\circ}C \text{ to } +85^{\circ}C$              | -                   |     | 150                  | μΑ   |  |
| V <sub>RAM</sub> | RAM-keep-alive voltage                                   | RAM-keep-alive voltage                                         | 1.5                 |     | - 1                  | V    |  |
| V <sub>IL</sub>  | Input low voltage                                        | -                                                              | -0.5                |     | 0.22 V <sub>DD</sub> | V    |  |
| N/               | Input high voltage, except XTAL1, RST                    | At 5.0 V                                                       | 2.2                 |     | -                    | V    |  |
| V <sub>IH</sub>  |                                                          | At 3.3 V                                                       | 2                   |     | - 1                  | V    |  |
| V <sub>IH1</sub> | Input high voltage to XTAL1, RST                         | For both 3.0 & 5.0 V                                           | 0.7 V <sub>DD</sub> |     | - 1                  | V    |  |
| V <sub>OL</sub>  | Output low voltage all ports, ALE, PSEN <sup>3</sup>     | I <sub>OL</sub> = 3.2mA, V <sub>DD</sub> = 5.0 V               | -                   |     | 0.5                  | V    |  |
|                  |                                                          | 1.0mA, V <sub>DD</sub> = 3.0 V                                 | -                   |     | 0.4                  | V    |  |
| N/               | Output high voltage all ports, ALE, PSEN <sup>1</sup>    | $I_{OH} = -100 \mu A, V_{DD} = 4.5 V$                          | 2.4                 |     | - 1                  | V    |  |
| V <sub>OH1</sub> |                                                          | I <sub>OH</sub> = -15μA, V <sub>DD</sub> = 2.7 V               | 2.0                 |     | -                    | V    |  |
| N/               | Output high voltage, ports P0–3, ALE, PSEN <sup>2</sup>  | I <sub>OH</sub> = 3.2mA, V <sub>DD</sub> = 4.5 V               | 2.4                 |     | -                    | V    |  |
| V <sub>OH2</sub> |                                                          | I <sub>OH</sub> = 1mA, V <sub>DD</sub> = 2.7 V                 | 2.2                 |     | -                    | V    |  |
| C <sub>IO</sub>  | Input/Output pin capacitance                             | -                                                              | -                   |     | 15                   | pF   |  |
| IIL              | Logical 0 input current, P0–3 <sup>6</sup>               | V <sub>IN</sub> = 0.45 V                                       | -                   | -25 | -75                  | μΑ   |  |
| ILI              | Input leakage current, P0–3 <sup>5</sup>                 | $V_{IN} = V_{IL} \text{ or } V_{IH}$                           | -                   |     | ±10                  | μΑ   |  |
| I <sub>TL</sub>  | Logical 1 to 0 transition current all ports <sup>4</sup> | At 5.5 V                                                       | -                   |     | -650                 | μA   |  |

NOTES:

1. Ports in Quasi bi-directional mode with weak pull-up (applies to ALE, PSEN only during RESET).

2. Ports in Push-Pull mode, both pull-up and pull-down assumed to be same strength

3. In all output modes

4. Port pins source a transition current when used in quasi-bidirectional mode and externally driven from 1 to 0. This current is highest when V<sub>IN</sub> is approximately 2 V.

5. Measured with port in high impedance output mode.

6. Measured with port in quasi-bidirectional output mode.

7. Load capacitance for all outputs=80 pF.

 Under steady state (non-transient) conditions, I<sub>OL</sub> must be externally limited as follows: Maximum I<sub>OL</sub> per port pin: 15 mA (\*NOTE: This is 85°C specification for V<sub>DD</sub> = 5 V.) Maximum I<sub>OL</sub> per 8-bit port: 26 mA Maximum total L<sub>0</sub>, for all output: 71 mA

Maximum total  $I_{OL}$  for all output: 71 mA If  $I_{OL}$  exceeds the test condition,  $V_{OL}$  may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test conditions.

9. See Figures 25, 26, 29, and 30 for  $I_{\text{DD}}$  test conditions, and Figures 27 and 28 for  $I_{\text{CC}}$  vs. Frequency.

Max. 5 V Active  $I_{DD}$  = (fosc × 1.33 mA) + 5 mA

Max. 5 V Idle I<sub>ID</sub> = (fosc  $\times$  0.87 mA) + 4 mA

10. V<sub>DDMIN</sub> = 2.85 V operating at  $f_{OSC}$  = 30 MHz and -40 °C to +85 °C

XA-G30

Product data

# **AC ELECTRICAL CHARACTERISTICS**

 $V_{DD}$  = 2.7 V to 5.5 V;  $T_{amb}$  = 0 to +70 °C for commercial, -40 °C to +85 °C for industrial.

| CVMDOI            | FIGURE | PARAMETER                                      |                                                     | VARIABLE CLOCK       |     |     |
|-------------------|--------|------------------------------------------------|-----------------------------------------------------|----------------------|-----|-----|
| SYMBOL            | FIGURE |                                                |                                                     | MIN                  | MAX |     |
| External Clo      | ock    |                                                |                                                     | •                    |     |     |
| f <sub>C</sub>    |        | Oscillator frequency                           |                                                     |                      |     |     |
|                   |        | All devices except PXAG30KFx                   |                                                     | 0                    | 30  | MHz |
|                   |        | PXAG30KFx                                      | $V_{DD} = 2.85 \text{ V} \text{ to } 5.5 \text{ V}$ | 0                    | 30  | MHz |
|                   |        | $T_{amb} = -40 \ ^{\circ}C$ to +85 $^{\circ}C$ | V <sub>DD</sub> = 2.7 V to 2.85 V                   | 0                    | 25  | MHz |
| t <sub>C</sub>    | 22     | Clock period and CPU timing cycle              |                                                     | 1/f <sub>C</sub>     |     | ns  |
| t <sub>CHCX</sub> | 22     | Clock high time                                |                                                     | t <sub>C</sub> * 0.5 |     | ns  |
| t <sub>CLCX</sub> | 22     | Clock low time                                 |                                                     | t <sub>C</sub> * 0.4 |     | ns  |
| t <sub>CLCH</sub> | 22     | Clock rise time                                |                                                     |                      | 5   | ns  |
| t <sub>CHCL</sub> | 22     | Clock fall time                                |                                                     |                      | 5   | ns  |

# AC ELECTRICAL CHARACTERISTICS ( $V_{DD}$ = 4.5 V TO 5.5 V) T<sub>amb</sub> = 0 to +70 °C for commercial, -40 °C to +85 °C for industrial.

| FIGURE | DAD ANETED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | VARIABL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FIGURE | PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | MAX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | UNIT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| cle    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 21     | Delay from clock rising edge to ALE rising edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 46                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 16     | ALE pulse width (programmable)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | (V1 * t <sub>C</sub> ) – 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 16     | Address valid to ALE de-asserted (set-up)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | (V1 * t <sub>C</sub> ) – 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 16     | Address hold after ALE de-asserted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | (t <sub>C</sub> /2) – 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Cycle  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 16     | PSEN pulse width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | (V2 * t <sub>C</sub> ) – 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 16     | ALE de-asserted to PSEN asserted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | (t <sub>C</sub> /2) – 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 16     | Address valid to instruction valid, ALE cycle (access time)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | (V3 * t <sub>C</sub> ) – 36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 17     | Address valid to instruction valid, non-ALE cycle (access time)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | (V4 * t <sub>C</sub> ) – 29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 16     | PSEN asserted to instruction valid (enable time)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | (V2 * t <sub>C</sub> ) – 29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 16     | Instruction hold after PSEN de-asserted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 16     | Bus 3-State after PSEN de-asserted (disable time)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | t <sub>C</sub> – 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 16     | Hold time of unlatched part of address after instruction latched                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Cycle  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 18     | RD pulse width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | (V7 * t <sub>C</sub> ) – 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 18     | ALE de-asserted to RD asserted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | (t <sub>C</sub> /2) - 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 18     | Address valid to data input valid, ALE cycle (access time)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | (V6 * t <sub>C</sub> ) – 36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 19     | Address valid to data input valid, non-ALE cycle (access time)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | (V5 * t <sub>C</sub> ) – 29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 18     | RD low to valid data in, enable time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | (V7 * t <sub>C</sub> ) – 29                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 18     | Data hold time after RD de-asserted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 18     | Bus 3-State after RD de-asserted (disable time)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | t <sub>C</sub> – 8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 18     | Hold time of unlatched part of address after data latched                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Cycle  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 20     | WR pulse width                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | (V8 * t <sub>C</sub> ) – 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 20     | ALE falling edge to WR asserted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (V12 * t <sub>C</sub> ) – 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 20     | Data valid before WR asserted (data setup time)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | (V13 * t <sub>C</sub> ) – 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 20     | Data hold time after WR de-asserted (Note 6)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | (V11 * t <sub>C</sub> ) – 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 20     | Address valid to WR asserted (address setup time) (Note 5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | (V9 * t <sub>C</sub> ) – 22                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 20     | Hold time of unlatched part of address after WR is de-asserted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | (V11 * t <sub>C</sub> ) – 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 21     | WAIT stable after bus strobe (RD, WR, or PSEN) asserted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | (V10 * t <sub>C</sub> ) – 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 21     | WAIT hold after bus strobe (RD, WR, or PSEN) assertion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | (V10 * t <sub>C</sub> ) – 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|        | 16         16         16         16         16         16         16         16         16         16         16         16         16         16         17         16         16         17         18         18         18         18         18         18         20         20         20         20         20         20         20         20         20         20         20         20         20         20         20         20         20         20         20         20         20         20         20         20         20         20         21 | cle         21       Delay from clock rising edge to ALE rising edge         16       ALE pulse width (programmable)         16       Address valid to ALE de-asserted (set-up)         16       Address hold after ALE de-asserted         Cycle         16       ALE de-asserted to PSEN asserted         16       ALE de-asserted to PSEN asserted         16       Address valid to instruction valid, ALE cycle (access time)         17       Address valid to instruction valid (enable time)         16       PSEN asserted to instruction valid (enable time)         16       PSEN asserted to instruction valid (enable time)         16       Instruction hold after PSEN de-asserted         16       Bus 3-State after PSEN de-asserted (disable time)         16       Hold time of unlatched part of address after instruction latched         Cycle       Image: the structure         18       RD pulse width         18       Address valid to data input valid, ALE cycle (access time)         19       Address valid to data input valid, non-ALE cycle (access time)         18       RD low to valid data in, enable time         18       Dow to valid data input valid, non-ALE cycle (access time)         18       Bus 3-State after RD de-asserted         18 | FIGURE         PARAMETER           21         Delay from clock rising edge to ALE rising edge         10           16         ALE pulse width (programmable) $(V1 * t_C) - 6$ 16         Address valid to ALE de-asserted (set-up) $(V1 * t_C) - 12$ 16         Address valid to ALE de-asserted (set-up) $(V1 * t_C) - 12$ 16         Address valid to ALE de-asserted (set-up) $(V1 * t_C) - 12$ 16         Address valid to IALE de-asserted (set-up) $(V2 * t_C) - 10$ Cycle           16           16         PSEN pulse width $(V2 * t_C) - 10$ 16         Address valid to instruction valid, ALE cycle (access time)         16           17         Address valid to instruction valid (enable time)         16           16         PSEN asserted to instruction valid (enable time)         16           16         Hold time of unlatched part of address after instruction latched         0           Cycle         18         RD pulse width $(V7 * t_C) - 10$ 18         ALE de-asserted to RD asserted $(t_C/2) - 7$ 18         Address valid to data input valid, non-ALE cycle (access time)         19           18         RD low to valid data in, enab | CleMINMAX21Delay from clock rising edge to ALE rising edge104616ALE pulse width (programmable) $(V1 * t_C) - 6$ 4616Address valid to ALE de-asserted (set-up) $(V1 * t_C) - 12$ 1616Address hold after ALE de-asserted $(t_C/2) - 10$ 17CycleCycle access time) $(V2 * t_C) - 10$ 16ALE de-asserted to PSEN asserted $(t_C/2) - 7$ 16Address valid to instruction valid, ALE cycle (access time) $(V3 * t_C) - 36$ 17Address valid to instruction valid (enable time) $(V2 * t_C) - 29$ 16Instruction hold after PSEN de-asserted016Bus 3-State after PSEN de-asserted (disable time) $(V2 * t_C) - 29$ 18RD pulse width $(V7 * t_C) - 10$ 18ALE de-asserted to RD asserted019Address valid to data input valid, ALE cycle (access time) $(V5 * t_C) - 28$ 18RD pulse width $(V7 * t_C) - 10$ 18ALE de-asserted to RD asserted019Address valid to data input valid, ALE cycle (access time) $(V5 * t_C) - 28$ 18RD low to valid data input valid, ALE cycle (access time) $(V7 * t_C) - 10$ 18Bus 3-State after RD de-asserted018Bus 3-State after RD de-asserted019Address valid to data input valid, non-ALE cycle (access time) $(V7 * t_C) - 29$ 18Bus 3-State after RD de-asserted (disable time)t_C - 819Address valid to dat |

NOTES ON PAGE 23.

Product data

**XA-G30** 

# AC ELECTRICAL CHARACTERISTICS (V<sub>DD</sub> = 2.7 V to 4.5 V)

 $T_{amb} = 0$  to +70 °C for commercial, -40 °C to +85 °C for industrial.

|                    | FIGURE |                                                                         | VARIABL                      |                              |     |
|--------------------|--------|-------------------------------------------------------------------------|------------------------------|------------------------------|-----|
| SYMBOL FIGURE      |        | PARAMETER                                                               | MIN                          |                              | MAX |
| Address Cy         | cle    |                                                                         | •                            |                              |     |
| t <sub>CRAR</sub>  | 21     | Delay from clock rising edge to ALE rising edge                         | 15                           | 60                           | ns  |
| t <sub>LHLL</sub>  | 16     | ALE pulse width (programmable)                                          | (V1 * t <sub>C</sub> ) – 10  |                              | ns  |
| t <sub>AVLL</sub>  | 16     | Address valid to ALE de-asserted (set-up)                               | (V1 * t <sub>C</sub> ) – 18  |                              | ns  |
| t <sub>LLAX</sub>  | 16     | Address hold after ALE de-asserted                                      | (t <sub>C</sub> /2) - 12     |                              | ns  |
| Code Read          | Cycle  |                                                                         | •                            | •                            |     |
| t <sub>PLPH</sub>  | 16     | PSEN pulse width                                                        | (V2 * t <sub>C</sub> ) – 12  |                              | ns  |
| t <sub>LLPL</sub>  | 16     | ALE de-asserted to PSEN asserted                                        | (t <sub>C</sub> /2) - 9      |                              | ns  |
| t <sub>AVIVA</sub> | 16     | Address valid to instruction valid, ALE cycle (access time)             |                              | (V3 * t <sub>C</sub> ) – 58  | ns  |
| t <sub>AVIVB</sub> | 17     | Address valid to instruction valid, non-ALE cycle (access time)         |                              | (V4 * t <sub>C</sub> ) – 52  | ns  |
| t <sub>PLIV</sub>  | 16     | PSEN asserted to instruction valid (enable time)                        |                              | (V2 * t <sub>C</sub> ) – 52  | ns  |
| t <sub>PXIX</sub>  | 16     | Instruction hold after PSEN de-asserted                                 | 0                            |                              | ns  |
| t <sub>PXIZ</sub>  | 16     | Bus 3-State after PSEN de-asserted (disable time)                       |                              | t <sub>C</sub> – 8           | ns  |
| t <sub>IXUA</sub>  | 16     | Hold time of unlatched part of address after instruction latched        | 0                            |                              | ns  |
| Data Read (        | Cycle  |                                                                         | •                            |                              |     |
| t <sub>RLRH</sub>  | 18     | RD pulse width                                                          | (V7 * t <sub>C</sub> ) – 12  |                              | ns  |
| t <sub>LLRL</sub>  | 18     | ALE de-asserted to RD asserted                                          | (t <sub>C</sub> /2) - 9      |                              | ns  |
| t <sub>AVDVA</sub> | 18     | Address valid to data input valid, ALE cycle (access time)              |                              | (V6 * t <sub>C</sub> ) – 58  | ns  |
| t <sub>AVDVB</sub> | 19     | Address valid to data input valid, non-ALE cycle (access time)          |                              | (V5 * t <sub>C</sub> ) – 52  | ns  |
| t <sub>RLDV</sub>  | 18     | RD low to valid data in, enable time                                    |                              | (V7 * t <sub>C</sub> ) – 52  | ns  |
| t <sub>RHDX</sub>  | 18     | Data hold time after RD de-asserted                                     | 0                            |                              | ns  |
| t <sub>RHDZ</sub>  | 18     | Bus 3-State after RD de-asserted (disable time)                         |                              | t <sub>C</sub> – 8           | ns  |
| t <sub>DXUA</sub>  | 18     | Hold time of unlatched part of address after data latched               | 0                            |                              | ns  |
| Data Write         | Cycle  |                                                                         | •                            |                              |     |
| t <sub>WLWH</sub>  | 20     | WR pulse width                                                          | (V8 * t <sub>C</sub> ) – 12  |                              | ns  |
| t <sub>LLWL</sub>  | 20     | ALE falling edge to WR asserted                                         | (V12 * t <sub>C</sub> ) – 10 |                              | ns  |
| t <sub>QVWX</sub>  | 20     | Data valid before WR asserted (data setup time)                         | (V13 * t <sub>C</sub> ) – 28 |                              | ns  |
| t <sub>WHQX</sub>  | 20     | Data hold time after WR de-asserted (Note 6)                            | (V11 * t <sub>C</sub> ) – 8  |                              | ns  |
| t <sub>AVWL</sub>  | 20     | Address valid to $\overline{WR}$ asserted (address setup time) (Note 5) | (V9 * t <sub>C</sub> ) – 28  |                              | ns  |
| tUAWH              | 20     | Hold time of unlatched part of address after WR is de-asserted          | (V11 * t <sub>C</sub> ) – 10 |                              | ns  |
| Wait Input         |        |                                                                         |                              |                              |     |
| t <sub>WTH</sub>   | 21     | WAIT stable after bus strobe (RD, WR, or PSEN) asserted                 |                              | (V10 * t <sub>C</sub> ) – 40 | ns  |
| t <sub>WTL</sub>   | 21     | WAIT hold after bus strobe (RD, WR, or PSEN) assertion                  | (V10 * t <sub>C</sub> ) – 5  |                              | ns  |

## NOTES:

1. Load capacitance for all outputs = 80 pF.

2. Variables V1 through V13 reflect programmable bus timing, which is programmed via the Bus Timing registers (BTRH and BTRL). Refer to the XA User Guide for details of the bus timing settings.

This variable represents the programmed width of the ALE pulse as determined by the ALEW bit in the BTRL register. V1)

V1 = 0.5 if the ALEW bit = 0, and 1.5 if the ALEW bit = 1.

V2) This variable represents the programmed width of the PSEN pulse as determined by the CR1 and CR0 bits or the CRA1, CRA0, and ALEW bits in the BTRL register.

- For a bus cycle with no ALE, V2 = 1 if CR1/0 = 00, 2 if CR1/0 = 01, 3 if CR1/0 = 10, and 4 if CR1/0 = 11. Note that during burst mode code fetches, PSEN does not exhibit transitions at the boundaries of bus cycles. V2 still applies for the purpose of determining peripheral timing requirements.

- For a bus cycle with an ALE, V2 = the total bus cycle duration (2 if CRA1/0 = 00, 3 if CRA1/0 = 01, 4 if CRA1/0 = 10, and 5 if CRA1/0 = 11) minus the number of clocks used by ALE (V1 + 0.5).

Example: If CRA1/0 = 10 and ALEW = 1, the V2 = 4 - (1.5 + 0.5) = 2.



Figure 16. External Program Memory Read Cycle (ALE Cycle)



Figure 17. External Program Memory Read Cycle (Non-ALE Cycle)



Figure 18. External Data Memory Read Cycle (ALE Cycle)



Figure 19. External Data Memory Read Cycle (Non-ALE Cycle) 8 Bit Bus Only

XA-G30



Figure 20. External Data Memory Write Cycle



Figure 21. WAIT Signal Timing

Product data



Figure 30.  $I_{DD}$  Test Condition, Power Down Mode All other pins are disconnected. V\_{DD}=2 V to 5.5 V

XA-G30

### Data sheet status

| Data sheet status <sup>[1]</sup> | Product<br>status <sup>[2]</sup> | Definitions                                                                                                                                                                                                                                                                                                            |
|----------------------------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Objective data                   | Development                      | This data sheet contains data from the objective specification for product development.<br>Philips Semiconductors reserves the right to change the specification in any manner without notice.                                                                                                                         |
| Preliminary data                 | Qualification                    | This data sheet contains data from the preliminary specification. Supplementary data will be published at a later date. Philips Semiconductors reserves the right to change the specification without notice, in order to improve the design and supply the best possible product.                                     |
| Product data                     | Production                       | This data sheet contains data from the product specification. Philips Semiconductors reserves the right to make changes at any time in order to improve the design, manufacturing and supply. Changes will be communicated according to the Customer Product/Process Change Notification (CPCN) procedure SNW-SQ-650A. |

[1] Please consult the most recently issued data sheet before initiating or completing a design.

[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

## Definitions

**Short-form specification** — The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.

Application information — Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

### Disclaimers

Life support — These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.

**Right to make changes** — Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

### Contact information

For additional information please visit http://www.semiconductors.philips.com. Fax: +31

Fax: +31 40 27 24825

© Koninklijke Philips Electronics N.V. 2002 All rights reserved. Printed in U.S.A.

Date of release: 03-02

For sales offices addresses send e-mail to: sales.addresses@www.semiconductors.philips.com

Document order number:

9397 750 09576

Let's make things better.



