# E·XFL



#### Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

#### Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                |
|----------------------------|-----------------------------------------------------------------------|
| Core Processor             | ARM® Cortex®-M0                                                       |
| Core Size                  | 32-Bit Single-Core                                                    |
| Speed                      | 50MHz                                                                 |
| Connectivity               | SPI, UART/USART                                                       |
| Peripherals                | Brown-out Detect/Reset, POR, WDT                                      |
| Number of I/O              | 11                                                                    |
| Program Memory Size        | 32KB (32K x 8)                                                        |
| Program Memory Type        | FLASH                                                                 |
| EEPROM Size                | -                                                                     |
| RAM Size                   | 8K x 8                                                                |
| Voltage - Supply (Vcc/Vdd) | 1.8V ~ 3.6V                                                           |
| Data Converters            | A/D 5x10b                                                             |
| Oscillator Type            | Internal                                                              |
| Operating Temperature      | -40°C ~ 85°C (TA)                                                     |
| Mounting Type              | Surface Mount                                                         |
| Package / Case             | 16-UFBGA, WLCSP                                                       |
| Supplier Device Package    | 16-WLCSP (2.17x2.32)                                                  |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/lpc1104uk-118 |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

### 32-bit ARM Cortex-M0 microcontroller

## 4. Ordering information

| Table 1. Ordering information |                            |                                                                                                                                       |                  |  |  |  |  |
|-------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------------|--|--|--|--|
| Type number                   | Package                    | Package                                                                                                                               |                  |  |  |  |  |
|                               | Name                       | Description                                                                                                                           | Version          |  |  |  |  |
| LPC1102UK                     | WLCSP16                    | wafer level chip-size package; 16 bumps; 2.17 $\times$ 2.32 $\times$ 0.6 mm                                                           | -                |  |  |  |  |
| LPC1104UK                     | WLCSP16                    | wafer level chip-size package; 16 bumps; 2.17 $\times$ 2.32 $\times$ 0.6 mm                                                           | -                |  |  |  |  |
| LPC1102UK<br>LPC1104UK        | Name<br>WLCSP16<br>WLCSP16 | Descriptionwafer level chip-size package; 16 bumps; 2.17 × 2.32 × 0.6 mmwafer level chip-size package; 16 bumps; 2.17 × 2.32 × 0.6 mm | Versio<br>-<br>- |  |  |  |  |

## 4.1 Ordering options

#### Table 2. Ordering options

| Type number | Flash | Total<br>SRAM | UART<br>RS-485 | SPI | ADC<br>channels | Package |
|-------------|-------|---------------|----------------|-----|-----------------|---------|
| LPC1102UK   | 32 kB | 8 kB          | 1              | 1   | 5               | WLCSP16 |
| LPC1104UK   | 32 kB | 8 kB          | 1              | 1   | 5               | WLCSP16 |

#### 32-bit ARM Cortex-M0 microcontroller

## 5. Block diagram



#### 32-bit ARM Cortex-M0 microcontroller

| Symbol            | LPC1102                  | LPC1104           | Start<br>logic<br>input | Туре | Reset<br>state <sup>[1]</sup> | Description                                                                                                             |
|-------------------|--------------------------|-------------------|-------------------------|------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------|
| R/PIO1_2/         | C3 <sup>[4]</sup>        | C3[4]             | no                      | -    | I; PU                         | R — Reserved.                                                                                                           |
| AD3/CT32B1_MAT1   |                          |                   |                         | I/O  | -                             | PIO1_2 — General purpose digital input/output pin.                                                                      |
|                   |                          |                   |                         | I    | -                             | AD3 — A/D converter, input 3.                                                                                           |
|                   |                          |                   |                         | 0    | -                             | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                                                                        |
| SWDIO/PIO1_3/AD4/ | D4 <u>[4]</u>            | D4 <u>[4]</u>     | no                      | I/O  | I; PU                         | SWDIO — Serial wire debug input/output.                                                                                 |
| CT32B1_MAT2       |                          |                   |                         | I/O  | -                             | PIO1_3 — General purpose digital input/output pin.                                                                      |
|                   |                          |                   |                         | I    | -                             | AD4 — A/D converter, input 4.                                                                                           |
|                   |                          |                   |                         | 0    | -                             | CT32B1_MAT2 — Match output 2 for 32-bit timer 1.                                                                        |
| PIO1_6/RXD/       | C2 <sup>[3]</sup>        | C2 <sup>[3]</sup> | no                      | I/O  | I; PU                         | <b>PIO1_6</b> — General purpose digital input/output pin.                                                               |
| CT32B0_MAT0       |                          |                   |                         | I    | -                             | <b>RXD</b> — Receiver input for UART.                                                                                   |
|                   |                          |                   |                         | 0    | -                             | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                                                                        |
| PIO1_7/TXD/       | D1 <u><sup>[3]</sup></u> | D1 <u>[3]</u>     | no                      | I/O  | I; PU                         | PIO1_7 — General purpose digital input/output pin.                                                                      |
| CT32B0_MAT1       |                          |                   |                         | 0    | -                             | <b>TXD</b> — Transmitter output for UART.                                                                               |
|                   |                          |                   |                         | 0    | -                             | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                                                                        |
| V <sub>DD</sub>   | D2; A1                   | D2                | -                       | I    | -                             | 3.3 V supply voltage to the internal regulator, the external rail, and the ADC. Also used as the ADC reference voltage. |
| XTALIN            | B2 <sup>[5]</sup>        | B1 <u>5</u>       | -                       | I    | -                             | External clock input and input to internal clock generator circuits. Input voltage must not exceed 1.8 V.               |
| V <sub>SS</sub>   | D3; B1                   | D3                | -                       | I    | -                             | Ground.                                                                                                                 |

#### Table 3. LPC1102/1104 pin description table ...continued

[1] Pin state at reset for default function: I = Input; PU = internal pull-up enabled (pins pulled up to full V<sub>DD</sub> level (V<sub>DD</sub> = 3.3 V)).

[2] 5 V tolerant pad. See Figure 22 for the reset pad configuration.

[3] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 21).

[4] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input. When configured as a ADC input, digital section of the pad is disabled and the pin is not 5 V tolerant (see Figure 21).

[5] When the external clock is not used, connect XTALIN as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise).

#### 32-bit ARM Cortex-M0 microcontroller



Fig 3. LPC1102/1104 memory map

## 7.5 Nested Vectored Interrupt Controller (NVIC)

The Nested Vectored Interrupt Controller (NVIC) is an integral part of the Cortex-M0. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

### 7.5.1 Features

- Controls system exceptions and peripheral interrupts.
- In the LPC1102/1104, the NVIC supports 19 vectored interrupts including up to 6 inputs to the start logic from individual GPIO pins.

All information provided in this document is subject to legal disclaimers

LPC1102 1104

#### 32-bit ARM Cortex-M0 microcontroller

- Four programmable interrupt priority levels, with hardware priority level masking.
- Software interrupt generation.

#### 7.5.2 Interrupt sources

Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source.

Any GPIO pin (total of up to 11 pins) regardless of the selected function, can be programmed to generate an interrupt on a level, or rising edge or falling edge, or both.

### 7.6 IOCONFIG block

The IOCONFIG block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on-chip peripherals.

Peripherals should be connected to the appropriate pins prior to being activated and prior to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined.

### 7.7 Fast general purpose parallel I/O

Device pins that are not connected to a specific peripheral function are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Multiple outputs can be set or cleared in one write operation.

The LPC1102/1104 use accelerated GPIO functions:

- GPIO registers are a dedicated AHB peripheral so that the fastest possible I/O timing can be achieved.
- Entire port value can be written in one instruction.

Additionally, any GPIO pin (total of 11 pins) providing a digital function can be programmed to generate an interrupt on a level, a rising or falling edge, or both.

#### 7.7.1 Features

- Bit level port registers allow a single instruction to set or clear any number of bits in one write operation.
- Direction control of individual bits.
- All I/O default to inputs with pull-ups enabled after reset.
- Pull-up/pull-down resistor configuration can be programmed through the IOCONFIG block for each GPIO pin.
- All GPIO pins are pulled up to 3.3 V ( $V_{DD}$  = 3.3 V) if their pull-up resistor is enabled in the IOCONFIG block.
- Programmable open-drain mode.

### 7.8 UART

The LPC1102/1104 contain one UART.

#### 32-bit ARM Cortex-M0 microcontroller

Support for RS-485/9-bit mode allows both software address detection and automatic address detection using 9-bit mode.

The UART includes a fractional baud rate generator. Standard baud rates such as 115200 Bd can be achieved with any crystal frequency above 2 MHz.

#### 7.8.1 Features

- Maximum UART data bit rate of 3.125 Mbit/s.
- 16 Byte Receive and Transmit FIFOs.
- Register locations conform to 16C550 industry standard.
- Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
- Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values.
- FIFO control mechanism that enables software flow control implementation.
- Support for RS-485/9-bit mode.

### 7.9 SPI serial I/O controller

The LPC1102/1104 contain one SPI controller and fully supports SSP features.

The SPI controller is capable of operation on a SSP, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SPI supports full duplex transfers, with frames of 4 bits to 16 bits of data flowing from the master to the slave and from the slave to the master. In practice, often only one of these data flows carries meaningful data.

**Remark:** Care must be taken when using the SPI because the SPI clock SCK and the serial wire debug clock SWCLK share the same pin on the WLCSP16 package. Once the SPI is enabled, the serial wire debugger is no longer available (LPC1102 only).

#### 7.9.1 Features

- Maximum SPI speed of 25 Mbit/s (master) or 4.17 Mbit/s (slave) (in SSP mode)
- Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National Semiconductor Microwire buses
- Synchronous serial communication
- Master or slave operation
- 8-frame FIFOs for both transmit and receive
- 4-bit to 16-bit frame

### 7.10 10-bit ADC

The LPC1102/1104 contain one ADC. It is a single 10-bit successive approximation ADC with five channels.

#### 7.10.1 Features

• 10-bit successive approximation ADC.

#### 32-bit ARM Cortex-M0 microcontroller

- Optional windowed operation requires reload to occur between a minimum and maximum time period, both programmable.
- Optional warning interrupt can be generated at a programmable time prior to watchdog time-out.
- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- Incorrect feed sequence causes reset or interrupt if enabled.
- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cy(WDCLK)} \times 4$ .
- The Watchdog Clock (WDCLK) source can be selected from the IRC or the dedicated watchdog oscillator (WDO). This gives a wide range of potential timing choices of watchdog operation under different power conditions.

### 7.14 Clocking and power control

#### 7.14.1 Crystal oscillators

The LPC1102/1104 include two independent oscillators. These are the Internal RC oscillator (IRC) and the Watchdog oscillator. Each oscillator can be used for more than one purpose as required in a particular application.

Following reset, the LPC1102/1104 operate from the Internal RC oscillator until switched by software. This allows systems to operate without any external crystal and the bootloader code to operate at a known frequency.

See Figure 4 for an overview of the LPC1102/1104 clock generation.

LPC1102\_1104

#### 32-bit ARM Cortex-M0 microcontroller

its frequency range while the PLL is providing the desired output frequency. The PLL output frequency must be lower than 100 MHz. The output divider may be set to divide by 2, 4, 8, or 16 to produce the output clock. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset and may be enabled by software. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is 100  $\mu$ s.

### 7.14.3 Clock output (LPC1104 only)

The LPC1104 features a clock output function that routes the IRC oscillator, the system oscillator, the watchdog oscillator, or the main clock to an output pin.

#### 7.14.4 Wake-up process

The LPC1102/1104 begin operation at power-up by using the 12 MHz IRC oscillator as the clock source. This allows chip operation to resume quickly. If an external clock or the PLL is needed by the application, software will need to enable these features and wait for them to stabilize before they are used as a clock source.

#### 7.14.5 Power control

The LPC1102/1104 support a variety of power control features. There are two special modes of processor power reduction: Sleep mode and Deep-sleep mode. The CPU clock rate may also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals, allowing fine tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control.

#### 7.14.5.1 Power profiles

The power consumption in Active and Sleep modes can be optimized for the application through a simple call to the power profiles. The power configuration routine configures the LPC1102/1104 for one of the following power modes:

- Default mode corresponding to power configuration after reset.
- · CPU performance mode corresponding to optimized processing capability.
- Efficiency mode corresponding to optimized balance of current consumption and CPU performance.
- Low-current mode corresponding to lowest power consumption.

In addition, the power profiles includes a routine to select the optimal PLL settings for a given system clock and PLL input clock.

#### 7.14.5.2 Sleep mode

When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core.

#### 32-bit ARM Cortex-M0 microcontroller

In Sleep mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and may generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers, and internal buses.

#### 7.14.5.3 Deep-sleep mode

In Deep-sleep mode, the chip is in Sleep mode, and in addition all analog blocks are shut down except for the watchdog oscillator and the BOD circuit, which can be configured to remain running in Deep-sleep mode to allow a reset initiated by a timer or BOD event. Deep-sleep mode allows for additional power savings.

Six of the GPIO pins (see <u>Table 3</u>) serve as external wake-up pins to a dedicated start logic to wake up the chip from Deep-sleep mode.

The clock source should be switched to IRC before entering Deep-sleep mode unless the watchdog oscillator remains running in Deep-sleep mode. The IRC can be switched on and off glitch-free and provides a clean clock signal after start-up.

### 7.15 System control

#### 7.15.1 Start logic

The start logic connects external pins to corresponding interrupts in the NVIC. Each pin shown in <u>Table 3</u> as input to the start logic has an individual interrupt in the NVIC interrupt vector table. The start logic pins can serve as external interrupt pins when the chip is running. In addition, an input signal on the start logic pins can wake up the chip from Deep-sleep mode when all clocks are shut down.

The start logic must be configured in the system configuration block and in the NVIC before being used.

#### 7.15.2 Reset

Reset has four sources on the LPC1102/1104: the RESET pin, the Watchdog reset, Power-On Reset (POR), and the BrownOut Detection (BOD) circuit. In addition, there is an ARM software reset. The RESET pin is a Schmitt trigger input pin. Assertion of chip reset by any source, once the operating voltage attains a usable level, starts the IRC and initializes the flash controller.

A LOW-going pulse as short as 50 ns resets the part.

When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the boot block. At that point, all of the processor and peripheral registers have been initialized to predetermined values.

#### 7.15.3 Brownout detection

The LPC1102/1104 include up to four levels for monitoring the voltage on the  $V_{DD}$  pin. If this voltage falls below one of the three selected levels, the BOD asserts an interrupt signal to the NVIC. This signal can be enabled for interrupt in the Interrupt Enable Register in the NVIC in order to cause a CPU interrupt; if not, software can monitor the signal by reading a dedicated status register. Four additional threshold levels can be selected to cause a forced reset of the chip.

#### 32-bit ARM Cortex-M0 microcontroller

## 8. Limiting values

#### Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).[1]

| Symbol                 | Parameter                               | Conditions                                                            | Min                | Max  | Unit |
|------------------------|-----------------------------------------|-----------------------------------------------------------------------|--------------------|------|------|
| V <sub>DD</sub>        | supply voltage (core and external rail) |                                                                       | [2] -0.5           | +4.6 | V    |
| VI                     | input voltage                           | 5 V tolerant I/O pins; V <sub>DD</sub> $\geq$ 1.8 V                   | <u>[2][3]</u> –0.5 | +5.5 | V    |
|                        |                                         | $V_{DD} = 0 V$                                                        | -0.5               | +3.6 | V    |
| V <sub>IA</sub>        | analog input voltage                    | pin configured as analog input                                        | [2][4] -0.5        | +4.6 | V    |
| I <sub>DD</sub>        | supply current                          | per supply pin                                                        | <u>[5]</u>         | 100  | mA   |
| I <sub>SS</sub>        | ground current                          | per ground pin                                                        | <u>[5]</u>         | 100  | mA   |
| I <sub>latch</sub>     | I/O latch-up current                    | –(0.5V <sub>DD</sub> ) < V <sub>I</sub> <<br>(1.5V <sub>DD</sub> );   | -                  | 100  | mA   |
|                        |                                         | T <sub>j</sub> < 125 °C                                               |                    |      |      |
| T <sub>stg</sub>       | storage temperature                     | non-operating                                                         | <u>[6]</u> –65     | +150 | °C   |
| T <sub>j(max)</sub>    | maximum junction temperature            |                                                                       | -                  | 150  | °C   |
| P <sub>tot(pack)</sub> | total power dissipation (per package)   | based on package<br>heat transfer, not<br>device power<br>consumption | -                  | 1.5  | W    |
| V <sub>ESD</sub>       | electrostatic discharge voltage         | human body<br>model; all pins                                         | [7]                | 6500 | V    |

[1] The following applies to the limiting values:

a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.

b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.

c) The limiting values are stress ratings only. Operating the part at these values is not recommended and proper operation is not guaranteed. The conditions for functional operation are specified in <u>Table 5</u>.

[2] Maximum/minimum voltage above the maximum operating voltage (see <u>Table 5</u>) and below ground that can be applied for a short time (< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter lifetime of the device.

[3] Including voltage on outputs in 3-state mode.

[4] See <u>Table 6</u> for maximum operating voltage.

[5] The peak current is limited to 25 times the corresponding maximum current.

[6] The maximum non-operating storage temperature is different than the temperature for required shelf life which should be determined based on required shelf lifetime. Please refer to the JEDEC spec (J-STD-033B.1) for further details.

[7] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$  series resistor.

### 32-bit ARM Cortex-M0 microcontroller

## 9. Static characteristics

#### Table 5. Static characteristics

 $T_{amb} = -40 \ ^{\circ}C$  to +85  $^{\circ}C$ , unless otherwise specified.

| Symbol           | Parameter                               | Conditions                                                                                                                        |           | Min          | Typ <u>[1]</u> | Max             | Unit |
|------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------|--------------|----------------|-----------------|------|
| V <sub>DD</sub>  | supply voltage (core and external rail) |                                                                                                                                   |           | 1.8          | 3.3            | 3.6             | V    |
| I <sub>DD</sub>  | supply current                          | Active mode; code                                                                                                                 |           |              |                |                 |      |
|                  |                                         | while(1){}                                                                                                                        |           |              |                |                 |      |
|                  |                                         | executed from flash                                                                                                               |           |              |                |                 |      |
|                  |                                         | system clock = 12 MHz                                                                                                             | [2][3][4] | -            | 2              | -               | mA   |
|                  |                                         | $V_{DD} = 3.3 V$                                                                                                                  | [5][6]    |              |                |                 |      |
|                  |                                         | system clock = 50 MHz                                                                                                             | [2][3][5] | -            | 7              | -               | mA   |
|                  |                                         | V <sub>DD</sub> = 3.3 V                                                                                                           | [6][7]    |              |                |                 |      |
|                  |                                         | Sleep mode;                                                                                                                       | [2][3][4] | -            | 1              | -               | mA   |
|                  |                                         | system clock = 12 MHz                                                                                                             | [၁][၀]    |              |                |                 |      |
|                  |                                         | V <sub>DD</sub> = 3.3 V                                                                                                           |           |              |                |                 |      |
|                  |                                         | Deep-sleep mode;<br>V <sub>DD</sub> = 3.3 V                                                                                       | [2][3][8] | -            | 2              | -               | μΑ   |
| Standard po      | ort pins, RESET                         |                                                                                                                                   |           |              |                |                 |      |
| I <sub>IL</sub>  | LOW-level input current                 | $V_I = 0 V$ ; on-chip pull-up resistor disabled                                                                                   |           | -            | 0.5            | 10              | nA   |
| Ι <sub>Η</sub>   | HIGH-level input<br>current             | V <sub>I</sub> = V <sub>DD</sub> ; on-chip<br>pull-down resistor<br>disabled                                                      |           | -            | 0.5            | 10              | nA   |
| I <sub>OZ</sub>  | OFF-state output<br>current             | $V_O = 0 V; V_O = V_{DD};$<br>on-chip pull-up/down<br>resistors disabled                                                          |           | -            | 0.5            | 10              | nA   |
| VI               | input voltage                           | pin configured to provide a digital function;                                                                                     | [9]       | 0            | -              | 5.0             | V    |
|                  |                                         | $V_{DD} \ge 1.8 \text{ V}; 5 \text{ V}$ tolerant pins                                                                             |           |              |                |                 |      |
|                  |                                         | $V_{DD} = 0 V$                                                                                                                    |           | 0            | -              | 3.6             | V    |
| Vo               | output voltage                          | output active                                                                                                                     |           | 0            | -              | V <sub>DD</sub> | V    |
| V <sub>IH</sub>  | HIGH-level input voltage                |                                                                                                                                   |           | $0.7V_{DD}$  | -              | -               | V    |
| V <sub>IL</sub>  | LOW-level input voltage                 |                                                                                                                                   |           | -            | -              | $0.3V_{DD}$     | V    |
| V <sub>hys</sub> | hysteresis voltage                      |                                                                                                                                   |           | -            | 0.4            | -               | V    |
| V <sub>OH</sub>  | HIGH-level output voltage               | $\begin{array}{l} 2.5 \text{ V} \leq V_{DD} \leq 3.6 \text{ V}; \\ I_{OH} = -4 \text{ mA} \end{array} \label{eq:VDD}$             |           | $V_{DD}-0.4$ | -              | -               | V    |
|                  |                                         | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.5 \text{ V};$<br>$\text{I}_{\text{OH}} = -3 \text{ mA}$                               |           | $V_{DD}-0.4$ | -              | -               | V    |
| V <sub>OL</sub>  | LOW-level output voltage                | $\begin{array}{l} 2.5 \text{ V} \leq \text{V}_{\text{DD}} \leq 3.6 \text{ V}; \\ \text{I}_{\text{OL}} = 4 \text{ mA} \end{array}$ |           | -            | -              | 0.4             | V    |
|                  |                                         | $1.8 \text{ V} \le \text{V}_{\text{DD}} < 2.5 \text{ V};$<br>$\text{I}_{\text{OL}} = 3 \text{ mA}$                                |           | -            | -              | 0.4             | V    |

32-bit ARM Cortex-M0 microcontroller

### 9.1 BOD static characteristics

## Table 7. BOD static characteristics<sup>[1]</sup>

| $I_{amb} = 25 \ ^{\circ}C.$ |  |
|-----------------------------|--|
|-----------------------------|--|

| Symbol          | Parameter         | Conditions        | Min | Тур  | Мах | Unit |
|-----------------|-------------------|-------------------|-----|------|-----|------|
| V <sub>th</sub> | threshold voltage | interrupt level 1 |     |      |     |      |
|                 |                   | assertion         | -   | 2.22 | -   | V    |
|                 |                   | de-assertion      | -   | 2.35 | -   | V    |
|                 |                   | interrupt level 2 |     |      |     |      |
|                 |                   | assertion         | -   | 2.52 | -   | V    |
|                 |                   | de-assertion      | -   | 2.66 | -   | V    |
|                 |                   | interrupt level 3 |     |      |     |      |
|                 |                   | assertion         | -   | 2.80 | -   | V    |
|                 |                   | de-assertion      | -   | 2.90 | -   | V    |
|                 |                   | reset level 0     |     |      |     |      |
|                 |                   | assertion         | -   | 1.46 | -   | V    |
|                 |                   | de-assertion      | -   | 1.63 | -   | V    |
|                 |                   | reset level 1     |     |      |     |      |
|                 |                   | assertion         | -   | 2.06 | -   | V    |
|                 |                   | de-assertion      | -   | 2.15 | -   | V    |
|                 |                   | reset level 2     |     |      |     |      |
|                 |                   | assertion         | -   | 2.35 | -   | V    |
|                 |                   | de-assertion      | -   | 2.43 | -   | V    |
|                 |                   | reset level 3     |     |      |     |      |
|                 |                   | assertion         | -   | 2.63 | -   | V    |
|                 |                   | de-assertion      | -   | 2.71 | -   | V    |

[1] Interrupt levels are selected by writing the level value to the BOD control register BODCTRL, see *User manual UM10429*.

### 9.2 Power consumption

Power measurements in Active, Sleep, and Deep-sleep modes were performed under the following conditions (see *user manual UM10429*):

- All digital pins configured as GPIO with pull-up resistor disabled in the IOCONFIG block.
- GPIO pins configured as outputs using the GPIOnDIR registers.
- Write 0 to all GPIOnDATA registers to drive the outputs LOW.
- Write a 1 to bit 4 and bit 5 of the GPIO0DIR register at location 0x5000 8000 and a 0 to bit 4 and bit 5 of the GPIO0DATA register at location 0x5000 3FFC. This ensures that not-bonded out pins are in a well-defined state.

#### 32-bit ARM Cortex-M0 microcontroller





32-bit ARM Cortex-M0 microcontroller



## 9.3 CoreMark data

## 9.4 Electrical pin characteristics



#### 32-bit ARM Cortex-M0 microcontroller





LPC1102\_1104

### 32-bit ARM Cortex-M0 microcontroller



LPC1102\_1104

#### 32-bit ARM Cortex-M0 microcontroller



#### 32-bit ARM Cortex-M0 microcontroller

## **11. Application information**

### 11.1 ADC usage notes

The following guidelines show how to increase the performance of the ADC in a noisy environment beyond the ADC specifications listed in <u>Table 6</u>:

- The ADC input trace must be short and as close as possible to the LPC1102/1104 chip.
- The ADC input traces must be shielded from fast switching digital signals and noisy power supply lines.
- Because the ADC and the digital core share the same power supply, the power supply line must be adequately filtered.
- To improve the ADC performance in a very noisy environment, put the device in Sleep mode during the ADC conversion.

### 11.2 XTAL input

The input voltage to the on-chip oscillators is limited to 1.8 V. If the oscillator is driven by a clock in slave mode, it is recommended that the input be coupled through a capacitor with  $C_i = 100 \text{ pF}$ . To limit the input voltage to the specified range, choose an additional capacitor to ground  $C_g$  which attenuates the input voltage by a factor  $C_i/(C_i + C_g)$ . In slave mode, a minimum of 200 mV (RMS) is needed.



In slave mode the input clock signal should be coupled by means of a capacitor of 100 pF (<u>Figure 20</u>), with an amplitude between 200 mV (RMS) and 1000 mV (RMS). This corresponds to a square wave signal with a signal swing of between 280 mV and 1.4 V.

## 11.3 Standard I/O pad configuration

Figure 21 shows the possible pin modes for standard I/O pins with analog input function:

- Digital output driver
- Digital input: Pull-up enabled/disabled
- Digital input: Pull-down enabled/disabled
- Digital input: Repeater mode enabled/disabled
- Analog input

LPC1102 1104

#### 32-bit ARM Cortex-M0 microcontroller

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the

## 16. Contact information

product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

#### 32-bit ARM Cortex-M0 microcontroller

## 17. Contents

| 1        | General description 1                         |
|----------|-----------------------------------------------|
| 2        | Features and benefits 1                       |
| 3        | Applications 2                                |
| 4        | Ordering information 3                        |
| 4.1      | Ordering options                              |
| 5        | Block diagram 4                               |
| 6        | Pinning information                           |
| 6.1      | Pinning                                       |
| 6.2      | Pin description                               |
| 7        | Functional description 8                      |
| 7.1      | ARM Cortex-M0 processor 8                     |
| 7.2      | On-chip flash program memory 8                |
| 7.3      | On-chip SRAM                                  |
| 7.4      | Memory map 8                                  |
| 7.5      | Nested Vectored Interrupt Controller (NVIC) 9 |
| 7.5.1    | Features                                      |
| 7.5.2    | Interrupt sources                             |
| 7.6      | IOCONFIG block 10                             |
| 7.7      | Fast general purpose parallel I/O 10          |
| 7.7.1    | Features                                      |
| 7.8      | UART                                          |
| 7.0.1    | SPI parial I/O controllar 11                  |
| 7.9      |                                               |
| 7.9.1    | 10-bit ADC 11                                 |
| 7 10 1   | Features 11                                   |
| 7.11     | General purpose external event                |
|          | counter/timers                                |
| 7.11.1   | Features                                      |
| 7.12     | System tick timer 12                          |
| 7.13     | Windowed WatchDog Timer                       |
| 7.13.1   | Features                                      |
| 7.14     | Clocking and power control                    |
| 7.14.1   | Crystal oscillators                           |
| 7.14.1.1 | Internal RC oscillator 14                     |
| 7.14.1.2 | Watchdog oscillator 14                        |
| 7.14.2   | System PLL 14                                 |
| 7.14.3   |                                               |
| 7.14.4   | Wake-up process                               |
| 7.14.5   | Power control 15                              |
| 7 14 5 2 | Sleen mode 15                                 |
| 7 14 5 3 | Deen-sleen mode 16                            |
| 7 15     | System control 16                             |
| 7.15.1   | Start logic                                   |
| 7.15.2   | Reset                                         |
| 7.15.3   | Brownout detection                            |
|          | -                                             |

| 7.15.4<br>7.15.5<br>7.15.6<br>7.15.7<br>7.16<br><b>8</b> | Code security (Code Read Protection - CRP)APB interface.AHBLiteExternal interrupt inputs.Emulation and debuggingLimiting values | 17<br>17<br>17<br>17<br>17<br>17<br><b>18</b> |
|----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| 9                                                        | Static characteristics                                                                                                          | 19                                            |
| 9.1                                                      | BOD static characteristics                                                                                                      | 23                                            |
| 9.2                                                      | Power consumption                                                                                                               | 23                                            |
| 9.3                                                      | CoreMark data                                                                                                                   | 26                                            |
| 9.4                                                      | Electrical pin characteristics                                                                                                  | 26                                            |
| 10                                                       | Dynamic characteristics                                                                                                         | 29                                            |
| 10.1                                                     | Power-up ramp conditions                                                                                                        | 29                                            |
| 10.2                                                     | Flash memory                                                                                                                    | 29                                            |
| 10.3                                                     | External clock                                                                                                                  | 30                                            |
| 10.4                                                     | Internal oscillators                                                                                                            | 31                                            |
| 10.5                                                     |                                                                                                                                 | 32                                            |
| 10.6                                                     | SPI interfaces.                                                                                                                 | 32                                            |
| 11                                                       | Application information                                                                                                         | 35                                            |
| 11.1                                                     | ADC usage notes                                                                                                                 | 35                                            |
| 11.2                                                     | XTAL input                                                                                                                      | 35                                            |
| 11.3                                                     | Standard I/O pad configuration                                                                                                  | 30                                            |
| 11.4                                                     | ADC effective input impedance                                                                                                   | 37                                            |
| 12                                                       | Package outline                                                                                                                 | 38                                            |
| 12                                                       | Abbroviations                                                                                                                   | 20                                            |
| 13                                                       |                                                                                                                                 | 39                                            |
| 14                                                       | Revision history                                                                                                                | 40                                            |
| 15                                                       |                                                                                                                                 | 41                                            |
| 15.1                                                     | Data sneet status                                                                                                               | 41                                            |
| 15.2                                                     |                                                                                                                                 | 41<br>∕/1                                     |
| 15.5                                                     | Trademarks                                                                                                                      | 41                                            |
| 16                                                       | Contact information                                                                                                             | 12                                            |
| 10                                                       |                                                                                                                                 | 42                                            |
| 17                                                       | Contents                                                                                                                        | 43                                            |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2013.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 26 September 2013 Document identifier: LPC1102\_1104