

Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Active                                                                       |
|----------------------------|------------------------------------------------------------------------------|
| Core Processor             | F <sup>2</sup> MC-16LX                                                       |
| Core Size                  | 16-Bit                                                                       |
| Speed                      | 16MHz                                                                        |
| Connectivity               | CANbus, SCI, UART/USART                                                      |
| Peripherals                | POR, WDT                                                                     |
| Number of I/O              | 34                                                                           |
| Program Memory Size        | 64KB (64K x 8)                                                               |
| Program Memory Type        | Mask ROM                                                                     |
| EEPROM Size                |                                                                              |
| RAM Size                   | 2K x 8                                                                       |
| Voltage - Supply (Vcc/Vdd) | 3.5V ~ 5.5V                                                                  |
| Data Converters            | A/D 8x8/10b                                                                  |
| Oscillator Type            | External                                                                     |
| Operating Temperature      | -40°C ~ 105°C (TA)                                                           |
| Mounting Type              | Surface Mount                                                                |
| Package / Case             | 48-LQFP                                                                      |
| Supplier Device Package    | 48-LQFP (7x7)                                                                |
| Purchase URL               | https://www.e-xfl.com/product-detail/infineon-technologies/mb90387pmt-gs-185 |
|                            |                                                                              |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong

# 16-bit Microcontrollers F<sup>2</sup>MC-16LX MB90385 Series

MB90385 series devices are general-purpose high-performance 16-bit micro controllers designed for process control of consumer products, which require high-speed real-time processing. The devices of this series have the built-in full-CAN interface.

The system, inheriting the architecture of F<sup>2</sup>MC family, employs additional instruction ready for high-level languages, expanded addressing mode, enhanced multiply-divide instructions, and enriched bit-processing instructions. Furthermore, employment of 32-bit accumulator achieves processing of long-word data (32 bits).

The peripheral resources of MB90385 series include the following:

8/10-bit A/D converter, UART (SCI), 8/16-bit PPG timer, 16-bit input-output timer (16-bit free-run timer, input capture 0, 1, 2, 3 (ICU)), and CAN controller.

#### Features

#### Clock

- Built-in PLL clock frequency multiplication circuit
- Selection of machine clocks (PLL clocks) is allowed among frequency division by two on oscillation clock, and multiplication of 1 to 4 times of oscillation clock (for 4-MHz oscillation clock, 4 MHz to 16 MHz).
- Operation by sub-clock (8.192 kHz) is allowed. (MB90387, MB90F387)
- Minimum execution time of instruction: 62.5 ns (when operating with 4-MHz oscillation clock, and 4-time multiplied PLL clock).

#### 16 Mbyte CPU memory Space

24-bit internal addressing

#### Instruction System Best Suited to Controller

- Wide choice of data types (bit, byte, word, and long word)
- Wide choice of addressing modes (23 types)
- Enhanced multiply-divide instructions and RETI instructions
- Enhanced high-precision computing with 32-bit accumulator

# Instruction System Compatible with High-level Language (C language) and Multitask

- Employing system stack pointer
- Enhanced various pointer indirect instructions
- Barrel shift instructions

#### **Increased Processing Speed**

4-byte instruction queue

# Powerful Interrupt Function with 8 Levels and 34 Factors

#### Automatic Data Transfer Function Independent of CPU

Expanded intelligent I/O service function (EI<sup>2</sup> OS): Maximum of 16 channels

#### Low Power Consumption (standby) Mode

■ Sleep mode (a mode that halts CPU operating clock)

- Time-base timer mode (a mode that operates oscillation clock, sub clock, time-base timer and watch timer only)
- Watch mode (a mode that operates sub clock and watch timer only)
- Stop mode (a mode that stops oscillation clock and sub clock)
- CPU blocking operation mode

#### Process

CMOS technology

#### I/O Port

General-purpose input/output port (CMOS output):

MB90387, MB90F387: 34 ports (including 4 high-current output ports) MB90387S, MB90F387S: 36 ports (including 4 high-current output ports)

#### Timer

- Time-base timer, watch timer, watchdog timer: 1 channel
- 8/16-bit PPG timer: 8-bit x 4 channels, or 16-bit x 2 channels
- 16-bit reload timer: 2 channels
- 16-bit input/output timer
- 16-bit free run timer: 1 channel
- □ 16-bit input capture: (ICU): 4 channels

Interrupt request is issued upon latching a count value of 16bit free run timer by detection of an edge on pin input.

#### CAN Controller: 1 channel

- Compliant with Ver2.0A and Ver2.0B CAN specifications
- 8 built-in message buffers
- Transmission rate of 10 kbps to 1 Mbps (by 16 MHz machine clock)
- CAN wake-up

**198 Champion Court** 

#### UART (SCI): 1 channel

- Equipped with full-duplex double buffer
- Clock-asynchronous or clock-synchronous serial transmission is available.

### Cypress Semiconductor Corporation

Document Number: 002-07765 Rev. \*A

San Jose, CA 95134-1709
408-943-2600
Revised February 5, 2018

# 5. Pin Description

| Pin No.  | Pin Name     | Circuit<br>Type | Function                                                                                                    |  |  |  |
|----------|--------------|-----------------|-------------------------------------------------------------------------------------------------------------|--|--|--|
| 1        | AVcc         | -               | Vcc power input pin for A/D converter.                                                                      |  |  |  |
| 2        | AVR          | -               | Power (Vref+) input pin for A/D converter. Use as input for Vcc or lower.                                   |  |  |  |
| 3 to 10  | P50 to P57   | Е               | General-purpose input/output ports.                                                                         |  |  |  |
|          | AN0 to AN7   |                 | Functions as analog input pins for A/D converter. Valid when analog input setting is "enabled."             |  |  |  |
| 11       | P37          | D               | General-purpose input/output port.                                                                          |  |  |  |
|          | ADTG         |                 | Function as an external trigger input pin for A/D converter. Use the pin by setting as input port.          |  |  |  |
| 12       | P20          | D               | General-purpose input/output port.                                                                          |  |  |  |
|          | TIN0         |                 | Function as an event input pin for reload timer 0. Use the pin by setting as input port.                    |  |  |  |
| 13       | P21          | D               | General-purpose input/output port.                                                                          |  |  |  |
|          | TOT0         |                 | Function as an event output pin for reload timer 0. Valid only when output setting is "enabled."            |  |  |  |
| 14       | P22          | D               | General-purpose input/output port.                                                                          |  |  |  |
|          | TIN1         |                 | Function as an event input pin for reload timer 1. Use the pin by setting as input port.                    |  |  |  |
| 15       | P23          | D               | General-purpose input/output port.                                                                          |  |  |  |
|          | TOT1         |                 | Function as an event output pin for reload timer 1. Valid only when output setting is "enabled."            |  |  |  |
| 16 to 19 | P24 to P27   | D               | General-purpose input/output ports.                                                                         |  |  |  |
|          | INT4 to INT7 |                 | Functions as external interrupt input pins. Use the pins by setting as input port.                          |  |  |  |
| 20       | MD2          | F               | Input pin for specifying operation mode. Connect directly to Vss.                                           |  |  |  |
| 21       | MD1          | С               | Input pin for specifying operation mode. Connect directly to Vcc.                                           |  |  |  |
| 22       | MD0          | С               | Input pin for specifying operation mode. Connect directly to Vcc.                                           |  |  |  |
| 23       | RST          | В               | External reset input pin.                                                                                   |  |  |  |
| 24       | Vcc          | -               | Power source (5 V) input pin.                                                                               |  |  |  |
| 25       | Vss          | -               | Power source (0 V) input pin.                                                                               |  |  |  |
| 26       | С            | -               | Capacitor pin for stabilizing power source. Connect a ceramic capacitor of approximately 0.1 $\mu\text{F}.$ |  |  |  |
| 27       | X0           | А               | Pin for high-rate oscillation.                                                                              |  |  |  |
| 28       | X1           | А               | Pin for high-rate oscillation.                                                                              |  |  |  |
| 29 to 32 | P10 to P13   | D               | General-purpose input/output ports.                                                                         |  |  |  |
|          | IN0 to IN3   |                 | Functions as trigger input pins of input capture ch.0 to ch.3. Use the pins by setting as input ports.      |  |  |  |
| 33 to 36 | P14 to P17   | G               | General-purpose input/output ports. High-current output ports.                                              |  |  |  |
|          | PPG0 to PPG3 |                 | Functions as output pins of PPG timers 01 and 23. Valid when output setting is "enabled."                   |  |  |  |
| 37       | P40          | D               | General-purpose input/output port.                                                                          |  |  |  |
|          | SIN1         |                 | Serial data input pin for UART. Use the pin by setting as input port.                                       |  |  |  |
| 38       | P41          | D               | General-purpose input/output port.                                                                          |  |  |  |
|          | SCK1         |                 | Serial clock input pin for UART. Valid only when serial clock input/output setting on UART is "enabled."    |  |  |  |



### 7. Handling Devices

#### Do Not Exceed Maximum Rating (preventing "latch up")

- On a CMOS IC, latch-up may occur when applying a voltage higher than Vcc or a voltage lower than Vss to input or output pin, which has no middle or high withstand voltage. Latch-up may also occur when a voltage exceeding maximum rating is applied across Vcc pin and Vss pin.
- Latch-up causes drastic increase of power current, which may lead to destruction of elements by heat. Extreme caution must be taken not to exceed maximum rating.
- When turning on and off analog power source, take extra care not to apply an analog power voltages (AVcc and AVR) and analog input voltage that are higher than digital power voltage (Vcc).

#### Handling Unused Pins

Leaving unused input pins open may cause permanent destruction by malfunction or latch-up. Apply pull-up or pull-down process to the unused pins using resistors of 2 kΩ or higher. Leave unused input/output pins open under output status, or process as input pins if they are under input status.

#### **Using External Clock**

■ When using an external clock, drive only X0 pin and leave X1 pin open. An example of using an external clock is shown below.



#### Notes When Using No Sub Clock

■ If an oscillator is not connected to X0A and X1A pin, apply pull-down resistor to X0A pin and leave X1A pin open.

#### About Power Supply Pins

- If two or more Vcc and Vss pins exist, the pins that should be at the same potential are connected to each other inside the device. For reducing unwanted emissions and preventing malfunction of strobe signals caused by increase of ground level, however, be sure to connect the Vcc and Vss pins to the power source and the ground externally.
- Pay attention to connect a power supply to Vcc and Vss of MB90385 series device in a lowest-possible impedance.
- Near pins of MB90385 series device, connecting a bypass capacitor is recommended at 0.1 µF across Vcc pin and Vss pin.

#### **Crystal Oscillator Circuit**

- Noises around X0 and X1 pins cause malfunctions on a MB90385 series device. Design a print circuit so that X0 and X1 pins, an crystal oscillator (or a ceramic oscillator), and bypass capacitor to the ground become as close as possible to each other. Furthermore, avoid wires to X0 and X1 pins crossing each other as much as possible.
- Print circuit designing that surrounds X0 and X1 pins with grounding wires, which ensures stable operation, is strongly recommended.

#### Caution on Operations during PLL Clock Mode

If the PLL clock mode is selected, the microcontroller attempt to be working with the self-oscillating circuit even when there is no external oscillator or external clock input is stopped. Performance of this operation, however, cannot be guaranteed.

#### Sequence of Turning on Power of A/D Converter and Applying Analog Input

- Be sure to turn on digital power (Vcc) before applying signals to the A/D converter and applying analog input signals (AN0 to AN7 pins).
- Be sure to turn off the power of A/D converter and analog input before turning off the digital power source.
- Be sure not to apply AVR exceeding AVcc when turning on and off. (No problems occur if analog and digital power is turned on and off simultaneously.)

#### Handling Pins When A/D Converter is Not Used

■ If the A/D converter is not used, connect the pins under the following conditions: "AVcc=AVR=Vcc," and "AVss=Vss"

#### Note on Turning on Power

For preventing malfunctions on built-in step-down circuit, maintain a minimum of 50 μs of voltage rising time (between 0.2 V and 2.7V) when turning on the power.

#### Stabilization of Supply Voltage

■ A sudden change in the supply voltage may cause the device to malfunction even within the specified Vcc supply voltage operating range. Therefore, the Vcc supply voltage should be stabilized.

For reference, the supply voltage should be controlled so that Vcc ripple variations (peak-to-peak values) at commercial frequencies (50 Hz / 60 Hz) fall below 10% of the standard Vcc supply voltage and the coefficient of fluctuation does not exceed 0.1 V/ms at instantaneous power switching.

# 10. I/O Map

| Address                  | Register<br>Abbreviation | Register                                                    | Read/<br>Write | Resource                  | Initial Value |
|--------------------------|--------------------------|-------------------------------------------------------------|----------------|---------------------------|---------------|
| 00000н                   |                          | (Reserve                                                    | ed area) *     |                           |               |
| 000001н                  | PDR1                     | Port 1 data register                                        | R/W            | Port 1                    | XXXXXXXXB     |
| 000002н                  | PDR2                     | Port 2 data register                                        | R/W            | Port 2                    | XXXXXXXXB     |
| 00003н                   | PDR3                     | Port 3 data register                                        | R/W            | Port 3                    | XXXXXXXXB     |
| 000004н                  | PDR4                     | Port 4 data register                                        | R/W            | Port 4                    | XXXXXXXXB     |
| 000005н                  | PDR5                     | Port 5 data register                                        | R/W            | Port 5                    | XXXXXXXXB     |
| 000006н<br>to<br>000010н |                          | (Reserve                                                    | ed area) *     |                           |               |
| 000011н                  | DDR1                     | Port 1 direction data register                              | R/W            | Port 1                    | 0000000в      |
| 000012н                  | DDR2                     | Port 2 direction data register                              | R/W            | Port 2                    | 0000000в      |
| 000013н                  | DDR3                     | Port 3 direction data register                              | R/W            | Port 3                    | 000Х0000в     |
| 000014н                  | DDR4                     | Port 4 direction data register                              | R/W            | Port 4                    | ХХХ00000в     |
| 000015н                  | DDR5                     | Port 5 direction data register                              | R/W            | Port 5                    | 0000000в      |
| 000016н<br>to<br>00001Ан |                          | (Reserve                                                    | ed area) *     |                           |               |
| 00001Bн                  | ADER                     | Analog input permission register                            | R/W            | 8/10-bit A/D<br>converter | 11111111в     |
| 00001Cнto<br>000025н     |                          | (Reserve                                                    | ed area) *     |                           |               |
| 000026н                  | SMR1                     | Serial mode register 1                                      | R/W            | UART1                     | 0000000в      |
| 000027н                  | SCR1                     | Serial control register 1                                   | R/W, W         |                           | 00000100в     |
| 000028н                  | SIDR1/<br>SODR1          | Serial input data register 1/ Serial output data register 1 | R, W           |                           | XXXXXXXXB     |
| 000029н                  | SSR1                     | Serial status data register 1                               | R, R/W         |                           | 00001000в     |
| 00002Ан                  |                          | (Reserve                                                    | ed area) *     |                           |               |
| 00002Вн                  | CDCR1                    | Communication prescaler control register 1                  | R/W            | UART1                     | 0ХХХ0000в     |
| 00002Cнto<br>00002Fн     |                          | (Reserve                                                    | ed area) *     |                           | ·             |
| 000030н                  | ENIR                     | DTP/External interrupt permission register                  | R/W            | DTP/External<br>interrupt | 0000000в      |
| 000031н                  | EIRR                     | DTP/External interrupt permission register                  | R/W            |                           | XXXXXXXXB     |
| 000032н                  | ELVR                     | Detection level setting register                            | R/W            | 1                         | 0000000в      |
| 000033н                  |                          |                                                             | R/W            | 1                         | 0000000в      |
| 000034н                  | ADCS                     | A/D control status register                                 | R/W            | 8/10-bit A/D              | 0000000в      |
| 000035н                  |                          |                                                             | R/W, W         | converter                 | 0000000в      |
| 000036н                  | ADCR                     | A/D data register                                           | W, R           | 1                         | XXXXXXXXB     |
| 000037н                  |                          |                                                             | R              | 1                         | 00101XXXв     |

| Address                  | Register<br>Abbreviation | Register                           | Read/<br>Write | Resource       | Initial Value                                    |
|--------------------------|--------------------------|------------------------------------|----------------|----------------|--------------------------------------------------|
| 003С38н,<br>003С39н      | DLCR4                    | DLC register 4                     | R/W            | CAN controller | XXXXXXXXB,<br>XXXXXXXB                           |
| 003С3Ан,<br>003С3Вн      | DLCR5                    | DLC register 5                     | R/W            |                | XXXXXXXXB,<br>XXXXXXXB                           |
| 003C3Cн,<br>003C3Dн      | DLCR6                    | DLC register 6                     | R/W            |                | XXXXXXXXB,<br>XXXXXXXB                           |
| 003C3Eн,<br>003C3Fн      | DLCR7                    | DLC register 7                     | R/W            |                | XXXXXXXXB,<br>XXXXXXXB                           |
| 003C40н<br>to<br>003C47н | DTR0                     | Data register 0                    | R/W            |                | XXXXXXXXB<br>to<br>XXXXXXXXB                     |
| 003C48н<br>to<br>003C4Fн | DTR1                     | Data register 1                    | R/W            |                | XXXXXXXXB<br>to<br>XXXXXXXXB                     |
| 003C50н<br>to<br>003C57н | DTR2                     | Data register 2                    | R/W            | -              | XXXXXXXXB<br>to<br>XXXXXXXB                      |
| 003C58н<br>to<br>003C5Fн | DTR3                     | Data register 3                    | R/W            |                | XXXXXXXXB<br>to<br>XXXXXXXXB                     |
| 003C60н<br>to<br>003C67н | DTR4                     | Data register 4                    | R/W            |                | XXXXXXXXB<br>to<br>XXXXXXXXB                     |
| 003C68н<br>to<br>003C6Fн | DTR5                     | Data register 5                    | R/W            |                | XXXXXXXXB<br>to<br>XXXXXXXXB                     |
| 003C70н<br>to<br>003C77н | DTR6                     | Data register 6                    | R/W            |                | XXXXXXXXB<br>to<br>XXXXXXXXB                     |
| 003C78н<br>to<br>003C7Fн | DTR7                     | Data register 7                    | R/W            |                | XXXXXXXXB<br>to<br>XXXXXXXXB                     |
| 003C80н<br>to<br>003CFFн |                          | (Rese                              | rved area) *   |                |                                                  |
| 003D00н,<br>003D01н      | CSR                      | Control status register            | R/W, R         | CAN controller | 0XXXX001в,<br>00XXX000в                          |
| 003D02н                  | LEIR                     | Last event display register        | R/W            |                | 000XX000 <sub>B</sub>                            |
| 003D03н                  |                          | (Rese                              | rved area) *   |                |                                                  |
| 003D04н,<br>003D05н      | RTEC                     | Send/receive error counter         | R              | CAN controller | 0000000в,<br>0000000в                            |
| 003D06н,<br>003D07н      | BTR                      | Bit timing register                | R/W            |                | 11111111 <sub>в</sub> ,<br>Х1111111 <sub>в</sub> |
| 003D08н                  | IDER                     | IDE register                       | R/W            |                | XXXXXXXXB                                        |
| 003D09н                  |                          | (Rese                              | rved area) *   |                |                                                  |
| 003D0Aн                  | TRTRR                    | Send RTR register                  | R/W            | CAN controller | 0000000в                                         |
| 003D0Bн                  |                          | (Rese                              | rved area) *   |                |                                                  |
| 003D0CH                  | RFWTR                    | Remote frame receive wait register | R/W            | CAN controller | XXXXXXXXB                                        |

#### Port 4 Pins Block Diagram



#### **Port 4 Registers**

- Port 4 registers include port 4 data register (PDR4) and port 4 direction register (DDR4).
- The bits configuring the register correspond to port 4 pins on a one-to-one basis.

#### **Relation between Port 4 Registers and Pins**

| Port Name | Bits of Register and Corresponding Pins |   |   |   |      |      |      |      |      |
|-----------|-----------------------------------------|---|---|---|------|------|------|------|------|
| Port 4    | PDR4, DDR4                              | - | - | - | bit4 | bit3 | bit2 | bit1 | bit0 |
|           | Corresponding pins                      | - | - | - | P44  | P43  | P42  | P41  | P40  |

#### 12.3 Watchdog Timer

The watchdog timer is a 2-bit counter that uses time-base timer or watch timer as count clock. If the counter is not cleared within an interval time, CPU is reset.

#### Watchdog Timer Functions

- The watchdog timer is a timer counter that prevents runaway of a program. Once a watchdog timer is activated, the counter of watchdog timer must always be cleared within a specified time of interval. If specified interval time elapses without clearing the counter of a watchdog timer, CPU resetting occurs. This is the function of a watchdog timer.
- The interval time of a watchdog timer is determined by a clock cycle, which is input as a count clock. Watchdog resetting occurs between a minimum time and a maximum time specified.
- The output target of a clock source is specified by the watchdog clock selection bit (WTC: WDCS) in the watch timer control register.
- Interval time of a watchdog timer is specified by the time-base timer output selection bit / watch timer output selection bit (WDTC: WT1, WT0) in the watchdog timer control register.

| Min                  | Мах                  | Clock Cycle                                  | Min                 | Max                 | Clock Cycle                                  |
|----------------------|----------------------|----------------------------------------------|---------------------|---------------------|----------------------------------------------|
| Approx. 3.58 ms      | Approx. 4.61 ms      | (2 <sup>14</sup> ±2 <sup>11</sup> )<br>/HCLK | Approx. 0.457 s     | Approx. 0.576 s     | (2 <sup>12</sup> ±2 <sup>9</sup> )<br>/SCLK  |
| Approx. 14.33 ms     | Approx. 18.3 ms      | (2 <sup>16</sup> ±2 <sup>13</sup> )<br>/HCLK | Approx. 3.584 s     | Approx. 4.608 s     | (2 <sup>15</sup> ±2 <sup>12</sup> )<br>/SCLK |
| Approx. 57.23 ms     | Approx. 73.73 ms     | (2 <sup>18</sup> ±2 <sup>15</sup> )<br>/HCLK | Approx. 7.168 s     | Approx. 9.216 s     | (2 <sup>16</sup> ±2 <sup>13</sup> )<br>/SCLK |
| Approx.<br>458.75 ms | Approx.<br>589.82 ms | (2 <sup>21</sup> ±2 <sup>18</sup> )<br>/HCLK | Approx.<br>14.336 s | Approx.<br>18.432 s | (2 <sup>17</sup> ±2 <sup>14</sup> )<br>/SCLK |

#### Interval Timer of Watchdog Timer

HCLK: Oscillation clock (4 MHz), CSCLK: Sub clock (8.192 kHz)

#### Notes:

- If the time-base timer is cleared when watchdog timer count clock is used as time base timer output (carry-over signal), watchdog reset time may become longer.
- When using the sub clock as machine clock, be sure to specify watchdog timer clock source selection bit (WDCS) in watch timer control register (WTC) at "0," selecting output of watch timer.

#### Watchdog timer control register(WDTC) Watch timer control register (WTC) WRST ERST SRST WTE WT1 WT0 PONR \_\_\_\_ WDCS Watchdog timer 2, Activate Reset occurs \_ Counter Watchdog Shift to sleep mode -----2-bit Internal reset Count clock reset clear control Shift to time-base counter - 6 generation generation selector circuit timer mode circuit circuit Shift to watch mode Clear Shift to stop mode 4 4 Time-base timer counter Main clock $\times 2^2$ × 28 × 29 × 210 × 211 × 2<sup>12</sup> × 2<sup>13</sup> × 2<sup>14</sup> $\times 2^1$ × 215 × 216 × 2<sup>17</sup> $\times 2^{18}$ (dividing HCLK by 2) Watch counter Sub clock $\times 2^2$ × 2<sup>5</sup> $\times 2^{6}$ × 2<sup>8</sup> × 2<sup>9</sup> × 2<sup>10</sup> × 2<sup>11</sup> × 2<sup>12</sup> × 2<sup>13</sup> × 2<sup>14</sup> × 2<sup>15</sup> $\times 2^{1}$ $\times 2^7$ . SCLK HCLK: Oscillation clock SCLK: Sub clock

#### Watchdog Timer Block Diagram

#### 12.5 16-bit Reload Timer

The 16-bit reload timer has the following functions:

- Count clock is selectable among 3 internal clocks and external event clock.
- Activation trigger is selectable between software trigger and external trigger.
- Generation of CPU interrupt is allowed upon occurrence of underflow on 16-bit timer register. Available as an interval timer using the interrupt function.
- When underflow of 16-bit timer register (TMR) occurs, one of two reload modes is selectable between one-shot mode that halts counting operation of TMR, and reload mode that reloads 16-bit reload register value to TMR, continuing TMR counting operation.
- The 16-bit reload timer is ready for expanded intelligent I/O service (El<sup>2</sup>OS).
- MB90385 series device has 2 channels of built-in 16-bit reload timer.

#### **Operation Mode of 16-bit Reload Timer**

| Count Clock         | Activation Trigger                 | Operation upon Underflow   |
|---------------------|------------------------------------|----------------------------|
| Internal clock mode | Software trigger, external trigger | One-shot mode, reload mode |
| Event count mode    | Software trigger                   | One-shot mode, reload mode |

#### Internal Clock Mode

- The 16-bit reload timer is set to internal clock mode, by setting count clock selection bit (TMCSR: CSL1, CSL0) to "00<sub>B</sub>", "01<sub>B</sub>", "10<sub>B</sub>".
- In the internal clock mode, the counter decrements in synchronization with the internal clock.
- Three types of count clock cycles are selectable by count clock selection bit (TMCSR: CSL1, CSL0) in timer control status register.
- Edge detection of software trigger or external trigger is specified as an activation trigger.

#### 12.7 8/16-bit PPG Timer Outline

The 8/16-bit PPG timer is a 2-channel reload timer module (PPG0 and PPG1) that allows outputting pulses of arbitrary cycle and duty cycle. Combination of the two channels allows selection among the following operations:

- 8-bit PPG output 2-channel independent operation mode
- 16-bit PPG output operation mode
- 8-bit and 8-bit PPG output operation mode

MB90385 series device has two 8/16-bit built-in PPG timers. This section describes functions of PPG0/1. PPG2/3 have the same functions as those of PPG0/1.

#### Functions of 8/16-bit PPG Timer

The 8/16-bit PPG timer is composed of four 8-bit reload register (PRLH0/PRLL0, PRLH1/PRLL1) and two PPG down counters (PCNT0, PCNT1).

- Widths of "H" and "L" in output pulse are specifiable independently. Cycle and duty factor of output pulse is specifiable arbitrarily.
- Count clock is selectable among 6 internal clocks.
- The timer is usable as an interval timer, by generating interrupt requests for each interval.
- The time is usable as a D/A converter, with an external circuit.

8/16-bit PPG Timer 1 Block Diagram



#### 12.13 Address Matching Detection Function Outline

The address matching detection function checks if an address of an instruction to be processed next to a currently-processed instruction is identical with an address specified in the detection address register. If the addresses match with each other, an instruction to be processed next in program is forcibly replaced with INT9 instruction, and process branches to the interrupt process program. Using INT9 interrupt, this function is available for correcting program by batch processing.

#### Address Matching Detection Function Outline

- An address of an instruction to be processed next to a currently-processed instruction of the program is always retained in an address latch via internal data bus. By the address matching detection function, the address value retained in the address latch is always compared with an address specified in detection address setting register. If the compared address values match with each other, an instruction to be processed next by CPU is forcibly replaced with INT9 instruction, and an interrupt process program is executed.
- Two detection address setting registers are provided (PADR0 and PADR1), and each register is provided with interrupt permission bit. Generation of interrupt, which is caused by address matching between the address retained in address latch and the address specified in address setting register, is permitted and prohibited on a register-by-register basis.

#### Address Matching Detection Function Block Diagram



Address latch

Retains address value output to internal data bus.

- Address detection control register (PACSR) Specifies if interrupt is permitted or prohibited when addresses match with each other.
- Detection address setting (PADR0, PADR1) Specifies addresses to be compared with values in address latch.

#### **13.3 DC Characteristics**

|                             |        |                               | (****                                                                           | - 5.0 V±107 | Value    | 1V35 – 0.0 V | , 14 – | –40 °C to +105 |
|-----------------------------|--------|-------------------------------|---------------------------------------------------------------------------------|-------------|----------|--------------|--------|----------------|
| Parameter                   | Symbol | Pin Name                      | Conditions                                                                      | Min         |          | Max          | Unit   | Remarks        |
| "H" level<br>input          | Vins   | CMOS hysteresis<br>input pin  | _                                                                               | 0.8 Vcc     | Тур<br>— | Vcc + 0.3    | V      |                |
| voltage                     | Vінм   | MD input pin                  | _                                                                               | Vcc - 0.3   | _        | Vcc + 0.3    | V      |                |
| "L" level<br>input          | Vils   | CMOS hysteresis<br>input pin  | _                                                                               | Vss - 0.3   | _        | 0.2 Vcc      | V      |                |
| voltage                     | Vilm   | MD input pin                  | —                                                                               | Vss - 0.3   | —        | Vss + 0.3    | V      |                |
| "H" level<br>output         | Vон1   | Pins other than<br>P14 to P17 | Vcc = 4.5 V,<br>Іон = -4.0 mA                                                   | Vcc - 0.5   | _        | —            | V      |                |
| voltage                     | Vон2   | P14 to P17                    | Vcc = 4.5 V,<br>Іон = -14.0 mA                                                  | Vcc - 0.5   | _        | —            | V      |                |
| "L" level<br>output         | Vol1   | Pins other than<br>P14 to P17 | $V_{CC} = 4.5 V,$<br>$I_{OL} = 4.0 mA$                                          | —           | _        | 0.4          | V      |                |
| voltage                     | Vol2   | P14 to P17                    | Vcc = 4.5 V,<br>IoL = 20.0 mA                                                   | —           | —        | 0.4          | V      |                |
| Input leak<br>current       | lι∟    | All input pins                | Vcc = 5.5 V,<br>Vss < Vi < Vcc                                                  | -5          | _        | +5           | μA     |                |
| Power<br>supply<br>current* | Icc    | Vcc                           | Vcc = 5.0 V,<br>Internally operating at<br>16 MHz, normal operation.            | —           | 25       | 30           | mA     |                |
|                             |        |                               | Vcc = 5.0 V,<br>Internally operating at<br>16 MHz, writing on<br>Flash memory.  | _           | 45       | 50           | mA     | MB90F387/S     |
|                             |        |                               | Vcc = 5.0 V,<br>Internally operating at<br>16 MHz, deleting on<br>Flash memory. | _           | 45       | 50           | mA     | MB90F387/S     |
|                             | lccs   |                               | Vcc = 5.0 V,<br>Internally operating at<br>16 MHz, sleeping.                    | _           | 8        | 12           | mA     |                |
|                             | Icts   |                               | Vcc = 5.0 V,<br>Internally operating at<br>2 MHz, transition from main          | —           | 0.75     | 1.0          | mA     | MB90F387/S     |
|                             |        |                               | clock mode, in time-base timer<br>mode.                                         |             | 0.2      | 0.35         |        | MB90387/S      |

#### (Vcc = 5.0 V±10%, Vss = AVss = 0.0 V, T<sub>A</sub> = -40 °C to +105 °C)

Rating values of alternating current is defined by the measurement reference voltage values shown below:



#### 13.4.2 Reset Input Timing

| Parameter        | Symbol        | Pin Name | Value                                                                          | Value |      |                                                                                                |  |
|------------------|---------------|----------|--------------------------------------------------------------------------------|-------|------|------------------------------------------------------------------------------------------------|--|
| Falameter        | Symbol        |          | Min                                                                            | Мах   | Unit | Remarks                                                                                        |  |
| Reset input time | <b>t</b> RSTL | RST      | 16 tce*3                                                                       | -     | ns   | Normal operation                                                                               |  |
|                  |               |          | Oscillation time of oscillator <sup>*1</sup> + $100 \ \mu s$ + $16 \ tcP^{*3}$ | -     |      | In sub clock <sup>*2</sup> , sub<br>sleep <sup>*2</sup> , watch <sup>*2</sup> and<br>stop mode |  |
|                  |               |          | 100                                                                            | _     | μS   | In timebase timer                                                                              |  |

\*1: Oscillation time of oscillator is time that the amplitude reached the 90%. In the crystal oscillator, the oscillation time is between several ms to tens of ms. In ceramic oscillator, the oscillation time is between hundreds of μs to several ms. In the external clock, the oscillation time is 0 ms.

\*2: Except for MB90F387S and MB90387S.

\*3: Refer to "(1) Clock timing" ratings for tcp (internal operation clock cycle time).





#### 13.4.6 Trigger Input Timing

(Vcc = 4.5 V to 5.5 V, Vss = 0.0 V,  $T_A = -40 \text{ °C to } +105 \text{ °C}$ )

| Parameter         | Symbol Pin Name | Conditions            | Va         | lue     | Unit | Remarks |         |
|-------------------|-----------------|-----------------------|------------|---------|------|---------|---------|
| Farameter         | Symbol          | FIII Name             | Conditions | Min     | Max  | Onit    | remarks |
| Input pulse width | ttrgh<br>ttrgl  | INT4 to INT7,<br>ADTG | _          | 5 tcթ * | _    | ns      |         |

\*: Refer to Clock Timing ratings for tcp (internal operation clock cycle time).



#### 13.7 Notes on A/D Converter Section

Use the device with external circuits of the following output impedance for analog inputs:

Recommended output impedance of external circuits are: Approx. 3.9 k $\Omega$  or lower (4.5 V  $\leq$  AVcc  $\leq$  5.5 V) (sampling period=2.00  $\mu$ s at 16 MHz machine clock), Approx. 11 k $\Omega$  or lower (4.0 V  $\leq$  AVcc < 4.5 V) (sampling period=8.0  $\mu$ s at 16 MHz machine clock).

If an external capacitor is used, in consideration of the effect by tap capacitance caused by external capacitors and on-chip capacitors, capacitance of the external one is recommended to be several thousand times as high as internal capacitor.

If output impedance of an external circuit is too high, a sampling period for an analog voltage may be insufficient.



#### About errors

As [AVR-AVss] become smaller, values of relative errors grow larger.

#### 13.8 Flash Memory Program/Erase Characteristics

| Parameter                               | Conditions                                                                       |        | Value |       | Unit  | Remarks                                      |
|-----------------------------------------|----------------------------------------------------------------------------------|--------|-------|-------|-------|----------------------------------------------|
| Falameter                               | Conditions                                                                       | Min    | Тур   | Max   | Onit  | Remarks                                      |
| Sector erase time                       | $\begin{array}{l} T_{\text{A}}=+~25~^{\circ}C\\ V_{\text{CC}}=5.0~V \end{array}$ | -      | 1     | 15    | S     | Excludes 00H programming<br>prior to erasure |
| Chip erase time                         |                                                                                  | -      | 4     | -     | S     | Excludes 00H programming<br>prior to erasure |
| Word (16-bit width)<br>programming time |                                                                                  | -      | 16    | 3,600 | μS    | Except for the over head time of the system  |
| Program/Erase cycle                     | _                                                                                | 10,000 | -     | -     | cycle |                                              |
| Flash Data Retention Time               | Average<br>T <sub>A</sub> = + 85 °C                                              | 20     | _     | -     | Year  | *                                            |

\*: This value comes from the technology qualification (using Arrhenius equation to translate high temperature measurements into normalized value at + 85 °C).



(Continued)





### Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| Arm <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Internet of Things                                    | cypress.com/iot        |
| Memory                                                | cypress.com/memory     |
| Microcontrollers                                      | cypress.com/mcu        |
| PSoC                                                  | cypress.com/psoc       |
| Power Management ICs                                  | cypress.com/pmic       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless Connectivity                                 | cypress.com/wireless   |

**PSoC®** Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

### Cypress Developer Community

Community | Projects | Video | Blogs | Training | Components

Technical Support cypress.com/support

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

<sup>©</sup> Cypress Semiconductor Corporation, 2004-2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress does not assume any liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or system could cause personal injury, death, or properly damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify a