Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Package / Case Supplier Device Package | 28-SSOP (0.209", 5.30mm Width) 28-SSOP | |----------------------------------------|----------------------------------------| | Mounting Type | Surface Mount | | Operating Temperature | -40°C ~ 125°C (TA) | | Oscillator Type | Internal | | Data Converters | A/D 12x14b; D/A 4x9b | | Voltage - Supply (Vcc/Vdd) | 3V ~ 5.25V | | RAM Size | 2K x 8 | | EEPROM Size | - | | Program Memory Type | FLASH | | Program Memory Size | 32KB (32K x 8) | | Number of I/O | 24 | | Peripherals | POR, PWM, WDT | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Speed | 24MHz | | Core Size | 8-Bit | | Core Processor | M8C | | Product Status | Obsolete | ## The Analog System The analog system is composed of 12 configurable blocks, each comprised of an opamp circuit allowing the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the common PSoC analog functions for this device (most available as user modules) are as follows: - ADCs (up to four, with 6- to 14-bit resolution, selectable as incremental, delta-sigma, or successive approximation register (SAR)) - Filters (two- and four-pole band pass, low pass, and notch) - Amplifiers (up to four, with selectable gain up to 48x) - Instrumentation amplifiers (up to two, with selectable gain up to 93x) - Comparators (up to four, with 16 selectable thresholds) - DACs (up to four, with 6- to 9-bit resolution) - Multiplying DACs (up to four, with 6- to 9-bit resolution) - High current output drivers (four with 30-mA drive) - 1.3-V reference (as a system resource) - DTMF Dialer - Modulators - Correlators - Peak Detectors ■ Many other topologies possible Analog blocks are provided in columns of three, which includes one continuous time (CT) and two switched capacitor (SC) blocks, as shown in Figure 2. Figure 2. Analog System Block Diagram ## **Additional System Resources** System resources, some of which have been previously listed, provide additional capability useful for complete systems. Additional resources include a multiplier, decimator, LVD, and power-on reset (POR). Brief statements describing the merits of each system resource are given below: - Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks can be generated using digital PSoC blocks as clock dividers. - Two multiply accumulates (MACs) provide fast 8-bit multiplier with 32-bit accumulate to assist in both general math as well as digital filters. - The decimator provides a custom hardware filter for digital signal processing applications including the creation of delta-sigma ADCs. - The I<sup>2</sup>C module provides 0 to 400 kHz communication over two wires. Slave, master, and multimaster modes are all supported. - LVD interrupts can signal the application of falling voltage levels, while the advanced POR circuit eliminates the need for a system supervisor. - An internal 1.3-V voltage reference provides an absolute reference for the analog system, including ADCs and DACs. #### **PSoC Device Characteristics** Depending on your PSoC device characteristics, the digital and analog systems can have a varying number of digital and analog blocks. The following table lists the resources available for specific PSoC device groups. The PSoC device covered by this data sheet is highlighted in Table 1. Table 1. PSoC Device Characteristics | PSoC Part<br>Number | Digital<br>I/O | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks | SRAM<br>Size | Flash<br>Size | |---------------------------|----------------|-----------------|-------------------|------------------|-------------------|-------------------|--------------------------------|--------------|---------------| | CY8C29x66 <sup>[2]</sup> | up to 64 | 4 | 16 | up to 12 | 4 | 4 | 12 | 2 K | 32 K | | CY8C28xxx | up to 44 | up to 3 | up to 12 | up to 44 | up to 4 | up to 6 | up to<br>12 + 4 <sup>[3]</sup> | 1 K | 16 K | | CY8C27x43 | up to 44 | 2 | 8 | up to 12 | 4 | 4 | 12 | 256 | 16 K | | CY8C24x94 <sup>[2]</sup> | up to 56 | 1 | 4 | up to 48 | 2 | 2 | 6 | 1 K | 16 K | | CY8C24x23A <sup>[2]</sup> | up to 24 | 1 | 4 | up to 12 | 2 | 2 | 6 | 256 | 4 K | | CY8C23x33 | up to 26 | 1 | 4 | up to 12 | 2 | 2 | 4 | 256 | 8 K | | CY8C22x45 <sup>[2]</sup> | up to 38 | 2 | 8 | up to 38 | 0 | 4 | 6 <sup>[3]</sup> | 1 K | 16 K | | CY8C21x45 <sup>[2]</sup> | up to 24 | 1 | 4 | up to 24 | 0 | 4 | 6 <sup>[3]</sup> | 512 | 8 K | | CY8C21x34 <sup>[2]</sup> | up to 28 | 1 | 4 | up to 28 | 0 | 2 | 4 <sup>[3]</sup> | 512 | 8 K | | CY8C21x23 | up to 16 | 1 | 4 | up to 8 | 0 | 2 | 4 <sup>[3]</sup> | 256 | 4 K | | CY8C20x34 <sup>[2]</sup> | up to 28 | 0 | 0 | up to 28 | 0 | 0 | 3 <sup>[3,4]</sup> | 512 | 8 K | | CY8C20xx6 | up to 36 | 0 | 0 | up to 36 | 0 | 0 | 3 <sup>[3,4]</sup> | up to 2 K | up to 32 K | #### Notes - 2. Automotive qualified devices available in this group. - Limited analog functionality. - 4. Two analog blocks and one CapSense® block. ## **Getting Started** For in depth information, along with detailed programming details, see the $PSoC^{\otimes}$ Technical Reference Manual. For up-to-date ordering, packaging, and electrical specification information, see the latest PSoC device datasheets on the web. #### **Application Notes** Cypress application notes are an excellent introduction to the wide variety of possible PSoC designs. #### **Development Kits** PSoC Development Kits are available online from and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark. #### **Training** Free PSoC technical training (on demand, webinars, and workshops), which is available online via www.cypress.com, covers a wide variety of topics and skill levels to assist you in your designs. #### **CYPros Consultants** Certified PSoC consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC consultant go to the CYPros Consultants web site. #### **Solutions Library** Visit our growing library of solution focused designs. Here you can find various application designs that include firmware and hardware design files that enable you to complete your designs quickly. ## **Technical Support** Technical support – including a searchable Knowledge Base articles and technical forums – is also available online. If you cannot find an answer to your question, call our Technical Support hotline at 1-800-541-4736. ## **Designing with PSoC Designer** The development process for the PSoC® device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called PSoC Blocks, have the ability to implement a wide variety of user-selectable functions. The PSoC development process is summarized in four steps: - 1. Select User Modules. - 2. Configure user modules. - 3. Organize and connect. - 4. Generate, verify, and debug. #### **Select User Modules** PSoC Designer provides a library of prebuilt, pretested hardware peripheral components called "user modules." User modules make selecting and implementing peripheral devices, both analog and digital, simple. #### **Configure User Modules** Each user module that you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that allow you to tailor their precise configuration to your particular application. For example, a pulse width modulator (PWM) User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus. All the user modules are documented in datasheets that may be viewed directly in PSoC Designer or on the Cypress website. These user module datasheets explain the internal operation of the user module and provide performance specifications. Each datasheet describes the use of each user module parameter, and other information you may need to successfully implement your design. #### **Organize and Connect** You build signal chains at the chip level by interconnecting user modules to each other and the I/O pins. You perform the selection, configuration, and routing so that you have complete control over all on-chip resources. #### Generate, Verify, and Debug When you are ready to test the hardware configuration or move on to developing code for the project, you perform the "Generate Configuration Files" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system. The generated code provides application programming interfaces (APIs) with high-level functions to control and respond to hardware events at run time and interrupt service routines that you can adapt as needed. A complete code development environment allows you to develop and customize your applications in either C, assembly language, or both. The last step in the development process takes place inside PSoC Designer's debugger (access by clicking the Connect icon). PSoC Designer downloads the HEX image to the ICE where it runs at full speed. PSoC Designer debugging capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the debug interface provides a large trace buffer and allows you to define complex breakpoint events that include monitoring address and data bus values, memory locations and external signals. Table 6. Register Map Bank 1 Table: Configuration Space | Name | Addr (1,Hex) | Access | Name | Addr (1,Hex) | Access | Name | Addr (1,Hex) | Access | Name | Addr (1,Hex) | Access | |--------------|--------------|---------|----------------------|--------------|----------|----------------------|--------------|---------|-------------------|--------------|--------| | PRT0DM0 | 00 | RW | DBB20FN | 40 | RW | ASC10CR0 | 80 | RW | RDI2RI | CO | RW | | PRT0DM1 | 01 | RW | DBB20IN | 41 | RW | ASC10CR1 | 81 | RW | RDI2SYN | C1 | RW | | PRT0IC0 | _ | | DBB200U | | | ASC10CR1 | _ | | RDI2STN<br>RDI2IS | | | | | 02 | RW | DBBZ0O0 | 42 | RW | | 82 | RW | | C2 | RW | | PRT0IC1 | 03 | RW | DDD04511 | 43 | 5147 | ASC10CR3 | 83 | RW | RDI2LT0 | C3 | RW | | PRT1DM0 | 04 | RW | DBB21FN | 44 | RW | ASD11CR0 | 84 | RW | RDI2LT1 | C4 | RW | | PRT1DM1 | 05 | RW | DBB21IN | 45 | RW | ASD11CR1 | 85 | RW | RDI2RO0 | C5 | RW | | PRT1IC0 | 06 | RW | DBB21OU | 46 | RW | ASD11CR2 | 86 | RW | RDI2RO1 | C6 | RW | | PRT1IC1 | 07 | RW | | 47 | | ASD11CR3 | 87 | RW | | C7 | | | PRT2DM0 | 08 | RW | DCB22FN | 48 | RW | ASC12CR0 | 88 | RW | RDI3RI | C8 | RW | | PRT2DM1 | 09 | RW | DCB22IN | 49 | RW | ASC12CR1 | 89 | RW | RDI3SYN | C9 | RW | | PRT2IC0 | 0A | RW | DCB22OU | 4A | RW | ASC12CR2 | 8A | RW | RDI3IS | CA | RW | | PRT2IC1 | 0B | RW | | 4B | | ASC12CR3 | 8B | RW | RDI3LT0 | СВ | RW | | PRT3DM0 | 0C | RW | DCB23FN | 4C | RW | ASD13CR0 | 8C | RW | RDI3LT1 | CC | RW | | PRT3DM1 | 0D | RW | DCB23IN | 4D | RW | ASD13CR1 | 8D | RW | RDI3RO0 | CD | RW | | PRT3IC0 | 0E | RW | DCB23OU | 4E | RW | ASD13CR2 | 8E | RW | RDI3RO1 | CE | RW | | PRT3IC1 | 0F | RW | | 4F | | ASD13CR3 | 8F | RW | | CF | | | PRT4DM0 | 10 | RW | DBB30FN | 50 | RW | ASD20CR0 | 90 | RW | GDI O IN | D0 | RW | | PRT4DM1 | 11 | RW | DBB30IN | 51 | RW | ASD20CR1 | 91 | RW | GDI_E_IN | D1 | RW | | PRT4IC0 | 12 | RW | DBB30OU | 52 | RW | ASD20CR2 | 92 | RW | GDI_O_OU | D2 | RW | | PRT4IC1 | 13 | RW | DBB3000 | 53 | IXVV | ASD20CR2<br>ASD20CR3 | 93 | RW | GDI_E_OU | D3 | RW | | | | | DDD34EN | | DIA | ASC21CR0 | | | GDI_E_UU | | KVV | | PRT5DM0 | 14 | RW | DBB31FN | 54 | RW | | 94 | RW | | D4 | | | PRT5DM1 | 15 | RW | DBB31IN | 55 | RW | ASC21CR1 | 95 | RW | | D5 | | | PRT5IC0 | 16 | RW | DBB31OU | 56 | RW | ASC21CR2 | 96 | RW | | D6 | | | PRT5IC1 | 17 | RW | | 57 | | ASC21CR3 | 97 | RW | | D7 | | | | 18 | | DCB32FN | 58 | RW | ASD22CR0 | 98 | RW | | D8 | | | | 19 | | DCB32IN | 59 | RW | ASD22CR1 | 99 | RW | | D9 | | | | 1A | | DCB32OU | 5A | RW | ASD22CR2 | 9A | RW | | DA | | | | 1B | | | 5B | | ASD22CR3 | 9B | RW | | DB | | | | 1C | | DCB33FN | 5C | RW | ASC23CR0 | 9C | RW | | DC | | | | 1D | | DCB33IN | 5D | RW | ASC23CR1 | 9D | RW | OSC_GO_EN | DD | RW | | | 1E | | DCB33OU | 5E | RW | ASC23CR2 | 9E | RW | OSC CR4 | DE | RW | | | 1F | | | 5F | | ASC23CR3 | 9F | RW | OSC_CR3 | DF | RW | | DBB00FN | 20 | RW | CLK_CR0 | 60 | RW | | A0 | | OSC CR0 | E0 | RW | | DBB00IN | 21 | RW | CLK CR1 | 61 | RW | | A1 | | OSC CR1 | E1 | RW | | DBB00OU | 22 | RW | ABF CR0 | 62 | RW | | A2 | | OSC_CR2 | E2 | RW | | BBBCCC | 23 | 1111 | AMD CR0 | 63 | RW | | A3 | | VLT CR | E3 | RW | | DBB01FN | 24 | RW | AMD_CITO | 64 | 1744 | | A4 | | VLT_CKP | E4 | R | | DBB01IN | 25 | RW | | 65 | | | A5 | | VLI_CIVIF | E5 | IN. | | DBB01IN | | | AMD CD4 | | RW | | | | | | | | DBBUTOU | 26 | RW | AMD_CR1 | 66 | | | A6 | | | E6 | | | D.O.D.O.E.L. | 27 | D147 | ALT_CR0 | 67 | RW | | A7 | | | E7 | 147 | | DCB02FN | 28 | RW | ALT_CR1 | 68 | RW | | A8 | | IMO_TR | E8 | W | | DCB02IN | 29 | RW | CLK_CR2 | 69 | RW | | A9 | | ILO_TR | E9 | W | | DCB02OU | 2A | RW | | 6A | | | AA | | BDG_TR | EA | RW | | | 2B | | | 6B | | | AB | | ECO_TR | EB | W | | DCB03FN | 2C | RW | TMP_DR0 | 6C | RW | | AC | | | EC | | | DCB03IN | 2D | RW | TMP_DR1 | 6D | RW | | AD | | | ED | | | DCB03OU | 2E | RW | TMP_DR2 | 6E | RW | | AE | | | EE | | | | 2F | | TMP_DR3 | 6F | RW | | AF | | | EF | | | DBB10FN | 30 | RW | ACB00CR3 | 70 | RW | RDI0RI | B0 | RW | | F0 | | | DBB10IN | 31 | RW | ACB00CR0 | 71 | RW | RDI0SYN | B1 | RW | | F1 | | | DBB10OU | 32 | RW | ACB00CR1 | 72 | RW | RDI0IS | B2 | RW | | F2 | | | | 33 | | ACB00CR2 | 73 | RW | RDI0LT0 | В3 | RW | | F3 | | | DBB11FN | 34 | RW | ACB01CR3 | 74 | RW | RDI0LT1 | B4 | RW | | F4 | | | DBB11IN | 35 | RW | ACB01CR0 | 75 | RW | RDI0RO0 | B5 | RW | | F5 | | | DBB11OU | 36 | RW | ACB01CR1 | 76 | RW | RDI0RO1 | B6 | RW | | F6 | | | 2221100 | 37 | 1 7 7 7 | ACB01CR2 | 77 | RW | | B7 | 1 1 1 1 | CPU F | F7 | RL | | DCB12FN | 38 | RW | ACB02CR3 | 78 | RW | RDI1RI | B8 | RW | J. J_1 | F8 | IXL | | | | | | | | | | | | | | | DCB12IN | 39 | RW | ACB02CR0 | 79 | RW | RDI1SYN | B9 | RW | FLO DD: | F9 | D | | DCB12OU | 3A | RW | ACB02CR1 | 7A | RW | RDI1IS | BA | RW | FLS_PR1 | FA | RW | | | 3B | | ACB02CR2 | 7B | RW | RDI1LT0 | BB | RW | | FB | | | DCB13FN | 3C | RW | ACB03CR3 | 7C | RW | RDI1LT1 | BC | RW | | FC | | | DCB13IN | 3D | RW | ACB03CR0 | 7D | RW | RDI1RO0 | BD | RW | | FD | | | | | | A O D O O D 4 | 70 | DW | DDIADOA | BE | RW | CPU SCR1 | FE | 44 | | DCB13OU | 3E<br>3F | RW | ACB03CR1<br>ACB03CR2 | 7E<br>7F | RW<br>RW | RDI1RO1 | BE<br>BF | RVV | CPU_SCR1 | FF | # | Blank fields are Reserved and should not be accessed. # Access is bit specific. Table 10. DC GPIO Specifications (continued) | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|-----------------------------------|-----|-----|-----|-------|-------------------------------------------------------| | $V_{H}$ | Input hysteresis | _ | 60 | _ | mV | | | $I_{IL}$ | Input leakage (absolute value) | _ | 1 | _ | nA | Gross tested to 1 μA. | | C <sub>IN</sub> | Capacitive load on pins as input | - | 3.5 | 10 | pF | Package and pin dependent.<br>T <sub>A</sub> = 25 °C. | | C <sub>OUT</sub> | Capacitive load on pins as output | I | 3.5 | 10 | pF | Package and pin dependent.<br>T <sub>A</sub> = 25 °C. | ## DC Operational Amplifier Specifications Table 11 and Table 12 on page 18 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, or 3.0 V to 3.6 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only. The operational amplifier is a component of both the analog CT PSoC blocks and the analog SC PSoC blocks. The guaranteed specifications are measured in the analog CT PSoC block. Typical parameters apply to 5 V at 25 °C and are for design guidance only. Power = high and Opamp bias = high settings are not allowed together for 3.3 V V<sub>DD</sub> operation. Table 11. 5-V DC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|-------------------------------------------------------------------------------------|------------------------|------------|------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OSOA</sub> | Input offset voltage (absolute value) | _ | 1.6 | 10 | mV | | | TCV <sub>OSOA</sub> | Average input offset voltage drift | _ | 4.0 | 23.0 | μV/°C | | | I <sub>EBOA</sub> | Input leakage current (Port 0 analog pins) | _ | 200 | - | pА | Gross tested to 1 μA. | | C <sub>INOA</sub> | Input capacitance (Port 0 analog pins) | _ | 4.5 | 9.5 | pF | Package and pin dependent.<br>T <sub>A</sub> = 25 °C. | | V <sub>CMOA</sub> | Common-mode voltage range All cases, except highest Power = high, Opamp bias = high | 0.0<br>0.5 | _ | V <sub>DD</sub><br>V <sub>DD</sub> – 0.5 | V<br>V | | | CMRR <sub>OA</sub> | Common-mode rejection ratio | 60 | - | - | dB | This specification is measured through the analog output buffer and therefore includes the limitations imposed by the characteristics of the analog output buffer. | | G <sub>OLOA</sub> | Open loop gain | 80 | _ | _ | dB | | | V <sub>OHIGHOA</sub> | High output voltage swing (internal signals) | V <sub>DD</sub> – 0.01 | _ | _ | V | | | $V_{OLOWOA}$ | Low output voltage swing (internal signals) | _ | _ | 0.01 | V | | | I <sub>SOA</sub> | Supply current (including associated AGND buffer) | | | | | | | | Power = low, Opamp bias = low | _ | 150 | 200 | μA | | | | Power = low, Opamp bias = high<br>Power = medium, Opamp bias = low | _ | 300<br>600 | 400<br>800 | μ <b>Α</b><br><b>^</b> | | | | Power = medium, Opamp bias = low Power = medium, Opamp bias = high | _ | 1200 | 1600 | μA<br>μA | | | | Power = high, Opamp bias = low | _ | 2400 | 3200 | μA | | | | Power = high, Opamp bias = high | _ | 4600 | 6400 | μA | | | PSRR <sub>OA</sub> | Supply voltage rejection ratio | 67 | 80 | _ | dB | $V_{SS} \le V_{IN} \le (V_{DD} - 2.25)$ or $(V_{DD} - 1.25 \ V) \le V_{IN} \le V_{DD}$ . | ## DC Analog Reference Specifications Table 16 and Table 17 on page 25 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , or 3.0 V to 3.6 V and $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only. The guaranteed specifications for RefHI and RefLO are measured through the analog continuous time PSoC blocks. The power levels for RefHI and RefLO refer to the analog reference control register. AGND is measured at P2[4] in AGND bypass mode. Each analog continuous time PSoC block adds a maximum of 10 mV additional offset error to guaranteed AGND specifications from the local AGND buffer. Reference control power can be set to medium or high unless otherwise noted. **Note** Avoid using P2[4] for digital signaling when using an analog resource that depends on the analog reference. Some coupling of the digital signal may appear on the AGND. Table 16. 5-V DC Analog Reference Specifications | Reference<br>ARF_CR[5:3] | Reference Power<br>Settings | Symbol | Reference | Description | Min | Тур | Max | Unit | |--------------------------|-----------------------------|--------------------|-----------|------------------------------|----------------------------|----------------------------|----------------------------|------| | | RefPower = High | $V_{REFHI}$ | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.228 | V <sub>DD</sub> /2 + 1.290 | V <sub>DD</sub> /2 + 1.352 | V | | | Opamp bias = High | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | $V_{DD}/2 - 0.078$ | V <sub>DD</sub> /2 – 0.007 | V <sub>DD</sub> /2 + 0.063 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.336 | V <sub>DD</sub> /2 – 1.295 | V <sub>DD</sub> /2 – 1.250 | V | | | RefPower = High | $V_{REFHI}$ | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.224 | V <sub>DD</sub> /2 + 1.293 | V <sub>DD</sub> /2 + 1.356 | V | | | Opamp bias = Low | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | $V_{DD}/2 - 0.056$ | V <sub>DD</sub> /2 – 0.005 | $V_{DD}/2 + 0.043$ | V | | 0b000 | | V <sub>REFLO</sub> | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.338 | V <sub>DD</sub> /2 – 1.298 | V <sub>DD</sub> /2 – 1.255 | V | | 00000 | RefPower = Med | $V_{REFHI}$ | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.226 | V <sub>DD</sub> /2 + 1.293 | V <sub>DD</sub> /2 + 1.356 | V | | | Opamp bias = High | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.057 | V <sub>DD</sub> /2 – 0.006 | $V_{DD}/2 + 0.044$ | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.337 | V <sub>DD</sub> /2 – 1.298 | V <sub>DD</sub> /2 – 1.256 | V | | | RefPower = Med | $V_{REFHI}$ | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.226 | V <sub>DD</sub> /2 + 1.294 | V <sub>DD</sub> /2 + 1.359 | V | | | Opamp bias = Low | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.047 | $V_{DD}/2 - 0.004$ | $V_{DD}/2 + 0.035$ | V | | | | $V_{REFLO}$ | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.338 | V <sub>DD</sub> /2 – 1.299 | V <sub>DD</sub> /2 – 1.258 | V | ## DC Programming Specifications Table 20 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 \,^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85 \,^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40 \,^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85 \,^{\circ}\text{C}$ , respectively. Typical parameters apply to $5 \,^{\circ}\text{V}$ and $3.3 \,^{\circ}\text{V}$ at $25 \,^{\circ}\text{C}$ and are for design guidance only. **Table 20. DC Programming Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------|---------------------------------------------------------------------------------------------|-----------------------|-----|----------|-------|-----------------------------------------------------------------------------------------| | V <sub>DDP</sub> | V <sub>DD</sub> for programming and erase | 4.5 | 5.0 | 5.5 | V | This specification applies to the functional requirements of external programmer tools. | | V <sub>DDLV</sub> | Low V <sub>DD</sub> for verify | 3.0 | 3.1 | 3.2 | V | This specification applies to the functional requirements of external programmer tools. | | V <sub>DDHV</sub> | High V <sub>DD</sub> for verify | 5.1 | 5.2 | 5.3 | V | This specification applies to the functional requirements of external programmer tools. | | V <sub>DDIWRITE</sub> | Supply voltage for flash write operation | 3.0 | - | 5.25 | V | This specification applies to this device when it is executing internal flash writes. | | I <sub>DDP</sub> | Supply current during programming or verify | _ | 10 | 30 | mA | | | V <sub>ILP</sub> | Input low voltage during programming or verify | _ | - | 0.8 | V | | | V <sub>IHP</sub> | Input high voltage during programming or verify | 2.1 | - | _ | V | | | I <sub>ILP</sub> | Input current when applying V <sub>ILP</sub> to P1[0] or P1[1] during programming or verify | - | _ | 0.2 | mA | Driving internal pull-down resistor. | | I <sub>IHP</sub> | Input current when applying V <sub>IHP</sub> to P1[0] or P1[1] during programming or verify | _ | _ | 1.5 | mA | Driving internal pull-down resistor. | | V <sub>OLV</sub> | Output low voltage during programming or verify | _ | _ | 0.75 | V | | | V <sub>OHV</sub> | Output high voltage during programming or verify | V <sub>DD</sub> – 1.0 | _ | $V_{DD}$ | V | | | Flash <sub>ENPB</sub> | Flash endurance (per block) <sup>[9, 10]</sup> | 1,000 | _ | _ | _ | Erase/write cycles per block. | | Flash <sub>ENT</sub> | Flash endurance (total) <sup>[10, 11]</sup> | 512,000 | _ | - | - | Erase/write cycles. | | Flash <sub>DR</sub> | Flash data retention | 15 | _ | _ | Years | | #### Notes The erase/write cycle limit per block (Flash<sub>ENPB</sub>) is only guaranteed if the device operates within one voltage range. Voltage ranges are 3.0 V to 3.6 V and 4.75 V to 5.25 V. <sup>10.</sup> For the full temperature range, the user must employ a temperature sensor user module (FlashTemp) or other temperature sensor, and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 for more information. <sup>11.</sup> The maximum total number of allowed erase/write cycles is the minimum Flash<sub>ENPB</sub> value multiplied by the number of flash blocks in the device. ## **AC Electrical Characteristics** AC Chip-Level Specifications Table 21 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 21. AC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------------|--------------------------------------------------------------|-----------------------|--------|-------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>IMO24</sub> | IMO frequency for 24 MHz | 22.8 <sup>[12]</sup> | 24 | 25.2 <sup>[12]</sup> | MHz | Trimmed for 5 V or 3.3 V operation using factory trim values. See Figure 5 on page 14. SLIMO mode = 0. | | F <sub>IMO6</sub> | IMO frequency for 6 MHz | 5.5 <sup>[12]</sup> | 6 | 6.5 <sup>[12]</sup> | MHz | Trimmed for 5 V or 3.3 V operation using factory trim values. See Figure 5 on page 14. SLIMO mode = 1. | | F <sub>CPU1</sub> | CPU frequency (5 V nominal) | 0.089 <sup>[12]</sup> | - | 25.2 <sup>[12]</sup> | MHz | $4.75 \text{ V} \le \text{V}_{DD} \le 5.25 \text{ V}.$<br>SLIMO mode = 0. | | F <sub>CPU2</sub> | CPU frequency (3.3 V nominal) | 0.089 <sup>[12]</sup> | _ | 12.6 <sup>[12]</sup> | MHz | $3.0 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}.$ SLIMO mode = 0. | | F <sub>BLK5</sub> | Digital PSoC block frequency (5 V V <sub>DD</sub> nominal) | 0 | _ | 50.4 <sup>[12,13]</sup> | MHz | Refer to AC Digital Block Specifications on page 35. | | F <sub>BLK33</sub> | Digital PSoC block frequency (3.3 V V <sub>DD</sub> nominal) | 0 | _ | 25.2 <sup>[12,13]</sup> | MHz | Refer to AC Digital Block Specifications on page 35. | | F <sub>32K1</sub> | ILO frequency | 15 | 32 | 64 | kHz | This specification applies when the ILO has been trimmed. | | F <sub>32KU</sub> | ILO untrimmed frequency | 5 | _ | 100 | kHz | After a reset and before the M8C processor starts to execute, the ILO is not trimmed. | | F <sub>32K2</sub> | ECO frequency | - | 32.768 | _ | kHz | Accuracy is capacitor and crystal dependent. 50% duty cycle. | | F <sub>PLL</sub> | PLL frequency | - | 23.986 | _ | MHz | A multiple (x732) of crystal frequency. | | t <sub>PLLSLEW</sub> | PLL lock time | 0.5 | _ | 10 | ms | Refer to Figure 7 on page 31. | | t <sub>PLLSLEWLOW</sub> | PLL lock time for low gain setting | 0.5 | _ | 50 | ms | Refer to Figure 8 on page 31. | | tos | ECO startup to 1% | - | 250 | 500 | ms | Refer to Figure 9 on page 31. | | tosacc | ECO startup to 100 ppm | - | 300 | 600 | ms | The ECO frequency is within 100 ppm of its final value by the end of the t <sub>OSACC</sub> period. Correct operation assumes a properly loaded 1-µW maximum drive level, 32.768-kHz crystal. | | t <sub>XRST</sub> | External reset pulse width | 10 | _ | _ | μS | | | DC24M | 24 MHz duty cycle | 40 | 50 | 60 | % | | | DC <sub>ILO</sub> | ILO duty cycle | 20 | 50 | 80 | % | | | Step24M | 24 MHz trim step size | | 50 | | kHz | | | Fout48M | 48 MHz output frequency | 45.6 <sup>[12]</sup> | 48.0 | 50.4 <sup>[12]</sup> | MHz | | | F <sub>MAX</sub> | Maximum frequency of signal on row input or row output. | - | _ | 12.6 <sup>[12]</sup> | MHz | | | SR <sub>POWERUP</sub> | Power supply slew rate | - | _ | 250 | V/ms | V <sub>DD</sub> slew rate during power up. | | t <sub>POWERUP</sub> | Time between end of POR state and CPU code execution | - | 16 | 100 | ms | Power up from 0 V. | #### Notes <sup>12.</sup> Accuracy derived from IMO with appropriate trim for $V_{DD}$ range. <sup>13.</sup> See the individual user module data sheets for information on maximum frequencies for user modules. Table 21. AC Chip-Level Specifications (continued) | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------------------------|----------------------------------------------------|-----|-----|------|-------|--------| | t <sub>JIT_IMO</sub> [14] | 24 MHz IMO cycle-to-cycle jitter (RMS) | _ | 200 | 700 | ps | | | | 24 MHz IMO long term N cycle-to-cycle jitter (RMS) | - | 300 | 900 | ps | N = 32 | | | 24 MHz IMO period jitter (RMS) | _ | 100 | 400 | ps | | | t <sub>JIT_PLL</sub> <sup>[14]</sup> | PLL cycle-to-cycle jitter (RMS) | _ | 200 | 800 | ps | | | | PLL long term N cycle-to-cycle jitter (RMS) | - | 300 | 1200 | ps | N = 32 | | | PLL period jitter (RMS) | _ | 100 | 700 | ps | | Figure 7. PLL Lock Timing Diagram Figure 8. PLL Lock for Low Gain Setting Timing Diagram Figure 9. External Crystal Oscillator Startup Timing Diagram ## AC GPIO Specifications Table 22 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 \,^{\circ}\text{C} \leq T_{A} \leq 85 \,^{\circ}\text{C}$ , or $3.0 \,^{\circ}\text{V}$ to $3.6 \,^{\circ}\text{V}$ and $-40 \,^{\circ}\text{C} \leq T_{A} \leq 85 \,^{\circ}\text{C}$ , respectively. Typical parameters apply to $5 \,^{\circ}\text{V}$ and $3.3 \,^{\circ}\text{V}$ at $25 \,^{\circ}\text{C}$ and are for design guidance only. Table 22. AC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|----------------------------------------------|-----|-----|----------------------|-------|---------------------------------------------| | F <sub>GPIO</sub> | GPIO operating frequency | 0 | ı | 12.6 <sup>[15]</sup> | MHz | Normal strong mode | | t <sub>RISEF</sub> | Rise time, normal strong mode, Cload = 50 pF | 3 | _ | 18 | ns | V <sub>DD</sub> = 4.75 to 5.25 V, 10% - 90% | | t <sub>FALLF</sub> | Fall time, normal strong mode, Cload = 50 pF | 2 | _ | 18 | ns | V <sub>DD</sub> = 4.75 to 5.25 V, 10% - 90% | | t <sub>RISES</sub> | Rise time, slow strong mode, Cload = 50 pF | 10 | 27 | _ | ns | V <sub>DD</sub> = 3 to 5.25 V, 10% - 90% | | t <sub>FALLS</sub> | Fall time, slow strong mode, Cload = 50 pF | 10 | 22 | _ | ns | V <sub>DD</sub> = 3 to 5.25 V, 10% - 90% | Figure 10. GPIO Timing Diagram #### Note 15. Accuracy derived from IMO with appropriate trim for $\ensuremath{V_{DD}}$ range. When bypassed by a capacitor on P2[4], the noise of the analog ground signal distributed to each block is reduced by a factor of up to 5 (14 dB). This is at frequencies above the corner frequency defined by the on-chip 8.1 k $\Omega$ resistance and the external capacitor. Figure 11. Typical AGND Noise with P2[4] Bypass At low frequencies, the opamp noise is proportional to 1/f, power independent, and determined by device geometry. At high frequencies, increased power level reduces the noise spectrum level. Figure 12. Typical Opamp Noise Figure 15. 48-Pin (300-Mil) SSOP ## **Thermal Impedances** ## Table 33. Thermal Impedances per Package | Package | Typical $\theta_{JA}^{[22]}$ | |-------------|------------------------------| | 28-pin SSOP | 94 °C/W | | 48-pin SSOP | 69 °C/W | ## **Capacitance on Crystal Pins** Table 34. Typical Package Capacitance on Crystal Pins | Package | Package Capacitance | |-------------|---------------------| | 28-pin SSOP | 2.8 pF | | 48-pin SSOP | 3.3 pF | ## **Solder Reflow Specifications** Table 35 shows the solder reflow temperature limits that must not be exceeded. Table 35. Solder Reflow Specifications | Package | Maximum Peak Temperature (T <sub>C</sub> ) | Maximum Time above T <sub>C</sub> - 5 °C | |-------------|--------------------------------------------|------------------------------------------| | 28-pin SSOP | 260 °C | 30 seconds | | 48-pin SSOP | 260 °C | 30 seconds | Figure 17. 48-Pin SSOP Carrier Tape Drawing #### NOTES: - 1. 10 SPROCKET HOLE PITCH CUMULATIVE TOLERANCE ±0.2 2. CAMBER IN COMPLIANCE WITH EIA 481 3. POCKET POSITION RELATIVE TO SPROCKET HOLE MEASURED AS TRUE POSITION OF POCKET, NOT POCKET HOLE 51-51104 \*E Table 36. Tape and Reel Specifications | Package | Cover Tape<br>Width (mm) | Hub Size<br>(inches) | Minimum Leading<br>Empty Pockets | Minimum<br>Trailing Empty<br>Pockets | Standard Full Reel<br>Quantity | |-------------|--------------------------|----------------------|----------------------------------|--------------------------------------|--------------------------------| | 28-Pin SSOP | 13.3 | 7 | 42 | 25 | 1000 | | 48-Pin SSOP | 25.5 | 4 | 32 | 19 | 1000 | ## **Device Programmers** All device programmers can be purchased from the Cypress Online Store. The online store also has the most up to date information on kit contents, descriptions, and availability. #### CY3210-MiniProg1 The CY3210-MiniProg1 kit allows a user to program PSoC devices through the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC via a provided USB 2.0 cable. The kit includes: - MiniProg programming unit - MiniEval socket programming and evaluation board - 28-pin CY8C29466-24PXI PDIP PSoC device sample - PSoC Designer software CD - Getting Started guide - USB 2.0 cable ## Accessories (Emulation and Programming) ## CY3207ISSP In-System Serial Programmer (ISSP) The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production-programming environment. Note: CY3207ISSP needs special software and is not compatible with PSoC Programmer. This software is free and can be downloaded from http://www.cypress.com. The kit - CY3207 programmer unit - PSoC ISSP software CD - 110 ~ 240-V power supply, Euro-Plug adapter - USB 2.0 cable Table 37. Emulation and Programming Accessories | Part Number | Pin Package | Pod Kit <sup>[23]</sup> | Foot Kit <sup>[24]</sup> | Adapter <sup>[25]</sup> | |------------------|-------------|-------------------------|--------------------------|-------------------------| | CY8C29466-24PVXA | 28-pin SSOP | CY3250-29XXX | CY3250-28SSOP-FK | AS-28-28-02SS-6ENP-GANG | | CY8C29666-24PVXA | 48-pin SSOP | CY3250-29XXX | CY3250-48SSOP-FK | AS-48-48-01SS-6-GANG | <sup>23.</sup> Pod kit contains an emulation pod, a flex-cable (connects the pod to the ICE), two feet, and device samples. <sup>24.</sup> Foot kit includes surface mount feet that can be soldered to the target PCB. <sup>25.</sup> Programming adapter converts non-DIP package to DIP footprint. Specific details and ordering information for each of the adapters are available at http://www.emulation.com. ## **Ordering Information** The following table lists the automotive CY8C29x66 PSoC devices' key package features and ordering codes. Table 38. CY8C29x66 Automotive PSoC Device Key Features and Ordering Information | Package | Ordering<br>Code | Flash<br>(KB) | RAM<br>(KB) | Temperature<br>Range | Digital PSoC<br>Blocks | Analog PSoC<br>Blocks | Digital I/O<br>Pins | Analog<br>Inputs | Analog<br>Outputs | XRES Pin | |---------------------------------------|-------------------|---------------|-------------|----------------------|------------------------|-----------------------|---------------------|--------------------|-------------------|----------| | 28-pin (210-Mil) SSOP | CY8C29466-24PVXA | 32 | 2 | –40 °C to +85 °C | 16 | 12 | 24 | 12 <sup>[26]</sup> | 4 | Yes | | 28-pin (210-Mil) SSOP (tape and reel) | CY8C29466-24PVXAT | 32 | 2 | –40 °C to +85 °C | 16 | 12 | 24 | 12 <sup>[26]</sup> | 4 | Yes | | 48-pin (300-Mil) SSOP | CY8C29666-24PVXA | 32 | 2 | –40 °C to +85 °C | 16 | 12 | 44 | 12 <sup>[26]</sup> | 4 | Yes | | 48-pin (300-Mil) SSOP (tape and reel) | CY8C29666-24PVXAT | 32 | 2 | –40 °C to +85 °C | 16 | 12 | 44 | 12 <sup>[26]</sup> | 4 | Yes | ## **Ordering Code Definitions** Thermal Rating: A = Automotive -40 °C to +85 °C C = Commercial E = Automotive Extended -40 °C to +125 °C I = Industrial #### Note <sup>26.</sup> There are eight standard analog inputs on the GPIO. The other four analog inputs connect from the GPIO directly to specific switched-capacitor block inputs. See the PSoC Technical Reference Manual for more details #### Glossary (continued) bias 1. A syste - 1. A systematic deviation of a value from a reference value. - 2. The amount by which the average of a set of values departs from a reference value. - 3. The electrical, mechanical, magnetic, or other force (field) applied to a device to establish a reference level to operate the device. block - 1. A functional unit that performs a single function, such as an oscillator. - A functional unit that may be configured to perform one of several functions, such as a digital PSoC block or an analog PSoC block. buffer - 1. A storage area for data that is used to compensate for a speed difference, when transferring data from one device to another. Usually refers to an area reserved for I/O operations, into which data is read, or from which data is written. - 2. A portion of memory set aside to store data, often before it is sent to an external device or as it is received from an external device. - 3. An amplifier used to lower the output impedance of a system. bus - 1. A named connection of nets. Bundling nets together in a bus makes it easier to route nets with similar routing patterns. - A set of signals performing a common function and carrying similar data. Typically represented using vector notation; for example, address[7:0]. - 3. One or more conductors that serve as a common connection for a group of related devices. clock The device that generates a periodic signal with a fixed frequency and duty cycle. A clock is sometimes used to synchronize different logic blocks. comparator An electronic circuit that produces an output voltage or current whenever two input levels simultaneously satisfy predetermined amplitude requirements. compiler A program that translates a high level language, such as C, into machine language. configuration space In PSoC devices, the register space accessed when the XIO bit, in the CPU\_F register, is set to crystal oscillator An oscillator in which the frequency is controlled by a piezoelectric crystal. Typically a piezoelectric crystal is less sensitive to ambient temperature than other circuit components. cyclic redundancy check (CRC) A calculation used to detect errors in data communications, typically performed using a linear feedback shift register. Similar calculations may be used for a variety of other purposes such as data compression. data bus A bi-directional set of signals used by a computer to convey information from a memory location to the central processing unit and vice versa. More generally, a set of signals used to convey data between digital functions. debugger A hardware and software system that allows you to analyze the operation of the system under development. A debugger usually allows the developer to step through the firmware one step at a time, set break points, and analyze memory. dead band A period of time when neither of two or more signals are in their active state or in transition. digital blocks The 8-bit logic blocks that can act as a counter, timer, serial receiver, serial transmitter, CRC generator, pseudo-random number generator, or SPI. digital-to-analog converter (DAC) A device that changes a digital signal to an analog signal of corresponding magnitude. The analog-to-digital converter (ADC) performs the reverse operation. Document Number: 001-12899 Rev. \*H #### Glossary (continued) microcontroller An integrated circuit chip that is designed primarily for control systems and products. In addition to a CPU, a microcontroller typically includes memory, timing circuits, and I/O circuitry. The reason for this is to permit the realization of a controller with a minimal quantity of chips, thus achieving maximal possible miniaturization. This in turn, reduces the volume and the cost of the controller. The microcontroller is normally not used for general-purpose computation as is a microprocessor. mixed-signal The reference to a circuit containing both analog and digital techniques and components. modulator A device that imposes a signal on a carrier. noise 1. A disturbance that affects a signal and that may distort the information carried by the signal. 2. The random variations of one or more characteristics of any entity such as voltage, current, or data. oscillator A circuit that may be crystal controlled and is used to generate a clock frequency. parity A technique for testing transmitted data. Typically, a binary digit is added to the data to make the sum of all the digits of the binary data either always even (even parity) or always odd (odd parity). phase-locked An electronic circuit that controls an *oscillator* so that it maintains a constant phase angle relative to a reference loop (PLL) signal. pinouts The pin number assignment: the relation between the logical inputs and outputs of the PSoC device and their physical counterparts in the printed circuit board (PCB) package. Pinouts involve pin numbers as a link between schematic and PCB design (both being computer generated files) and may also involve pin names. port A group of pins, usually eight. power-on reset A ci (POR) A circuit that forces the PSoC device to reset when the voltage is below a pre-set level. This is one type of hardware reset PSoC<sup>®</sup> Cypress Semiconductor's PSoC<sup>®</sup> is a registered trademark and Programmable System-on-Chip<sup>™</sup> is a trademark of Cypress. PSoC Designer™ The software for Cypress' Programmable System-on-Chip technology. pulse width modulator (PWM) An output in the form of duty cycle which varies as a function of the applied value. RAM An acronym for random access memory. A data-storage device from which data can be read out and new data can be written in. register A storage device with a specific capacity, such as a bit or byte. reset A means of bringing a system back to a known state. See hardware reset and software reset. ROM An acronym for read only memory. A data-storage device from which data can be read out, but new data cannot be written in. serial 1. Pertaining to a process in which all events occur one after the other. 2. Pertaining to the sequential or consecutive occurrence of two or more related activities in a single device or channel. settling time The time it takes for an output signal or value to stabilize after the input has changed from one value to another. # **Document History Page** | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | |----------|---------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 772096 | HMT | See ECN | New silicon, new document (Revision **). | | *A | 2697720 | VIVG/<br>PYRS | 04/24/09 | Updated template Content edits | | *B | 2769233 | втк | 09/25/09 | Updated Features section. Updated text of PSoC Functional Overview section. Updated Getting Started section. Made corrections and minor text edits to Pinouts section. Changed the name of some sections for added clarity. Improved formatting of the register tables. Added clarifying comments to some electrical specifications. Changed T <sub>RAMP</sub> specification per MASJ input. Fixed all AC specifications to conform to a ±5% IMO accuracy. Made other miscellaneous minor text edits. Deleted some non-applicable or redundant information. Added a footnote to clarify that 8 of the 12 analog inputs are regular and the other 4 are direct SC block connections. Updated the Development Tool Selection section. Improved the bookmark structure. Edited F <sub>IMO6</sub> , T <sub>ERASEB</sub> , T <sub>WRITE</sub> , T <sub>RSCLK</sub> , T <sub>FSCLK</sub> , V <sub>IHP</sub> , V <sub>PPORXR</sub> , and 5 V RefLo specifications according to MASJ input. Removed 'TM' from Programmable System-on-Chip in the title | | *C | 2822792 | BTK/<br>AESA | 12/07/2009 | Added T <sub>PRGH</sub> , T <sub>PRGC</sub> , I <sub>OL</sub> , I <sub>OH</sub> , F <sub>32KU</sub> , DC <sub>ILO</sub> , and T <sub>POWERUP</sub> electrical specifications. Updated the footnotes for the DC Programming Specifications table. Added maximum values and updated typical values for T <sub>ERASEB</sub> and T <sub>WRITE</sub> electrical specifications. Replaced T <sub>RAMP</sub> electrical specification with SR <sub>POWERUP</sub> electrical specification. Added "Contents" on page 2. | | *D | 2888007 | NJF | 03/30/2010 | Updated Cypress website links. Added T <sub>BAKETIMP</sub> and T <sub>BAKETIME</sub> parameters in Absolute Maximum Ratings Updated Packaging Information. Updated Ordering Code Definitions. Removed Third Party Tools and Build a PSoC Emulator into your Board. Updated Development Kits and Evaluation Tools. Updated links in Sales, Solutions, and Legal Information. | | *E | 2987146 | втк | 07/19/2010 | Updated Pinouts section to add 48-pin package. Updated Packaging Information section to add 48-pin package. Updated Development Tool Selection section to add 48-pin package development tool information. Updated Ordering Information section to add new 48-pin package product. Moved Acronyms section to the end of the document. Added part number CY8C29666 to the title. | | *F | 3111512 | BTK/NJF | 07/25/2011 | Updated I <sup>2</sup> C timing diagram to improve clarity. Updated wording, formatting, and notes of the AC Digital Block Specifications table to improve clarity. Added $V_{DDP}$ , $V_{DDLV}$ , and $V_{DDHV}$ electrical specifications to give more information for programming the device. Updated solder reflow temperature specifications to give more clarity. Updated the jitter specifications. Updated PSoC Device Characteristics table. Updated the $F_{32KU}$ electrical specification. Updated note for $R_{PD}$ electrical specification. Updated note for the $T_{STG}$ electrical specification to add more clarity. Added Tape and Reel Information section. Added $C_L$ electrical specification. Updated Analog Reference specifications. | | *G | 3543452 | KAUL | 03/06/2012 | Updated V <sub>OSOA</sub> , TCV <sub>OSOA</sub> , V <sub>OSOB</sub> , and TCV <sub>OSOB</sub> electrical specifications. Updated Tape and Reel Information under Packaging Information. | ## Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive Clocks & Buffers Interface Lighting & Power Control Memory PSoC Touch Sensing USB Controllers USB Controlle Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless ## PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ## **Cypress Developer Community** Community | Forums | Blogs | Video | Training ## **Technical Support** cypress.com/go/support © Cypress Semiconductor Corporation, 2007-2015. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.