Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Core Processor | M8C | |----------------------------|-----------------------------------------------------------------------------| | Core Size | 8-Bit | | Speed | 24MHz | | Connectivity | I <sup>2</sup> C, SPI, UART/USART | | Peripherals | POR, PWM, WDT | | Number of I/O | 44 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 2K x 8 | | Voltage - Supply (Vcc/Vdd) | 3V ~ 5.25V | | Data Converters | A/D 12x14b; D/A 4x9b | | Oscillator Type | Internal | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 48-BSSOP (0.295", 7.50mm Width) | | Supplier Device Package | 48-SSOP | | Purchase URL | https://www.e-xfl.com/product-detail/infineon-technologies/cy8c29666-24pvxa | # The Analog System The analog system is composed of 12 configurable blocks, each comprised of an opamp circuit allowing the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the common PSoC analog functions for this device (most available as user modules) are as follows: - ADCs (up to four, with 6- to 14-bit resolution, selectable as incremental, delta-sigma, or successive approximation register (SAR)) - Filters (two- and four-pole band pass, low pass, and notch) - Amplifiers (up to four, with selectable gain up to 48x) - Instrumentation amplifiers (up to two, with selectable gain up to 93x) - Comparators (up to four, with 16 selectable thresholds) - DACs (up to four, with 6- to 9-bit resolution) - Multiplying DACs (up to four, with 6- to 9-bit resolution) - High current output drivers (four with 30-mA drive) - 1.3-V reference (as a system resource) - DTMF Dialer - Modulators - Correlators - Peak Detectors ■ Many other topologies possible Analog blocks are provided in columns of three, which includes one continuous time (CT) and two switched capacitor (SC) blocks, as shown in Figure 2. Figure 2. Analog System Block Diagram # **Additional System Resources** System resources, some of which have been previously listed, provide additional capability useful for complete systems. Additional resources include a multiplier, decimator, LVD, and power-on reset (POR). Brief statements describing the merits of each system resource are given below: - Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks can be generated using digital PSoC blocks as clock dividers. - Two multiply accumulates (MACs) provide fast 8-bit multiplier with 32-bit accumulate to assist in both general math as well as digital filters. - The decimator provides a custom hardware filter for digital signal processing applications including the creation of delta-sigma ADCs. - The I<sup>2</sup>C module provides 0 to 400 kHz communication over two wires. Slave, master, and multimaster modes are all supported. - LVD interrupts can signal the application of falling voltage levels, while the advanced POR circuit eliminates the need for a system supervisor. - An internal 1.3-V voltage reference provides an absolute reference for the analog system, including ADCs and DACs. ## **PSoC Device Characteristics** Depending on your PSoC device characteristics, the digital and analog systems can have a varying number of digital and analog blocks. The following table lists the resources available for specific PSoC device groups. The PSoC device covered by this data sheet is highlighted in Table 1. Table 1. PSoC Device Characteristics | PSoC Part<br>Number | Digital<br>I/O | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks | SRAM<br>Size | Flash<br>Size | |---------------------------|----------------|-----------------|-------------------|------------------|-------------------|-------------------|--------------------------------|--------------|---------------| | CY8C29x66 <sup>[2]</sup> | up to 64 | 4 | 16 | up to 12 | 4 | 4 | 12 | 2 K | 32 K | | CY8C28xxx | up to 44 | up to 3 | up to 12 | up to 44 | up to 4 | up to 6 | up to<br>12 + 4 <sup>[3]</sup> | 1 K | 16 K | | CY8C27x43 | up to 44 | 2 | 8 | up to 12 | 4 | 4 | 12 | 256 | 16 K | | CY8C24x94 <sup>[2]</sup> | up to 56 | 1 | 4 | up to 48 | 2 | 2 | 6 | 1 K | 16 K | | CY8C24x23A <sup>[2]</sup> | up to 24 | 1 | 4 | up to 12 | 2 | 2 | 6 | 256 | 4 K | | CY8C23x33 | up to 26 | 1 | 4 | up to 12 | 2 | 2 | 4 | 256 | 8 K | | CY8C22x45 <sup>[2]</sup> | up to 38 | 2 | 8 | up to 38 | 0 | 4 | 6 <sup>[3]</sup> | 1 K | 16 K | | CY8C21x45 <sup>[2]</sup> | up to 24 | 1 | 4 | up to 24 | 0 | 4 | 6 <sup>[3]</sup> | 512 | 8 K | | CY8C21x34 <sup>[2]</sup> | up to 28 | 1 | 4 | up to 28 | 0 | 2 | 4 <sup>[3]</sup> | 512 | 8 K | | CY8C21x23 | up to 16 | 1 | 4 | up to 8 | 0 | 2 | 4 <sup>[3]</sup> | 256 | 4 K | | CY8C20x34 <sup>[2]</sup> | up to 28 | 0 | 0 | up to 28 | 0 | 0 | 3 <sup>[3,4]</sup> | 512 | 8 K | | CY8C20xx6 | up to 36 | 0 | 0 | up to 36 | 0 | 0 | 3 <sup>[3,4]</sup> | up to 2 K | up to 32 K | ## Notes - 2. Automotive qualified devices available in this group. - Limited analog functionality. - 4. Two analog blocks and one CapSense® block. # **Getting Started** For in depth information, along with detailed programming details, see the $PSoC^{\otimes}$ Technical Reference Manual. For up-to-date ordering, packaging, and electrical specification information, see the latest PSoC device datasheets on the web. # **Application Notes** Cypress application notes are an excellent introduction to the wide variety of possible PSoC designs. # **Development Kits** PSoC Development Kits are available online from and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark. ## **Training** Free PSoC technical training (on demand, webinars, and workshops), which is available online via www.cypress.com, covers a wide variety of topics and skill levels to assist you in your designs. ## **CYPros Consultants** Certified PSoC consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC consultant go to the CYPros Consultants web site. # **Solutions Library** Visit our growing library of solution focused designs. Here you can find various application designs that include firmware and hardware design files that enable you to complete your designs quickly. # **Technical Support** Technical support – including a searchable Knowledge Base articles and technical forums – is also available online. If you cannot find an answer to your question, call our Technical Support hotline at 1-800-541-4736. # **48-Pin Part Pinout** Table 3. 48-Pin Part Pinout (SSOP) | | | | | (330F) | | | | |------------|---------|--------------|-----------------|-----------------------------------------------------------------------------------------|--|--|--| | Pin<br>No. | Digital | pe<br>Analog | Pin<br>Name | Description | | | | | 1 | I/O | Allalog | P0[7] | Analog column mux input | | | | | 2 | 1/0 | I/O | P0[5] | Analog column mux input and column output | | | | | 3 | 1/0 | 1/0 | P0[3] | Analog column mux input and column output | | | | | 4 | I/O | 1 | P0[1] | Analog column mux input | | | | | 5 | 1/0 | ' | P2[7] | Analog column max input | | | | | 6 | 1/0 | | P2[5] | | | | | | 7 | 1/0 | 1 | P2[3] | Direct switched capacitor block input | | | | | 8 | 1/0 | i | P2[1] | Direct switched capacitor block input | | | | | 9 | 1/0 | ' | P4[7] | Direct switched capacitor block input | | | | | 10 | I/O | | P4[5] | | | | | | 11 | 1/0 | | P4[3] | | | | | | 12 | 1/0 | | P4[3] | | | | | | 13 | | wer | | Ground connection | | | | | | | wei | V <sub>SS</sub> | Ground connection | | | | | 14 | I/O | | P3[7] | | | | | | 15 | I/O | | P3[5] | | | | | | 16 | I/O | | P3[3] | | | | | | 17 | I/O | | P3[1] | | | | | | 18 | I/O | | P5[3] | | | | | | 19 | I/O | | P5[1] | | | | | | 20 | I/O | | P1[7] | I <sup>2</sup> C serial clock (SCL) | | | | | 21 | I/O | | P1[5] | I <sup>2</sup> C serial data (SDA) | | | | | 22 | I/O | | P1[3] | | | | | | 23 | I/O | | P1[1] | Crystal input (XTALin), I <sup>2</sup> C serial clock (SCL), ISSP-SCLK <sup>[6]</sup> | | | | | 24 | Po | wer | $V_{SS}$ | Ground connection | | | | | 25 | I/O | | P1[0] | Crystal output (XTALout), I <sup>2</sup> C Serial Data (SDA), ISSP-SDATA <sup>[6]</sup> | | | | | 26 | I/O | | P1[2] | | | | | | 27 | I/O | | P1[4] | Optional external clock (EXTCLK) input | | | | | 28 | I/O | | P1[6] | | | | | | 29 | I/O | | P5[0] | | | | | | 30 | I/O | | P5[2] | | | | | | 31 | I/O | | P3[0] | | | | | | 32 | I/O | | P3[2] | | | | | | 33 | I/O | | P3[4] | | | | | | 34 | I/O | | P3[6] | | | | | | 35 | Inj | out | XRES | Active high external reset with internal pull-down | | | | | 36 | I/O | | P4[0] | | | | | | 37 | I/O | | P4[2] | | | | | | 38 | I/O | | P4[4] | | | | | | 39 | I/O | | P4[6] | | | | | | 40 | I/O | I | P2[0] | Direct switched capacitor block input | | | | | 41 | I/O | ı | P2[2] | Direct switched capacitor block input | | | | | 42 | I/O | | P2[4] | External analog ground (AGND) | | | | | 43 | I/O | | P2[6] | External voltage reference (V <sub>REF</sub> ) | | | | | 44 | I/O | ı | P0[0] | Analog column mux input | | | | | 45 | I/O | I/O | P0[2] | Analog column mux input and column output | | | | | 46 | I/O | I/O | P0[4] | Analog column mux input and column output | | | | | 47 | I/O | I | P0[6] | Analog column mux input | | | | | 48 | | wer | V <sub>DD</sub> | Supply voltage | | | | | | | | י טט | | | | | Figure 4. CY8C29666 48-Pin PSoC Device **LEGEND**: A = Analog, I = Input, and O = Output. # Note <sup>6.</sup> These are the ISSP pins, which are not high Z when coming out of POR. See the PSoC Technical Reference Manual for details. Table 5. Register Map Bank 0 Table: User Space | Name | Addr (0, Hex) | | Table: User | Addr (0,Hex) | A | Nama | Adds (O Hass) | A | Nama | Adds (O Hass) | A | |-----------|---------------|--------|----------------------|--------------|--------|----------------------|---------------|--------|----------|---------------|----------| | | (., . , | Access | Name | . , , | Access | Name | Addr (0,Hex) | Access | Name | Addr (0,Hex) | Access | | PRT0DR | 00 | RW | DBB20DR0 | 40 | # | ASC10CR0 | 80 | RW | RDI2RI | C0 | RW | | PRT0IE | 01 | RW | DBB20DR1 | 41 | W | ASC10CR1 | 81 | RW | RDI2SYN | C1 | RW | | PRT0GS | 02 | RW | DBB20DR2 | 42 | RW | ASC10CR2 | 82 | RW | RDI2IS | C2 | RW | | PRT0DM2 | 03 | RW | DBB20CR0 | 43 | # | ASC10CR3 | 83 | RW | RDI2LT0 | C3 | RW | | PRT1DR | 04 | RW | DBB21DR0 | 44 | # | ASD11CR0 | 84 | RW | RDI2LT1 | C4 | RW | | PRT1IE | 05 | RW | DBB21DR1 | 45 | W | ASD11CR1 | 85 | RW | RDI2RO0 | C5 | RW | | PRT1GS | 06 | RW | DBB21DR2 | 46 | RW | ASD11CR2 | 86 | RW | RDI2RO1 | C6 | RW | | PRT1DM2 | 07 | RW | DBB21CR0 | 47 | # | ASD11CR3 | 87 | RW | | C7 | | | PRT2DR | 08 | RW | DCB22DR0 | 48 | # | ASC12CR0 | 88 | RW | RDI3RI | C8 | RW | | PRT2IE | 09 | RW | DCB22DR1 | 49 | W | ASC12CR1 | 89 | RW | RDI3SYN | C9 | RW | | PRT2GS | 0A | RW | DCB22DR2 | 4A | RW | ASC12CR2 | 8A | RW | RDI3IS | CA | RW | | PRT2DM2 | 0B | RW | DCB22CR0 | 4B | # | ASC12CR2 | 8B | RW | RDI3LT0 | CB | RW | | | | | | | | | | | RDI3LT1 | | | | PRT3DR | 0C | RW | DCB23DR0 | 4C | # | ASD13CR0 | 8C | RW | | CC | RW | | PRT3IE | 0D | RW | DCB23DR1 | 4D | W | ASD13CR1 | 8D | RW | RDI3RO0 | CD | RW | | PRT3GS | 0E | RW | DCB23DR2 | 4E | RW | ASD13CR2 | 8E | RW | RDI3RO1 | CE | RW | | PRT3DM2 | 0F | RW | DCB23CR0 | 4F | # | ASD13CR3 | 8F | RW | | CF | | | PRT4DR | 10 | RW | DBB30DR0 | 50 | # | ASD20CR0 | 90 | RW | CUR_PP | D0 | RW | | PRT4IE | 11 | RW | DBB30DR1 | 51 | W | ASD20CR1 | 91 | RW | STK_PP | D1 | RW | | PRT4GS | 12 | RW | DBB30DR2 | 52 | RW | ASD20CR2 | 92 | RW | | D2 | | | PRT4DM2 | 13 | RW | DBB30CR0 | 53 | # | ASD20CR3 | 93 | RW | IDX PP | D3 | RW | | PRT5DR | 14 | RW | DBB31DR0 | 54 | # | ASC21CR0 | 94 | RW | MVR PP | D4 | RW | | PRT5IE | 15 | RW | DBB31DR1 | 55 | W | ASC21CR1 | 95 | RW | MVW PP | D5 | RW | | PRT5GS | 16 | RW | DBB31DR2 | 56 | RW | ASC21CR2 | 96 | RW | I2C_CFG | D6 | RW | | PRT5DM2 | | | DBB31DR2<br>DBB31CR0 | | | ASC21CR2<br>ASC21CR3 | 97 | | I2C_CFG | | # | | PRISDIVIZ | 17 | RW | | 57 | # | | | RW | | D7 | | | | 18 | | DCB32DR0 | 58 | # | ASD22CR0 | 98 | RW | I2C_DR | D8 | RW | | | 19 | | DCB32DR1 | 59 | W | ASD22CR1 | 99 | RW | I2C_MSCR | D9 | # | | | 1A | | DCB32DR2 | 5A | RW | ASD22CR2 | 9A | RW | INT_CLR0 | DA | RW | | | 1B | | DCB32CR0 | 5B | # | ASD22CR3 | 9B | RW | INT_CLR1 | DB | RW | | | 1C | | DCB33DR0 | 5C | # | ASC23CR0 | 9C | RW | INT_CLR2 | DC | RW | | | 1D | | DCB33DR1 | 5D | W | ASC23CR1 | 9D | RW | INT_CLR3 | DD | RW | | | 1E | | DCB33DR2 | 5E | RW | ASC23CR2 | 9E | RW | INT MSK3 | DE | RW | | | 1F | | DCB33CR0 | 5F | # | ASC23CR3 | 9F | RW | INT MSK2 | DF | RW | | DBB00DR0 | 20 | # | AMX IN | 60 | RW | | A0 | | INT MSK0 | E0 | RW | | DBB00DR1 | 21 | W | 7 11177 _ 11 1 | 61 | | | A1 | | INT MSK1 | E1 | RW | | DBB00DR2 | 22 | RW | | 62 | | | A2 | | INT VC | E2 | RC | | | | | ADE CD | | DW | | | | RES WDT | | | | DBB00CR0 | 23 | # | ARF_CR | 63 | RW | | A3 | | _ | E3 | W | | DBB01DR0 | 24 | # | CMP_CR0 | 64 | # | | A4 | | DEC_DH | E4 | RC | | DBB01DR1 | 25 | W | ASY_CR | 65 | # | | A5 | | DEC_DL | E5 | RC | | DBB01DR2 | 26 | RW | CMP_CR1 | 66 | RW | | A6 | | DEC_CR0 | E6 | RW | | DBB01CR0 | 27 | # | | 67 | | | A7 | | DEC_CR1 | E7 | RW | | DCB02DR0 | 28 | # | | 68 | | MUL1_X | A8 | W | MUL0_X | E8 | W | | DCB02DR1 | 29 | W | | 69 | | MUL1_Y | A9 | W | MUL0_Y | E9 | W | | DCB02DR2 | 2A | RW | | 6A | | MUL1 DH | AA | R | MUL0 DH | EA | R | | DCB02CR0 | 2B | # | | 6B | | MUL1 DL | AB | R | MUL0 DL | EB | R | | DCB03DR0 | 2C | # | TMP DR0 | 6C | RW | ACC1 DR1 | AC | RW | ACC0 DR1 | EC | RW | | DCB03DR1 | 2D | W | TMP DR1 | 6D | RW | ACC1 DR0 | AD | RW | ACC0_DR0 | ED | RW | | DCB03DR2 | 2E | RW | TMP DR2 | 6E | RW | ACC1 DR3 | AE | RW | ACC0 DR3 | EE | RW | | | 2F | | | | | _ | | | ACC0_DR3 | | | | DCB03CR0 | | # | TMP_DR3 | 6F | RW | ACC1_DR2 | AF | RW | ACCU_DRZ | EF | RW | | DBB10DR0 | 30 | # | ACB00CR3 | 70 | RW | RDI0RI | B0 | RW | | F0 | | | DBB10DR1 | 31 | W | ACB00CR0 | 71 | RW | RDI0SYN | B1 | RW | | F1 | <u> </u> | | DBB10DR2 | 32 | RW | ACB00CR1 | 72 | RW | RDI0IS | B2 | RW | | F2 | | | DBB10CR0 | 33 | # | ACB00CR2 | 73 | RW | RDI0LT0 | B3 | RW | | F3 | | | DBB11DR0 | 34 | # | ACB01CR3 | 74 | RW | RDI0LT1 | B4 | RW | | F4 | | | DBB11DR1 | 35 | W | ACB01CR0 | 75 | RW | RDI0RO0 | B5 | RW | | F5 | | | DBB11DR2 | 36 | RW | ACB01CR1 | 76 | RW | RDI0RO1 | В6 | RW | | F6 | | | DBB11CR0 | 37 | # | ACB01CR2 | 77 | RW | | B7 | | CPU F | F7 | RL | | DCB12DR0 | 38 | # | ACB02CR3 | 78 | RW | RDI1RI | B8 | RW | _ | F8 | | | DCB12DR1 | 39 | W | ACB02CR0 | 79 | RW | RDI1SYN | B9 | RW | | F9 | | | DCB12DR1 | 39<br>3A | RW | ACB02CR0 | 79<br>7A | RW | RDI1IS | BA | RW | | FA | | | | | | | | | | | | | | | | DCB12CR0 | 3B | # | ACB02CR2 | 7B | RW | RDI1LT0 | BB | RW | | FB | | | DCB13DR0 | 3C | # | ACB03CR3 | 7C | RW | RDI1LT1 | BC | RW | | FC | <u> </u> | | DCB13DR1 | 3D | W | ACB03CR0 | 7D | RW | RDI1RO0 | BD | RW | | FD | | | DCB13DR2 | 3E | RW | ACB03CR1 | 7E | RW | RDI1RO1 | BE | RW | CPU_SCR1 | FE | # | | DCB13CR0 | 3F | # | ACB03CR2 | 7F | RW | | BF | | CPU SCR0 | FF | # | Blank fields are Reserved and should not be accessed. # Access is bit specific. Table 6. Register Map Bank 1 Table: Configuration Space | Name | Addr (1,Hex) | Access | Name | Addr (1,Hex) | Access | Name | Addr (1,Hex) | Access | Name | Addr (1,Hex) | Access | |--------------|--------------|---------|----------------------|--------------|----------|----------------------|--------------|---------|-------------------|--------------|--------| | PRT0DM0 | 00 | RW | DBB20FN | 40 | RW | ASC10CR0 | 80 | RW | RDI2RI | CO | RW | | PRT0DM1 | 01 | RW | DBB20IN | 41 | RW | ASC10CR1 | 81 | RW | RDI2SYN | C1 | RW | | PRT0IC0 | _ | | DBB200U | | | ASC10CR1 | _ | | RDI2STN<br>RDI2IS | | | | | 02 | RW | DBBZ0O0 | 42 | RW | | 82 | RW | | C2 | RW | | PRT0IC1 | 03 | RW | DDD04511 | 43 | 5147 | ASC10CR3 | 83 | RW | RDI2LT0 | C3 | RW | | PRT1DM0 | 04 | RW | DBB21FN | 44 | RW | ASD11CR0 | 84 | RW | RDI2LT1 | C4 | RW | | PRT1DM1 | 05 | RW | DBB21IN | 45 | RW | ASD11CR1 | 85 | RW | RDI2RO0 | C5 | RW | | PRT1IC0 | 06 | RW | DBB21OU | 46 | RW | ASD11CR2 | 86 | RW | RDI2RO1 | C6 | RW | | PRT1IC1 | 07 | RW | | 47 | | ASD11CR3 | 87 | RW | | C7 | | | PRT2DM0 | 08 | RW | DCB22FN | 48 | RW | ASC12CR0 | 88 | RW | RDI3RI | C8 | RW | | PRT2DM1 | 09 | RW | DCB22IN | 49 | RW | ASC12CR1 | 89 | RW | RDI3SYN | C9 | RW | | PRT2IC0 | 0A | RW | DCB22OU | 4A | RW | ASC12CR2 | 8A | RW | RDI3IS | CA | RW | | PRT2IC1 | 0B | RW | | 4B | | ASC12CR3 | 8B | RW | RDI3LT0 | СВ | RW | | PRT3DM0 | 0C | RW | DCB23FN | 4C | RW | ASD13CR0 | 8C | RW | RDI3LT1 | CC | RW | | PRT3DM1 | 0D | RW | DCB23IN | 4D | RW | ASD13CR1 | 8D | RW | RDI3RO0 | CD | RW | | PRT3IC0 | 0E | RW | DCB23OU | 4E | RW | ASD13CR2 | 8E | RW | RDI3RO1 | CE | RW | | PRT3IC1 | 0F | RW | | 4F | | ASD13CR3 | 8F | RW | | CF | | | PRT4DM0 | 10 | RW | DBB30FN | 50 | RW | ASD20CR0 | 90 | RW | GDI O IN | D0 | RW | | PRT4DM1 | 11 | RW | DBB30IN | 51 | RW | ASD20CR1 | 91 | RW | GDI_E_IN | D1 | RW | | PRT4IC0 | 12 | RW | DBB30OU | 52 | RW | ASD20CR2 | 92 | RW | GDI_O_OU | D2 | RW | | PRT4IC1 | 13 | RW | DBB3000 | 53 | IXVV | ASD20CR2<br>ASD20CR3 | 93 | RW | GDI_E_OU | D3 | RW | | | | | DDD34EN | | DIA | ASC21CR0 | | | GDI_E_UU | | KVV | | PRT5DM0 | 14 | RW | DBB31FN | 54 | RW | | 94 | RW | | D4 | | | PRT5DM1 | 15 | RW | DBB31IN | 55 | RW | ASC21CR1 | 95 | RW | | D5 | | | PRT5IC0 | 16 | RW | DBB31OU | 56 | RW | ASC21CR2 | 96 | RW | | D6 | | | PRT5IC1 | 17 | RW | | 57 | | ASC21CR3 | 97 | RW | | D7 | | | | 18 | | DCB32FN | 58 | RW | ASD22CR0 | 98 | RW | | D8 | | | | 19 | | DCB32IN | 59 | RW | ASD22CR1 | 99 | RW | | D9 | | | | 1A | | DCB32OU | 5A | RW | ASD22CR2 | 9A | RW | | DA | | | | 1B | | | 5B | | ASD22CR3 | 9B | RW | | DB | | | | 1C | | DCB33FN | 5C | RW | ASC23CR0 | 9C | RW | | DC | | | | 1D | | DCB33IN | 5D | RW | ASC23CR1 | 9D | RW | OSC_GO_EN | DD | RW | | | 1E | | DCB33OU | 5E | RW | ASC23CR2 | 9E | RW | OSC CR4 | DE | RW | | | 1F | | | 5F | | ASC23CR3 | 9F | RW | OSC_CR3 | DF | RW | | DBB00FN | 20 | RW | CLK_CR0 | 60 | RW | | A0 | | OSC CR0 | E0 | RW | | DBB00IN | 21 | RW | CLK CR1 | 61 | RW | | A1 | | OSC CR1 | E1 | RW | | DBB00OU | 22 | RW | ABF CR0 | 62 | RW | | A2 | | OSC_CR2 | E2 | RW | | BBBCCC | 23 | 1111 | AMD CR0 | 63 | RW | | A3 | | VLT CR | E3 | RW | | DBB01FN | 24 | RW | AND_CITO | 64 | 1744 | | A4 | | VLT_CKP | E4 | R | | DBB01IN | 25 | RW | | 65 | | | A5 | | VLI_CIVIF | E5 | IN. | | DBB01IN | | | AMD CD4 | | RW | | | | | | | | DBBUTOU | 26 | RW | AMD_CR1 | 66 | | | A6 | | | E6 | | | D.O.D.O.E.L. | 27 | D147 | ALT_CR0 | 67 | RW | | A7 | | | E7 | 147 | | DCB02FN | 28 | RW | ALT_CR1 | 68 | RW | | A8 | | IMO_TR | E8 | W | | DCB02IN | 29 | RW | CLK_CR2 | 69 | RW | | A9 | | ILO_TR | E9 | W | | DCB02OU | 2A | RW | | 6A | | | AA | | BDG_TR | EA | RW | | | 2B | | | 6B | | | AB | | ECO_TR | EB | W | | DCB03FN | 2C | RW | TMP_DR0 | 6C | RW | | AC | | | EC | | | DCB03IN | 2D | RW | TMP_DR1 | 6D | RW | | AD | | | ED | | | DCB03OU | 2E | RW | TMP_DR2 | 6E | RW | | AE | | | EE | | | | 2F | | TMP_DR3 | 6F | RW | | AF | | | EF | | | DBB10FN | 30 | RW | ACB00CR3 | 70 | RW | RDI0RI | B0 | RW | | F0 | | | DBB10IN | 31 | RW | ACB00CR0 | 71 | RW | RDI0SYN | B1 | RW | | F1 | | | DBB10OU | 32 | RW | ACB00CR1 | 72 | RW | RDI0IS | B2 | RW | | F2 | | | | 33 | | ACB00CR2 | 73 | RW | RDI0LT0 | В3 | RW | | F3 | | | DBB11FN | 34 | RW | ACB01CR3 | 74 | RW | RDI0LT1 | B4 | RW | | F4 | | | DBB11IN | 35 | RW | ACB01CR0 | 75 | RW | RDI0RO0 | B5 | RW | | F5 | | | DBB11OU | 36 | RW | ACB01CR1 | 76 | RW | RDI0RO1 | B6 | RW | | F6 | | | 2221100 | 37 | 1 7 7 7 | ACB01CR2 | 77 | RW | | B7 | 1 1 1 1 | CPU F | F7 | RL | | DCB12FN | 38 | RW | ACB02CR3 | 78 | RW | RDI1RI | B8 | RW | J. J_1 | F8 | IXL | | | | | | | | | | | | | | | DCB12IN | 39 | RW | ACB02CR0 | 79 | RW | RDI1SYN | B9 | RW | FLO DD: | F9 | D | | DCB12OU | 3A | RW | ACB02CR1 | 7A | RW | RDI1IS | BA | RW | FLS_PR1 | FA | RW | | | 3B | | ACB02CR2 | 7B | RW | RDI1LT0 | BB | RW | | FB | | | DCB13FN | 3C | RW | ACB03CR3 | 7C | RW | RDI1LT1 | BC | RW | | FC | | | DCB13IN | 3D | RW | ACB03CR0 | 7D | RW | RDI1RO0 | BD | RW | | FD | | | | | | 4 OD000D4 | 7 | DW | DDIADOA | BE | RW | CPU SCR1 | FE | 44 | | DCB13OU | 3E<br>3F | RW | ACB03CR1<br>ACB03CR2 | 7E<br>7F | RW<br>RW | RDI1RO1 | BE<br>BF | RVV | CPU_SCR1 | FF | # | Blank fields are Reserved and should not be accessed. # Access is bit specific. Table 10. DC GPIO Specifications (continued) | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|-----------------------------------|-----|-----|-----|-------|-------------------------------------------------------| | $V_{H}$ | Input hysteresis | _ | 60 | _ | mV | | | $I_{IL}$ | Input leakage (absolute value) | _ | 1 | _ | nA | Gross tested to 1 μA. | | C <sub>IN</sub> | Capacitive load on pins as input | - | 3.5 | 10 | pF | Package and pin dependent.<br>T <sub>A</sub> = 25 °C. | | C <sub>OUT</sub> | Capacitive load on pins as output | I | 3.5 | 10 | pF | Package and pin dependent.<br>T <sub>A</sub> = 25 °C. | # DC Operational Amplifier Specifications Table 11 and Table 12 on page 18 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, or 3.0 V to 3.6 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only. The operational amplifier is a component of both the analog CT PSoC blocks and the analog SC PSoC blocks. The guaranteed specifications are measured in the analog CT PSoC block. Typical parameters apply to 5 V at 25 °C and are for design guidance only. Power = high and Opamp bias = high settings are not allowed together for 3.3 V V<sub>DD</sub> operation. Table 11. 5-V DC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|-------------------------------------------------------------------------------------|------------------------|------------|------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OSOA</sub> | Input offset voltage (absolute value) | _ | 1.6 | 10 | mV | | | TCV <sub>OSOA</sub> | Average input offset voltage drift | _ | 4.0 | 23.0 | μV/°C | | | I <sub>EBOA</sub> | Input leakage current (Port 0 analog pins) | _ | 200 | - | pА | Gross tested to 1 μA. | | C <sub>INOA</sub> | Input capacitance (Port 0 analog pins) | _ | 4.5 | 9.5 | pF | Package and pin dependent.<br>T <sub>A</sub> = 25 °C. | | V <sub>CMOA</sub> | Common-mode voltage range All cases, except highest Power = high, Opamp bias = high | 0.0<br>0.5 | _ | V <sub>DD</sub><br>V <sub>DD</sub> – 0.5 | V<br>V | | | CMRR <sub>OA</sub> | Common-mode rejection ratio | 60 | - | - | dB | This specification is measured through the analog output buffer and therefore includes the limitations imposed by the characteristics of the analog output buffer. | | G <sub>OLOA</sub> | Open loop gain | 80 | _ | _ | dB | | | V <sub>OHIGHOA</sub> | High output voltage swing (internal signals) | V <sub>DD</sub> – 0.01 | _ | _ | V | | | $V_{OLOWOA}$ | Low output voltage swing (internal signals) | _ | _ | 0.01 | V | | | I <sub>SOA</sub> | Supply current (including associated AGND buffer) | | | | | | | | Power = low, Opamp bias = low | _ | 150 | 200 | μA | | | | Power = low, Opamp bias = high<br>Power = medium, Opamp bias = low | _ | 300<br>600 | 400<br>800 | μ <b>A</b> | | | | Power = medium, Opamp bias = low Power = medium, Opamp bias = high | _ | 1200 | 1600 | μA<br>μA | | | | Power = high, Opamp bias = low | _ | 2400 | 3200 | μA | | | | Power = high, Opamp bias = high | _ | 4600 | 6400 | μA | | | PSRR <sub>OA</sub> | Supply voltage rejection ratio | 67 | 80 | _ | dB | $V_{SS} \le V_{IN} \le (V_{DD} - 2.25)$ or $(V_{DD} - 1.25 \ V) \le V_{IN} \le V_{DD}$ . | Table 16. 5-V DC Analog Reference Specifications(continued) | Reference<br>ARF_CR[5:3] | Reference Power<br>Settings | Symbol | Reference | Description | Min | Тур | Max | Unit | |--------------------------|--------------------------------------|--------------------|-----------|-------------------------------------------|-----------------|-------------------------|-------------------------|------| | | RefPower = High<br>Opamp bias = High | V <sub>REFHI</sub> | Ref High | P2[4] + Bandgap<br>(P2[4] = $V_{DD}/2$ ) | P2[4] + 1.222 | P2[4] + 1.290 | P2[4] + 1.343 | V | | | | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | | | V <sub>REFLO</sub> | Ref Low | P2[4] - Bandgap<br>( $P2[4] = V_{DD}/2$ ) | P2[4] - 1.331 | P2[4] – 1.295 | P2[4] - 1.254 | V | | | RefPower = High<br>Opamp bias = Low | $V_{REFHI}$ | Ref High | P2[4] + Bandgap<br>(P2[4] = $V_{DD}/2$ ) | P2[4] + 1.226 | P2[4] + 1.293 | P2[4] + 1.347 | V | | | | $V_{AGND}$ | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | 0h101 | | V <sub>REFLO</sub> | Ref Low | P2[4] - Bandgap<br>(P2[4] = $V_{DD}/2$ ) | P2[4] - 1.331 | P2[4] - 1.298 | P2[4] - 1.259 | V | | 0b101 | RefPower = Med<br>Opamp bias = High | $V_{REFHI}$ | Ref High | P2[4] + Bandgap<br>(P2[4] = $V_{DD}/2$ ) | P2[4] + 1.227 | P2[4] + 1.294 | P2[4] + 1.347 | V | | | | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | | | V <sub>REFLO</sub> | Ref Low | P2[4] - Bandgap<br>(P2[4] = $V_{DD}/2$ ) | P2[4] - 1.331 | P2[4] - 1.298 | P2[4] - 1.259 | V | | | RefPower = Med<br>Opamp bias = Low | $V_{REFHI}$ | Ref High | P2[4] + Bandgap<br>(P2[4] = $V_{DD}/2$ ) | P2[4] + 1.228 | P2[4] + 1.295 | P2[4] + 1.349 | V | | | | $V_{AGND}$ | AGND | P2[4] | P2[4] | P2[4] | P2[4] | - | | | | $V_{REFLO}$ | Ref Low | P2[4] - Bandgap<br>(P2[4] = $V_{DD}/2$ ) | P2[4] - 1.332 | P2[4] – 1.299 | P2[4] - 1.260 | V | | | RefPower = High | V <sub>REFHI</sub> | Ref High | 2 × Bandgap | 2.535 | 2.598 | 2.644 | V | | | Opamp bias = High | $V_{AGND}$ | AGND | Bandgap | 1.227 | 1.305 | 1.398 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.009 | V <sub>SS</sub> + 0.038 | V | | | RefPower = High | $V_{REFHI}$ | Ref High | 2 × Bandgap | 2.530 | 2.598 | 2.643 | V | | | Opamp bias = Low | V <sub>AGND</sub> | AGND | Bandgap | 1.244 | 1.303 | 1.370 | V | | 0b110 | | $V_{REFLO}$ | Ref Low | $V_{SS}$ | V <sub>SS</sub> | $V_{SS} + 0.005$ | V <sub>SS</sub> + 0.024 | V | | 05110 | RefPower = Med | $V_{REFHI}$ | Ref High | 2 × Bandgap | 2.532 | 2.598 | 2.644 | V | | | Opamp bias = High | $V_{AGND}$ | AGND | Bandgap | 1.239 | 1.304 | 1.380 | V | | | | $V_{REFLO}$ | Ref Low | $V_{SS}$ | $V_{SS}$ | $V_{SS} + 0.006$ | $V_{SS} + 0.026$ | V | | | RefPower = Med | $V_{REFHI}$ | Ref High | 2 × Bandgap | 2.528 | 2.598 | 2.645 | V | | | Opamp bias = Low | $V_{AGND}$ | AGND | Bandgap | 1.249 | 1.302 | 1.362 | V | | | | $V_{REFLO}$ | Ref Low | $V_{SS}$ | V <sub>SS</sub> | $V_{SS} + 0.004$ | V <sub>SS</sub> + 0.018 | V | | | RefPower = High<br>Opamp bias = High | $V_{REFHI}$ | Ref High | 3.2 × Bandgap | 4.041 | 4.155 | 4.234 | V | | | Opamp bias – High | $V_{AGND}$ | AGND | 1.6 × Bandgap | 1.998 | 2.083 | 2.183 | V | | | | $V_{REFLO}$ | Ref Low | $V_{SS}$ | V <sub>SS</sub> | $V_{SS} + 0.010$ | V <sub>SS</sub> + 0.038 | V | | | RefPower = High<br>Opamp bias = Low | $V_{REFHI}$ | Ref High | 3.2 × Bandgap | 4.047 | 4.153 | 4.236 | V | | | Opamp bias – Low | $V_{AGND}$ | AGND | 1.6 × Bandgap | 2.012 | 2.082 | 2.157 | V | | 0b111 | | $V_{REFLO}$ | Ref Low | $V_{SS}$ | V <sub>SS</sub> | $V_{SS} + 0.006$ | V <sub>SS</sub> + 0.024 | V | | | RefPower = Med | $V_{REFHI}$ | Ref High | 3.2 × Bandgap | 4.049 | 4.154 | 4.238 | V | | | Opamp bias = High | $V_{AGND}$ | AGND | 1.6 × Bandgap | 2.008 | 2.083 | 2.165 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.006 | V <sub>SS</sub> + 0.026 | V | | | RefPower = Med | V <sub>REFHI</sub> | Ref High | 3.2 × Bandgap | 4.047 | 4.154 | 4.238 | V | | | Opamp bias = Low | $V_{AGND}$ | AGND | 1.6 × Bandgap | 2.016 | 2.081 | 2.150 | V | | | | $V_{REFLO}$ | Ref Low | $V_{SS}$ | V <sub>SS</sub> | $V_{SS} + 0.004$ | V <sub>SS</sub> + 0.018 | V | # DC POR and LVD Specifications Table 19 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 \,^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85 \,^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40 \,^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85 \,^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at $25 \,^{\circ}\text{C}$ and are for design guidance only. Table 19. DC POR and LVD Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------------|-------| | V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub> | V <sub>DD</sub> value for PPOR trip (negative ramp)<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b | _<br>_<br>_ | 2.82<br>4.39<br>4.55 | 1 1 1 | >>> | | | V <sub>PH0</sub><br>V <sub>PH1</sub><br>V <sub>PH2</sub> | PPOR hysteresis PORLEV[1:0] = 00b PORLEV[1:0] = 01b PORLEV[1:0] = 10b | -<br>-<br>- | 92<br>0<br>0 | 1 1 1 | mV<br>mV<br>mV | | | VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD7 | V <sub>DD</sub> value for LVD trip<br>VM[2:0] = 000b<br>VM[2:0] = 001b<br>VM[2:0] = 010b<br>VM[2:0] = 011b<br>VM[2:0] = 100b<br>VM[2:0] = 101b<br>VM[2:0] = 110b<br>VM[2:0] = 111b | 2.86<br>2.96<br>3.07<br>3.92<br>4.39<br>4.55<br>4.63<br>4.72 | 2.92<br>3.02<br>3.13<br>4.00<br>4.48<br>4.64<br>4.73<br>4.81 | 2.98 <sup>[7]</sup> 3.08 3.20 4.08 4.57 4.74 <sup>[8]</sup> 4.82 4.91 | > > > > > > > > > > > > > > > > > > > | | ## Notes <sup>7.</sup> Always greater than 50 mV above PPOR (PORLEV = 00) for falling supply. <sup>8.</sup> Always greater than 50 mV above PPOR (PORLEV = 10) for falling supply. Table 21. AC Chip-Level Specifications (continued) | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------------------------|----------------------------------------------------|-----|-----|------|-------|--------| | t <sub>JIT_IMO</sub> [14] | 24 MHz IMO cycle-to-cycle jitter (RMS) | _ | 200 | 700 | ps | | | | 24 MHz IMO long term N cycle-to-cycle jitter (RMS) | - | 300 | 900 | ps | N = 32 | | | 24 MHz IMO period jitter (RMS) | _ | 100 | 400 | ps | | | t <sub>JIT_PLL</sub> <sup>[14]</sup> | PLL cycle-to-cycle jitter (RMS) | _ | 200 | 800 | ps | | | | PLL long term N cycle-to-cycle jitter (RMS) | - | 300 | 1200 | ps | N = 32 | | | PLL period jitter (RMS) | _ | 100 | 700 | ps | | Figure 7. PLL Lock Timing Diagram Figure 8. PLL Lock for Low Gain Setting Timing Diagram Figure 9. External Crystal Oscillator Startup Timing Diagram # AC External Clock Specifications Table 29 and Table 30 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 29. 5-V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|------------------------|-------|-----|------|-------|-------| | F <sub>OSCEXT</sub> | Frequency | 0.093 | - | 24.6 | MHz | | | - | High period | 20.6 | _ | 5300 | ns | | | _ | Low period | 20.6 | _ | _ | ns | | | _ | Power-up IMO to switch | 150 | - | _ | μS | | # Table 30. 3.3-V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|-------------------------------------------------|-------|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>OSCEXT</sub> | Frequency with CPU clock divide by 1 | 0.093 | - | 12.3 | MHz | Maximum CPU frequency is<br>12 MHz at 3.3 V. With the CPU<br>clock divider set to 1, the external<br>clock must adhere to the maximum<br>frequency and duty cycle<br>requirements. | | F <sub>OSCEXT</sub> | Frequency with CPU clock divide by 2 or greater | 0.093 | - | 24.6 | MHz | If the frequency of the external clock is greater than 12 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider will ensure that the fifty percent duty cycle requirement is met. | | _ | High period with CPU Clock divide by 1 | 41.7 | _ | 5300 | ns | | | _ | Low period with CPU Clock divide by 1 | 41.7 | _ | _ | ns | | | _ | Power-up IMO to switch | 150 | _ | _ | μS | | # AC Programming Specifications Table 31 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 \,^{\circ}\text{C} \le T_{A} \le 85 \,^{\circ}\text{C}$ , or $3.0 \,^{\circ}\text{V}$ to $3.6 \,^{\circ}\text{V}$ and $-40 \,^{\circ}\text{C} \le T_{A} \le 85 \,^{\circ}\text{C}$ , respectively. Typical parameters apply to $5 \,^{\circ}\text{V}$ and $3.3 \,^{\circ}\text{V}$ at $25 \,^{\circ}\text{C}$ and are for design guidance only. **Table 31. AC Programming Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|----------------------------------------------------------------------------------|-----|-----|---------------------|-------|--------------------------| | t <sub>RSCLK</sub> | Rise time of SCLK | 1 | - | 20 | ns | | | t <sub>FSCLK</sub> | Fall time of SCLK | 1 | _ | 20 | ns | | | t <sub>SSCLK</sub> | Data setup time to falling edge of SCLK | 40 | _ | _ | ns | | | t <sub>HSCLK</sub> | Data hold time from falling edge of SCLK | 40 | _ | _ | ns | | | F <sub>SCLK</sub> | Frequency of SCLK | 0 | _ | 8 | MHz | | | t <sub>ERASEB</sub> | Flash erase time (block) | _ | 10 | 40 <sup>[19]</sup> | ms | | | t <sub>WRITE</sub> | Flash block write time | _ | 40 | 160 <sup>[19]</sup> | ms | | | t <sub>DSCLK</sub> | Data out delay from falling edge of SCLK | _ | _ | 45 | ns | V <sub>DD</sub> > 3.6 | | t <sub>DSCLK3</sub> | Data out delay from falling edge of SCLK | _ | _ | 50 | ns | $3.0 \le V_{DD} \le 3.6$ | | t <sub>PRGH</sub> | Total flash block program time (t <sub>ERASEB</sub> + t <sub>WRITE</sub> ), hot | - | - | 100 <sup>[19]</sup> | ms | T <sub>J</sub> ≥ 0 °C | | t <sub>PRGC</sub> | Total flash block program time (t <sub>ERASEB</sub> + t <sub>WRITE</sub> ), cold | _ | _ | 200 <sup>[19]</sup> | ms | T <sub>J</sub> < 0 °C | ## Note <sup>19.</sup> For the full temperature range, the user must employ a temperature sensor user module (FlashTemp) or other temperature sensor, and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 for more information. # **Packaging Information** This section illustrates the packaging specifications for the automotive CY8C29x66 PSoC device, along with the thermal impedances and solder reflow for each package and the typical package capacitance on crystal pins. **Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the emulator pod drawings at <a href="http://www.cypress.com">http://www.cypress.com</a>. Figure 14. 28-Pin (210-Mil) SSOP Figure 15. 48-Pin (300-Mil) SSOP # **Thermal Impedances** # Table 33. Thermal Impedances per Package | Package | Typical $\theta_{JA}^{[22]}$ | |-------------|------------------------------| | 28-pin SSOP | 94 °C/W | | 48-pin SSOP | 69 °C/W | # **Capacitance on Crystal Pins** Table 34. Typical Package Capacitance on Crystal Pins | Package | Package Capacitance | | | |-------------|---------------------|--|--| | 28-pin SSOP | 2.8 pF | | | | 48-pin SSOP | 3.3 pF | | | # **Solder Reflow Specifications** Table 35 shows the solder reflow temperature limits that must not be exceeded. Table 35. Solder Reflow Specifications | Package | Maximum Peak Temperature (T <sub>C</sub> ) | Maximum Time above T <sub>C</sub> – 5 °C | | |-------------|--------------------------------------------|------------------------------------------|--| | 28-pin SSOP | 260 °C | 30 seconds | | | 48-pin SSOP | 260 °C | 30 seconds | | # **Development Tool Selection** This section presents the development tools available for the CY8C29x66 family. ## Software ## PSoC Designer™ At the core of the PSoC development software suite is PSoC Designer, used to generate PSoC firmware applications. PSoC Designer is available free of charge at http://www.cypress.com and includes a free C compiler. ## PSoC Programmer Flexible enough to be used on the bench in development, yet suitable for factory programming, PSoC Programmer works either as a standalone programming application or it can operate directly from PSoC Designer or PSoC Express. PSoC Programmer software is compatible with both PSoC ICE-Cube In-Circuit Emulator and PSoC MiniProg. PSoC programmer is available free of charge at http://www.cypress.com. ## **Development Kits** All development kits can be purchased from the Cypress Online Store. The online store also has the most up to date information on kit contents, descriptions, and availability. ## CY3215-DK Basic Development Kit The CY3215-DK is for prototyping and development with PSoC Designer. This kit supports in-circuit emulation and the software interface allows users to run, halt, and single step the processor and view the contents of specific memory locations. Advanced emulation features are also supported through PSoC Designer. The kit includes: - ICE-Cube unit - 28-pin PDIP emulation pod for CY8C29466-24PXI - 28-pin CY8C29466-24PXI PDIP PSoC device samples (two) - PSoC Designer software CD - ISSP cable - MiniEval socket programming and evaluation board - Backward compatibility cable (for connecting to legacy pods) - Universal 110/220 power supply (12 V) - European plug adapter - USB 2.0 cable - Getting Started guide - Development kit registration form ## **Evaluation Tools** All evaluation tools can be purchased from the Cypress Online Store. The online store also has the most up to date information on kit contents, descriptions, and availability. #### CY3210-PSoCEval1 The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes an LCD module, potentiometer, LEDs, an RS-232 port, and plenty of breadboarding space to meet all of your evaluation needs. The kit includes: - Evaluation board with LCD module - MiniProg programming unit - 28-pin CY8C29466-24PXI PDIP PSoC device sample (2) - PSoC Designer software CD - Getting Started guide - USB 2.0 cable ## CY3210-29X66 Evaluation Pod (EvalPod) PSoC EvalPods are pods that connect to the ICE (CY3215-DK kit) to allow debugging capability. They can also function as a standalone device without debugging capability. The EvalPod has a 28-pin DIP footprint on the bottom for easy connection to development kits or other hardware. The top of the EvalPod has prototyping headers for easy connection to the device's pins. CY3210-29X66 provides evaluation of the CY8C29x66 PSoC device family. # **Device Programmers** All device programmers can be purchased from the Cypress Online Store. The online store also has the most up to date information on kit contents, descriptions, and availability. ## CY3210-MiniProg1 The CY3210-MiniProg1 kit allows a user to program PSoC devices through the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC via a provided USB 2.0 cable. The kit includes: - MiniProg programming unit - MiniEval socket programming and evaluation board - 28-pin CY8C29466-24PXI PDIP PSoC device sample - PSoC Designer software CD - Getting Started guide - USB 2.0 cable # Accessories (Emulation and Programming) # CY3207ISSP In-System Serial Programmer (ISSP) The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production-programming environment. Note: CY3207ISSP needs special software and is not compatible with PSoC Programmer. This software is free and can be downloaded from http://www.cypress.com. The kit - CY3207 programmer unit - PSoC ISSP software CD - 110 ~ 240-V power supply, Euro-Plug adapter - USB 2.0 cable Table 37. Emulation and Programming Accessories | Part Number | Pin Package | Pod Kit <sup>[23]</sup> | Foot Kit <sup>[24]</sup> | Adapter <sup>[25]</sup> | |------------------|-------------|-------------------------|--------------------------|-------------------------| | CY8C29466-24PVXA | 28-pin SSOP | CY3250-29XXX | CY3250-28SSOP-FK | AS-28-28-02SS-6ENP-GANG | | CY8C29666-24PVXA | 48-pin SSOP | CY3250-29XXX | CY3250-48SSOP-FK | AS-48-48-01SS-6-GANG | <sup>23.</sup> Pod kit contains an emulation pod, a flex-cable (connects the pod to the ICE), two feet, and device samples. <sup>24.</sup> Foot kit includes surface mount feet that can be soldered to the target PCB. <sup>25.</sup> Programming adapter converts non-DIP package to DIP footprint. Specific details and ordering information for each of the adapters are available at http://www.emulation.com. ## **Document Conventions** Units of Measure The following table lists the units of measure that are used in this document. Table 40. Units of Measure | Symbol | Unit of Measure | Symbol | Unit of Measure | |--------|-----------------|--------|-------------------------| | dB | decibel | mVpp | millivolts peak-to-peak | | °C | degree Celsius | nA | nanoampere | | fF | femto-farad | ns | nanosecond | | kHz | kilohertz | nV | nanovolt | | kΩ | kilohm | Ω | ohm | | MHz | megahertz | ppm | parts per million | | μΑ | microampere | % | percent | | μs | microsecond | pF | picofarad | | μV | microvolt | ps | picosecond | | μW | microwatt | рА | pikoampere | | mA | milliampere | rt-Hz | root hertz | | mm | millimeter | V | volt | | ms | millisecond | W | watt | | mV | millivolt | | · | ## Numeric Conventions Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, '01010100b' or '01000011b'). Numbers not indicated by an 'h', 'b', or '0x' are in decimal format. ## Glossary bandgap reference bandwidth 1. A logic signal having its asserted state as the logic 1 state. active high 2. A logic signal having the logic 1 state as the higher voltage of the two states. The basic programmable opamp circuits. These are SC (switched capacitor) and CT (continuous time) blocks. analog blocks These blocks can be interconnected to provide ADCs, DACs, multi-pole filters, gain stages, and much more. analog-to-digital A device that changes an analog signal to a digital signal of corresponding magnitude. Typically, an ADC converts converter (ADC) a voltage to a digital number. The digital-to-analog converter (DAC) performs the reverse operation. Application A series of software routines that comprise an interface between a computer application and lower level services programming and functions (for example, user modules and libraries). APIs serve as building blocks for programmers that create interface (API) software applications. asynchronous A signal whose data is acknowledged or acted upon immediately, irrespective of any clock signal. > A stable voltage reference design that matches the positive temperature coefficient of VT with the negative temperature coefficient of VBE, to produce a zero temperature coefficient (ideally) reference. 1. The frequency range of a message or information processing system measured in hertz. 2. The width of the spectral region over which an amplifier (or absorber) has substantial gain (or loss); it is sometimes represented more specifically as, for example, full width at half maximum. # Glossary (continued) duty cycle The relationship of a clock period high time to its low time, expressed as a percent. emulator Duplicates (provides an emulation of) the functions of one system with a different system, so that the second system appears to behave like the first system. external reset (XRES) An active high signal that is driven into the PSoC device. It causes all operation of the CPU and blocks to stop and return to a pre-defined state. An electrically programmable and erasable, non-volatile technology that provides you the programmability and flash data storage of EPROMs, plus in-system erasability. Non-volatile means that the data is retained when power is off. flash block The smallest amount of flash ROM space that may be programmed at one time and the smallest amount of flash space that may be protected. frequency The number of cycles or events per unit of time, for a periodic function. The ratio of output current, voltage, or power to input current, voltage, or power, respectively. Gain is usually gain expressed in dB. I<sup>2</sup>C A two-wire serial computer bus by Philips Semiconductors (now NXP Semiconductors). It is used to connect > low-speed peripherals in an embedded system. The original system was created in the early 1980s as a battery control interface, but it was later used as a simple internal bus system for building control electronics. I2C uses only two bi-directional pins, clock and data, both running at the $V_{DD}$ supply voltage and pulled high with resistors. The bus operates up to 100 kbits/second in standard mode and 400 kbits/second in fast mode. **ICE** The in-circuit emulator that allows you to test the project in a hardware environment, while viewing the debugging device activity in a software environment (PSoC Designer). input/output (I/O) A device that introduces data into or extracts data from a system. A suspension of a process, such as the execution of a computer program, caused by an event external to that interrupt process, and performed in such a way that the process can be resumed. interrupt service routine (ISR) A block of code that normal code execution is diverted to when the CPU receives a hardware interrupt. Many interrupt sources may each exist with its own priority and individual ISR code block. Each ISR code block ends with the RETI instruction, returning the device to the point in the program where it left normal program execution. iitter 1. A misplacement of the timing of a transition from its ideal position. A typical form of corruption that occurs on serial data streams. > 2. The abrupt and unwanted variations of one or more signal characteristics, such as the interval between successive pulses, the amplitude of successive cycles, or the frequency or phase of successive cycles. low voltage detect A circuit that senses V<sub>DD</sub> and provides an interrupt to the system when V<sub>DD</sub> falls below a selected threshold. (LVD) M8C An 8-bit Harvard-architecture microprocessor. The microprocessor coordinates all activity inside a PSoC by interfacing to the flash, SRAM, and register space. A device that controls the timing for data exchanges between two devices. Or when devices are cascaded in master device width, the master device is the one that controls the timing for data exchanges between the cascaded devices and an external interface. The controlled device is called the slave device. # **Document History Page** | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | |----------|---------|--------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 772096 | HMT | See ECN | New silicon, new document (Revision **). | | *A | 2697720 | VIVG/<br>PYRS | 04/24/09 | Updated template Content edits | | *B | 2769233 | втк | 09/25/09 | Updated Features section. Updated text of PSoC Functional Overview section. Updated Getting Started section. Made corrections and minor text edits to Pinouts section. Changed the name of some sections for added clarity. Improved formatting of the register tables. Added clarifying comments to some electrical specifications. Changed T <sub>RAMP</sub> specification per MASJ input. Fixed all AC specifications to conform to a ±5% IMO accuracy. Made other miscellaneous minor text edits. Deleted some non-applicable or redundant information. Added a footnote to clarify that 8 of the 12 analog inputs are regular and the other 4 are direct SC block connections. Updated the Development Tool Selection section. Improved the bookmark structure. Edited F <sub>IMO6</sub> , T <sub>ERASEB</sub> , T <sub>WRITE</sub> , T <sub>RSCLK</sub> , T <sub>FSCLK</sub> , V <sub>IHP</sub> , V <sub>PPORXR</sub> , and 5 V RefLo specifications according to MASJ input. Removed 'TM' from Programmable System-on-Chip in the title | | *C | 2822792 | BTK/<br>AESA | 12/07/2009 | Added T <sub>PRGH</sub> , T <sub>PRGC</sub> , I <sub>OL</sub> , I <sub>OH</sub> , F <sub>32KU</sub> , DC <sub>ILO</sub> , and T <sub>POWERUP</sub> electrical specifications. Updated the footnotes for the DC Programming Specifications table. Added maximum values and updated typical values for T <sub>ERASEB</sub> and T <sub>WRITE</sub> electrical specifications. Replaced T <sub>RAMP</sub> electrical specification with SR <sub>POWERUP</sub> electrical specification. Added "Contents" on page 2. | | *D | 2888007 | NJF | 03/30/2010 | Updated Cypress website links. Added T <sub>BAKETIMP</sub> and T <sub>BAKETIME</sub> parameters in Absolute Maximum Ratings Updated Packaging Information. Updated Ordering Code Definitions. Removed Third Party Tools and Build a PSoC Emulator into your Board. Updated Development Kits and Evaluation Tools. Updated links in Sales, Solutions, and Legal Information. | | *E | 2987146 | втк | 07/19/2010 | Updated Pinouts section to add 48-pin package. Updated Packaging Information section to add 48-pin package. Updated Development Tool Selection section to add 48-pin package development tool information. Updated Ordering Information section to add new 48-pin package product. Moved Acronyms section to the end of the document. Added part number CY8C29666 to the title. | | *F | 3111512 | BTK/NJF | 07/25/2011 | Updated I <sup>2</sup> C timing diagram to improve clarity. Updated wording, formatting, and notes of the AC Digital Block Specifications table to improve clarity. Added $V_{DDP}$ , $V_{DDLV}$ , and $V_{DDHV}$ electrical specifications to give more information for programming the device. Updated solder reflow temperature specifications to give more clarity. Updated the jitter specifications. Updated PSoC Device Characteristics table. Updated the $F_{32KU}$ electrical specification. Updated note for $R_{PD}$ electrical specification. Updated note for the $T_{STG}$ electrical specification to add more clarity. Added Tape and Reel Information section. Added $C_L$ electrical specification. Updated Analog Reference specifications. | | *G | 3543452 | KAUL | 03/06/2012 | Updated V <sub>OSOA</sub> , TCV <sub>OSOA</sub> , V <sub>OSOB</sub> , and TCV <sub>OSOB</sub> electrical specifications. Updated Tape and Reel Information under Packaging Information. | | Document Title: CY8C29466, CY8C29666 Automotive PSoC <sup>®</sup> Programmable System-on-Chip™<br>Document Number: 001-12899 | | | | | | |------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | *H | 4690138 | KUK | 03/17/2015 | Updated Electrical Specifications: Updated DC Electrical Characteristics: Updated DC Analog Reference Specifications: Updated description. Updated Packaging Information: spec 51-85079 – Changed revision from *E to *F. spec 51-85061 – Changed revision from *E to *F. Updated Tape and Reel Information: spec 51-51100 – Changed revision from *C to *D. spec 51-51104 – Changed revision from *D to *E. Updated to new template. Completing Sunset Review. | |