Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | - | | |----------------------------|------------------------------------------------------------------------| | Details | | | Product Status | Obsolete | | Core Processor | ST7 | | Core Size | 8-Bit | | Speed | 8MHz | | Connectivity | LINbusSCI, SPI | | Peripherals | LVD, POR, PWM, WDT | | Number of I/O | 48 | | Program Memory Size | 32KB (32K x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 1.5K x 8 | | Voltage - Supply (Vcc/Vdd) | 3.8V ~ 5.5V | | Data Converters | A/D 16x10b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 85°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 64-LQFP | | Supplier Device Package | - | | Purchase URL | https://www.e-xfl.com/product-detail/stmicroelectronics/st72f361ar6tae | | | 14.2 | Main fe | eatures | 143 | |----|--------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----------------------------| | | 14.3 | Genera | al description | 143 | | | | 14.3.1 | Functional description | 144 | | | | 14.3.2 | Slave select management | 145 | | | | 14.3.3 | Master mode operation | 146 | | | | 14.3.4 | Master mode transmit sequence | 146 | | | | 14.3.5 | Slave mode operation | 147 | | | | 14.3.6 | Slave mode transmit sequence | 147 | | | 14.4 | Clock p | phase and clock polarity | 147 | | | 14.5 | Error fla | ags | 148 | | | | 14.5.1 | Master mode fault (MODF) | 148 | | | | 14.5.2 | Overrun condition (OVR) | 149 | | | | 14.5.3 | Write collision error (WCOL) | 149 | | | 14.6 | Low po | ower modes | 151 | | | 14.7 | Interrup | ots | 152 | | | 14.8 | Registe | er description | 152 | | | | 14.8.1 | Control register (SPICR) | 152 | | | | 14.8.2 | Control/status register (SPICSR) | 153 | | | | 14.8.3 | Data I/O register (SPIDR) | 155 | | 15 | I INIC | Cl caria | Il communication interface (LIN master/slave) | 156 | | 15 | 15.1 | | ction | | | | 15.2 | | atures | | | | | | | | | | 15.3 | | itures | | | | 15.4 | | al description | | | | 15.5 | | ode - functional description | | | | | 15.5.1 | Conventional baud rate generator mode | | | | | | Extended prescaler mode | 159 | | | | 15.5.2 | · | | | | | 15.5.3 | Serial data format | | | | | | Serial data format | 159<br>159 | | | | 15.5.3<br>15.5.4<br>15.5.5 | Serial data format Transmitter | 159<br>159<br>161 | | | | 15.5.3<br>15.5.4<br>15.5.5<br>15.5.6 | Serial data format Transmitter Receiver Extended baud rate generation | 159<br>159<br>161<br>163 | | | | 15.5.3<br>15.5.4<br>15.5.5<br>15.5.6<br>15.5.7 | Serial data format Transmitter Receiver Extended baud rate generation Receiver muting and wake-up feature | 159<br>159<br>161<br>163 | | | | 15.5.3<br>15.5.4<br>15.5.5<br>15.5.6<br>15.5.7<br>15.5.8 | Serial data format Transmitter Receiver Extended baud rate generation Receiver muting and wake-up feature Parity control | 159 159 161 163 164 165 | | | 15.6 | 15.5.3<br>15.5.4<br>15.5.5<br>15.5.6<br>15.5.7<br>15.5.8 | Serial data format Transmitter Receiver Extended baud rate generation Receiver muting and wake-up feature | 159 159 161 163 164 165 | | | 15.6<br>15.7 | 15.5.3<br>15.5.4<br>15.5.5<br>15.5.6<br>15.5.7<br>15.5.8<br>Low po | Serial data format Transmitter Receiver Extended baud rate generation Receiver muting and wake-up feature Parity control | 159 159 161 163 164 165 166 | List of figures ST72361xx-Auto # **List of figures** | Figure 1. | Device block diagram | 20 | |------------|--------------------------------------------------------------------|----| | Figure 2. | LQFP 64-pin package pinout | 21 | | Figure 3. | LQFP 44-pin package pinout | | | Figure 4. | LQFP 32-pin package pinout | 23 | | Figure 5. | Memory map | 27 | | Figure 6. | Memory map and sector address | 31 | | Figure 7. | Typical ICC interface | 32 | | Figure 8. | CPU registers | | | Figure 9. | Stack manipulation example | 38 | | Figure 10. | PLL block diagram | | | Figure 11. | Clock, reset and supply block diagram | | | Figure 12. | RESET sequence phases | | | Figure 13. | Reset block diagram | | | Figure 14. | Reset sequences | | | Figure 15. | Low voltage detector vs reset | | | Figure 16. | Using the AVD to monitor VDD | | | Figure 17. | Interrupt processing flowchart | | | Figure 18. | Priority decision process | | | Figure 19. | Concurrent interrupt management | | | Figure 20. | Nested interrupt management | | | Figure 21. | External interrupt control bits | | | Figure 22. | Power saving mode transitions | | | Figure 23. | SLOW mode clock transitions | 62 | | Figure 24. | WAIT mode flow-chart | 63 | | Figure 25. | HALT timing overview | | | Figure 26. | HALT mode flow-chart | | | Figure 27. | ACTIVE HALT timing overview | | | Figure 28. | ACTIVE HALT mode flow-chart | | | Figure 29. | AWUFH mode block diagram | | | Figure 30. | AWUF halt timing diagram | | | Figure 31. | AWUFH mode flow-chart | | | Figure 32. | I/O port general block diagram | | | Figure 33. | Interrupt I/O port state transitions | | | Figure 34. | Watchdog block diagram | | | Figure 35. | Approximate timeout duration | | | Figure 36. | Exact timeout duration (tmin and tmax) | | | Figure 37. | Window watchdog timing diagram | | | Figure 38. | Main clock controller (MCC/RTC) block diagram | | | Figure 39. | PWM auto-reload timer block diagram | | | Figure 40. | Output compare control | | | Figure 41. | PWM auto-reload timer function | | | Figure 42. | PWM signal from 0% to 100% duty cycle | | | Figure 43. | External event detector example (3 counts) | | | Figure 44. | Input capture timing diagram, fCOUNTER = fCPU | | | Figure 45. | Input capture timing diagram, fCOUNTER = fCPU / 4 | | | Figure 46. | ART external interrupt in halt mode | | | Figure 47. | Timer block diagram | | | Figure 48 | 16-bit read sequence: (from counter or alternate counter register) | | 577 List of figures ST72361xx-Auto | Figure 101. | PLL jitter vs signal frequency <sup>(1)</sup> | 236 | |-------------|-------------------------------------------------------|-----| | Figure 102. | AWU oscillator freq. @ TA 25°C | 237 | | Figure 103. | Connecting unused I/O pins | 242 | | Figure 104. | RPU vs VDD with VIN = VSS | 242 | | Figure 105. | IPU vs VDD with VIN = VSS | 242 | | Figure 106. | Typical VOL at VDD = 5V (standard) | 243 | | Figure 107. | Typical VOL at VDD = 5V (high-sink) | 243 | | Figure 108. | Typical VOH at VDD = 5V | 244 | | Figure 109. | Typical VOL vs VDD (standard I/Os) | 244 | | Figure 110. | Typical VOL vs VDD (high-sink I/Os) | 244 | | | Typical VOH vs VDD | | | Figure 112. | RESET pin protection when LVD is disabled | 246 | | | RESET pin protection when LVD is enabled | | | | RESET RPU vs VDD | | | Figure 115. | Two typical applications with ICCSEL/VPP pin | 247 | | Figure 116. | SPI slave timing diagram with CPHA = 0 | 251 | | Figure 117. | SPI slave timing diagram with CPHA = 1 | 251 | | Figure 118. | SPI master timing diagram | 252 | | Figure 119. | RAIN max vs fADC with CAIN = 0pF | 253 | | Figure 120. | Recommended CAIN/RAIN values | 253 | | Figure 121. | Typical application with ADC | 253 | | Figure 122. | Power supply filtering | 254 | | Figure 123. | ADC accuracy | 256 | | Figure 124. | 32-pin low profile quad flat package (7x7) | 257 | | Figure 125. | 44-pin low profile quad flat package (10x10) | 258 | | Figure 126. | 64-pin low profile quad flat package (10 x10) | 258 | | Figure 127. | pin 1 orientation in tape and reel conditioning | 259 | | Figure 128. | ST72F361xx-Auto Flash commercial product structure | 264 | | Figure 129. | ST72P361xxx-Auto FastROM commercial product structure | 265 | | | ST72361xx-Auto ROM commercial product structure | | | Figure 131. | Header reception event sequence | 273 | | Figure 132. | LINSCI interrupt routine | 273 | | | | | Table 4. Hardware register map (continued) | Table 4. | | Pogiotor | | Reset | | |----------------|---------------|---------------------|-----------------------------------------------------------------------------|--------------------|------------------------| | Address | Block | Register<br>label | Register name | status | Remarks <sup>(1)</sup> | | 000Fh | | PFDR | Port F Data Register | 00h <sup>(2)</sup> | R/W <sup>(3)</sup> | | 0010h | Port F | PFDDR | Port F Data Direction Register | 00h | R/W <sup>(3)</sup> | | 0011h | | PFOR | Port F Option Register | 00h | R/W <sup>(3)</sup> | | 0012h | Decembed Area | (15 bytos) | | | | | to<br>0020h | Reserved Area | (15 bytes) | | | | | 0021h | | SPIDR | SPI Data I/O Register | xxh | R/W | | 0022h | SPI | SPICR | SPI Control Register | 0xh | R/W | | 0023h | | SPICSR | SPI Control/Status Register | 00h | R/W | | 0024h | FLASH | FCSR | Flash Control/Status Register | 00h | R/W | | 0025h | | ISPR0 | Interrupt Software Priority Register 0 | FFh | R/W | | 0026h | | ISPR1 | Interrupt Software Priority Register 1 | FFh | R/W | | 0027h | ITC | ISPR2 | Interrupt Software Priority Register 2 | FFh | R/W | | 0028h | | ISPR3 | Interrupt Software Priority Register 3 | FFh | R/W | | 0029h<br>002Ah | | EICR0<br>EICR1 | External Interrupt Control Register 0 External Interrupt Control Register 1 | 00h<br>00h | R/W<br>R/W | | 0027ti1 | | AWUCSR | Auto Wake up f. Halt Control/Status Register | 00h | R/W | | 002Dh | AWU | AWUPR | Auto Wake Up From Halt Prescaler | FFh | R/W | | 002Dh | OKOTDI | SICSR | System Integrity Control / Status Register | 0xh | R/W | | 002Eh | CKCTRL | MCCSR | Main Clock Control / Status Register | 00h | R/W | | 002Fh | WWDG | WDGCR | Watchdog Control Register | 7Fh | R/W | | 0030h | | WDGWR | Watchdog Window Register | 7Fh | R/W | | 0031h | | PWMDCR3 | Pulse Width Modulator Duty Cycle Register | 00h | R/W | | 0032h | | PWMDCR2 | BNAM Duty Cycle Besister 2 | 00h | R/W | | 0033h | | PWMDCR1 | PWM Duty Cycle Register 2 PWM Duty Cycle Register 1 | 00h | R/W | | 0034h | | PWMDCR0 | PWM Duty Cycle Register 0 | 00h | R/W | | 0035h | PWM | PWMCR | PWM Control register | 00h | R/W | | 0036h | ART | ARTCSR | Auto-Reload Timer Control/Status Register | 00h | R/W | | 0037h | , | ARTCAR | Auto-Reload Timer Counter Access Register | 00h | R/W | | 0038h<br>0039h | | ARTARR<br>ARTICCSR | Auto-Reload Timer Auto-Reload Register | 00h<br>00h | R/W<br>R/W | | 0039H | | ARTICCSN<br>ARTICR1 | ART Input Capture Control/Status Register | 00h | Read Only | | 003An | | ARTICR2 | ART Input Capture Register 1 ART Input Capture register 2 | 00h | Read Only | | 003Ch | | T8CR2 | Timer Control Register 2 | 00h | R/W | | 003Dh | | T8CR1 | Timer Control Register 1 | 00h | R/W | | 003Eh | | T8CSR | Timer Control/Status Register | 00h | Read Only | | 003Fh | o DIT | T8IC1R | Timer Input Capture 1 Register | xxh | Read Only | | 0040h | 8-BIT | T8OC1R | Timer Output Compare 1 Register | 00h | R/W | | 0041h | TIMER | T8CTR | Timer Counter Register | FCh | Read Only | | 0042h | | T8ACTR | Timer Alternate Counter Register | FCh | Read Only | | 0043h | | T8IC2R | Timer Input Capture 2 Register | xxh | Read Only | | 0044h | | T8OC2R | Timer Output Compare 2 Register | 00h | R/W | | 0045h | 450 | ADCCSR | Control/Status Register | 00h | R/W | | 0046h | ADC | ADCDRI | Data High Register | 00h | Read Only | | 0047h | | ADCDRL | Data Low Register | 00h | Read Only | ## 4 Central processing unit ### 4.1 Introduction This CPU has a full 8-bit architecture and contains six internal registers allowing efficient 8-bit data manipulation. ## 4.2 Main features - Enable executing 63 basic instructions - Fast 8-bit by 8-bit multiply - 17 main addressing modes (with indirect addressing mode) - Two 8-bit index registers - 16-bit stack pointer - Low power HALT and WAIT modes - Priority maskable hardware interrupts - Non-maskable software/hardware interrupts ## 4.3 CPU registers The six CPU registers shown in *Figure 8* are not present in the memory mapping and are accessed by specific instructions. ## 4.3.1 Accumulator (A) The Accumulator is an 8-bit general purpose register used to hold operands and the results of the arithmetic and logic calculations and to manipulate data. ## 4.3.2 Index registers (X and Y) These 8-bit registers are used to create effective addresses or as temporary storage areas for data manipulation. (The Cross-Assembler generates a precede instruction (PRE) to indicate that the following instruction refers to the Y register.) The Y register is not affected by the interrupt automatic procedures. ## 4.3.3 Program counter (PC) The program counter is a 16-bit register containing the address of the next instruction to be executed by the CPU. It is made of two 8-bit registers PCL (Program Counter Low which is the LSB) and PCH (Program Counter High which is the MSB). This bit is accessed by the JRMI and JRPL instructions. Bit 1 = **Z** Zero. This bit is set and cleared by hardware. This bit indicates that the result of the last arithmetic, logical or data manipulation is zero. - 0: The result of the last operation is different from zero. - 1: The result of the last operation is zero. This bit is accessed by the JREQ and JRNE test instructions. Bit $0 = \mathbf{C}$ Carry/borrow. This bit is set and cleared by hardware and software. It indicates an overflow or an underflow has occurred during the last arithmetic operation. - 0: No overflow or underflow has occurred. - 1: An overflow or underflow has occurred. This bit is driven by the SCF and RCF instructions and tested by the JRC and JRNC instructions. It is also affected by the "bit test and branch", shift and rotate instructions. ### Interrupt management bits Bit 5,3 = **I1**, **I0** Interrupt The combination of the I1 and I0 bits gives the current interrupt software priority. Table 7. Interrupt software priority selection | Interrupt software priority | I1 | 10 | |-------------------------------|----|----| | Level 0 (main) | 1 | 0 | | Level 1 | 0 | 1 | | Level 2 | 0 | 0 | | Level 3 (= interrupt disable) | 1 | 1 | These two bits are set/cleared by hardware when entering in interrupt. The loaded value is given by the corresponding bits in the interrupt software priority registers (IxSPR). They can be also set/cleared by software with the RIM, SIM, IRET, HALT, WFI and PUSH/POP instructions. See the interrupt management chapter for more details. output distortion and start-up stabilization time. The loading capacitance values must be adjusted according to the selected oscillator. These oscillators are not stopped during the RESET phase to avoid losing time in the oscillator start-up phase. Table 8. ST7 clock sources ## 5.5 Reset sequence manager (RSM) ### 5.5.1 Introduction The reset sequence manager includes three RESET sources as shown in Figure 13: - External RESET source pulse - Internal LVD reset (Low Voltage Detection) - Internal watchdog reset These sources act on the RESET pin and it is always kept low during the delay phase. The reset service routine vector is fixed at addresses FFFEh-FFFFh in the ST7 memory map. The basic RESET sequence consists of three phases as shown in Figure 12: - Active phase depending on the reset source - 256 or 4096 CPU clock cycle delay (selected by option byte) - RESET vector fetch The 256 or 4096 CPU clock cycle delay allows the oscillator to stabilize and ensures that recovery has taken place from the Reset state. The shorter or longer clock cycle delay should be selected by option byte to correspond to the stabilization time of the external oscillator used in the application. ST72361xx-Auto Interrupts if the corresponding enable bit is set in the peripheral control register. The general sequence for clearing an interrupt is based on an access to the status register followed by a read or write to an associated register. Note: The clearing sequence resets the internal latch. A pending interrupt (that is, waiting for being serviced) will therefore be lost if the clear sequence is executed. ## 6.3 Interrupts and low power modes All interrupts allow the processor to exit the WAIT low power mode. On the contrary, only external and other specified interrupts allow the processor to exit from the HALT modes (see column "Exit from HALT" in "Interrupt Mapping" table). When several pending interrupts are present while exiting HALT mode, the first one serviced can only be an interrupt with exit from HALT mode capability and it is selected through the same decision process shown in *Figure 18*. Note: If an interrupt, that is not able to Exit from HALT mode, is pending with the highest priority when exiting HALT mode, this interrupt is serviced after the first one serviced. ## 6.4 Concurrent & nested management The following *Figure 19* and *Figure 20* show two different interrupt management modes. The first is called concurrent mode and does not allow an interrupt to be interrupted, unlike the nested mode in *Figure 20*. The interrupt hardware priority is given in this order from the lowest to the highest: MAIN, IT4, IT3, IT2, IT1, IT0, TLI. The software priority is given for each interrupt. Warning: A stack overflow may occur without notifying the software of the failure. Figure 19. Concurrent interrupt management It is entered by executing the HALT instruction when the AWUEN bit in the AWUCSR register has been set and the OIE bit in the MCCSR register is cleared (see *Section 10: Main clock controller with real time clock MCC/RTC* for more details). Figure 29. AWUFH mode block diagram As soon as HALT mode is entered, and if the AWUEN bit has been set in the AWUCSR register, the AWU RC oscillator provides a clock signal (f<sub>AWU\_RC</sub>). Its frequency is divided by a fixed divider and a programmable prescaler controlled by the AWUPR register. The output of this prescaler provides the delay time. When the delay has elapsed the AWUF flag is set by hardware and an interrupt wakes up the MCU from Halt mode. At the same time the main oscillator is immediately turned on and a 256 or 4096 cycle delay is used to stabilize it. After this start-up delay, the CPU resumes operation by servicing the AWUFH interrupt. The AWU flag and its associated interrupt are cleared by software reading the AWUCSR register. To compensate for any frequency dispersion of the AWU RC oscillator, it can be calibrated by measuring the clock frequency $f_{AWU\_RC}$ and then calculating the right prescaler value. Measurement mode is enabled by setting the AWUM bit in the AWUCSR register in Run mode. This connects $f_{AWU\_RC}$ to the ICAP1 input of the 16-bit timer, allowing the $f_{AWU\_RC}$ to be measured using the main oscillator clock as a reference time base. #### Similarities with halt mode The following AWUFH mode behavior is the same as normal Halt mode: - The MCU can exit AWUFH mode by means of any interrupt with exit from Halt capability or a reset (see *Section 7.4: Halt mode*). - When entering AWUFH mode, the I[1:0] bits in the CC register are forced to 10b to enable interrupts. Therefore, if an interrupt is pending, the MCU wakes up immediately. - In AWUFH mode, the main oscillator is turned off causing all internal processing to be stopped, including the operation of the on-chip peripherals. None of the peripherals are clocked except those which get their clock supply from another clock generator (such as an external or auxiliary oscillator like the AWU oscillator). - The compatibility of Watchdog operation with AWUFH mode is configured by the WDGHALT option bit in the option byte. Depending on this setting, the HALT instruction when executed while the Watchdog system is enabled, can generate a Watchdog RESET. ST72361xx-Auto I/O ports Warning: The analog input voltage level must be within the limits stated in the absolute maximum ratings. ## 8.3 I/O port implementation The hardware implementation on each I/O port depends on the settings in the DDR and OR registers and specific feature of the I/O port such as ADC Input or true open drain. Switching these I/O ports from one state to another should be done in a sequence that prevents unwanted side effects. Recommended safe transitions are illustrated in *Figure 33*. Other transitions are potentially risky and should be avoided, since they are likely to present unwanted side-effects such as spurious interrupt generation. Figure 33. Interrupt I/O port state transitions ## 8.4 I/O port register configurations The I/O port register configurations are summarized as follows. ## 8.4.1 Standard ports Table 28. Configuration of PB7:6, PC0, PC3, PC7:5, PD3:2, PD5, PE7:0, PF7:0 | Mode | DDR | OR | |-------------------|-----|----| | Floating input | 0 | 0 | | Pull-up input | U | 1 | | Open drain output | 4 | 0 | | Push-pull output | 1 | 1 | ST72361xx-Auto 16-bit timer #### Bit 5 = **TOIE** *Timer Overflow Interrupt Enable.* - 0: Interrupt is inhibited. - 1: A timer interrupt is enabled whenever the TOF bit of the SR register is set. ### Bit 4 = FOLV2 Forced Output Compare 2. This bit is set and cleared by software. - 0: No effect on the OCMP2 pin. - 1:Forces the OLVL2 bit to be copied to the OCMP2 pin, if the OC2E bit is set and even if there is no successful comparison. #### Bit 3 = **FOLV1** Forced Output Compare 1. This bit is set and cleared by software. - 0: No effect on the OCMP1 pin. - 1: Forces OLVL1 to be copied to the OCMP1 pin, if the OC1E bit is set and even if there is no successful comparison. ### Bit 2 = **OLVL2** Output Level 2. This bit is copied to the OCMP2 pin whenever a successful comparison occurs with the OC2R register and OCxE is set in the CR2 register. This value is copied to the OCMP1 pin in One Pulse mode and Pulse Width Modulation mode. #### Bit 1 = **IEDG1** Input Edge 1. This bit determines which type of level transition on the ICAP1 pin will trigger the capture. - 0: A falling edge triggers the capture. - 1: A rising edge triggers the capture. #### Bit 0 = **OLVL1** Output Level 1. The OLVL1 bit is copied to the OCMP1 pin whenever a successful comparison occurs with the OC1R register and the OC1E bit is set in the CR2 register. ### 12.7.2 Control register 2 (CR2) Read/write Reset value: 0000 0000 (00h) | 7 | | | | | | | 0 | |------|------|-----|-----|-----|-----|-------|-------| | OC1E | OC2E | ОРМ | PWM | CC1 | CC0 | IEDG2 | EXEDG | #### Bit 7 = **OC1E** Output Compare 1 Pin Enable. This bit is used only to output the signal from the timer on the OCMP1 pin (OLV1 in Output Compare mode, both OLV1 and OLV2 in PWM and one-pulse mode). Whatever the value of the OC1E bit, the Output Compare 1 function of the timer remains active. - 0: OCMP1 pin alternate function disabled (I/O pin free for general-purpose I/O). - 1: OCMP1 pin alternate function enabled. #### Bit 6 = **OC2E** Output Compare 2 Pin Enable. This bit is used only to output the signal from the timer on the OCMP2 pin (OLV2 in Output Compare mode). Whatever the value of the OC2E bit, the Output Compare 2 function of the timer remains active. - 0: OCMP2 pin alternate function disabled (I/O pin free for general-purpose I/O). - 1: OCMP2 pin alternate function enabled. 8-bit timer (TIM8) ST72361xx-Auto Figure 68. One pulse mode timing example Figure 69. Pulse width modulation mode timing example ### 13.3.6 Pulse width modulation mode Pulse Width Modulation (PWM) mode enables the generation of a signal with a frequency and pulse length determined by the value of the OC1R and OC2R registers. Pulse Width Modulation mode uses the complete Output Compare 1 function plus the OC2R register, and so this functionality can not be used when PWM mode is activated. In PWM mode, double buffering is implemented on the output compare registers. Any new values written in the OC1R and OC2R registers are taken into account only at the end of the PWM period (OC2) to avoid spikes on the PWM output pin (OCMP1). ### **Procedure** To use pulse width modulation mode: 134/279 Doc ID 12468 Rev 3 #### Bit 5 = **SCID** Disabled for low power consumption When this bit is set the SCI prescalers and outputs are stopped and the end of the current byte transfer in order to reduce power consumption. This bit is set and cleared by software. - 0: SCI enabled - 1: SCI prescaler and outputs disabled #### Bit 4 = M Word length. This bit determines the word length. It is set or cleared by software. - 0: 1 start bit, 8 data bits, 1 stop bit - 1: 1 start bit, 9 data bits, 1 stop bit #### Note: The M bit must not be modified during a data transfer (both transmission and reception). #### Bit 3 = **WAKE** Wake-Up method. This bit determines the SCI Wake-Up method, it is set or cleared by software. - 0: idle line - 1: address mark #### Note: If the LINE bit is set, the WAKE bit is deactivated and replaced by the LHDM bit. #### Bit 2 = **PCE** Parity control enable. This bit is set and cleared by software. It selects the hardware parity control (generation and detection for byte parity, detection only for LIN parity). - 0: parity control disabled - 1: parity control enabled #### Bit 1 = **PS** Parity selection. This bit selects the odd or even parity when the parity generation/detection is enabled (PCE bit set). It is set and cleared by software. The parity will be selected after the current byte. - 0: even parity - 1: odd parity ## Bit 0 = **PIE** Parity interrupt enable. This bit enables the interrupt capability of the hardware parity control when a parity error is detected (PE bit set). The parity error involved can be a byte parity error (if bit PCE is set and bit LPE is reset) or a LIN parity error (if bit PCE is set and bit LPE is set). - 0: parity error interrupt disabled - 1: parity error interrupt enabled ## 15.8.3 Control register 2 (SCICR2) ### Read/ write Reset value: 0000 0000 (00h) | 7 | | | | | | | 0 | |-----|------|-----|------|----|----|--------------------|--------------------| | TIE | TCIE | RIE | ILIE | TE | RE | RWU <sup>(1)</sup> | SBK <sup>(1)</sup> | <sup>1.</sup> This bit has a different function in LIN mode, please refer to the LIN mode register description. #### Bit 7 = TIE Transmitter interrupt enable. This bit is set and cleared by software. 0: interrupt is inhibited 1: in SCI interrupt is generated whenever TDRE = 1 in the SCISR register ## 16.8.3 Control register 2 (SCICR2) Read/ write Reset value: 0000 0000 (00h) 7 0 TIE TCIE RIE ILIE TE RE RWU SBK Bit 7 = TIE Transmitter interrupt enable. This bit is set and cleared by software. 0: interrupt is inhibited 1: an SCI interrupt is generated whenever TDRE = 1 in the SCISR register Bit 6 = TCIE Transmission complete interrupt enable This bit is set and cleared by software. 0: interrupt is inhibited 1: an SCI interrupt is generated whenever TC = 1 in the SCISR register Bit 5 = **RIE** Receiver interrupt enable. This bit is set and cleared by software. 0: interrupt is inhibited 1: an SCI interrupt is generated whenever OR = 1 or RDRF = 1 in the SCISR register Bit 4 = ILIE *Idle line interrupt enable*. This bit is set and cleared by software. 0: interrupt is inhibited 1: an SCI interrupt is generated whenever IDLE = 1 in the SCISR register. Bit 3 = TE *Transmitter enable*. This bit enables the transmitter. It is set and cleared by software. 0: transmitter is disabled 1: transmitter is enabled During transmission, a "0" pulse on the TE bit ("0" followed by "1") sends a preamble (idle line) after the current word. When TE is set there is a 1 bit-time delay before the transmission starts. Bit 2 = RE Receiver enable. Note: Note: 208/279 This bit enables the receiver. It is set and cleared by software. 0: receiver is disabled 1: receiver is enabled and begins searching for a start bit Bit 1 = RWU Receiver wake-up. This bit determines if the SCI is in mute mode or not. It is set and cleared by software and can be cleared by hardware when a wake-up sequence is recognized. 0: receiver in active mode 1: receiver in mute mode Before selecting Mute mode (by setting the RWU bit) the SCI must first receive a data byte, otherwise it cannot function in Mute mode with wakeup by Idle line detection. In Address Mark Detection Wake-Up configuration (WAKE bit = 1) the RWU bit cannot be modified by software while the RDRF bit is set. ## 19.3 Operating conditions ## 19.3.1 General operating conditions | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------|---------------------------------------------|----------------------------------------------------------------|-----|-----|------| | f <sub>CPU</sub> | Internal clock frequency | | 0 | 8 | MHz | | V <sub>DD</sub> | Extended operating voltage | No Flash write/ erase.<br>Analog parameters not<br>guaranteed. | 3.8 | 4.5 | | | | Standard operating voltage | | | | V | | | Operating voltage for flash write/<br>erase | V <sub>PP</sub> = 11.4 to 12.6V | 4.5 | 5.5 | | | т | Ambient temperature range | A Suffix version | -40 | 85 | ူင | | T <sub>A</sub> | Ambient temperature range | C Suffix version | -40 | 125 | | Figure 97. $f_{CPU}$ maximum vs $V_{DD}$ ## 19.3.2 Operating conditions with low voltage detector (LVD) Subject to general operating conditions for T<sub>A</sub>. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-----------------------------------------------------------------|----------------------------------------------|--------------------|-----|---------------------|------| | V <sub>IT+(LVD)</sub> | Reset release threshold (V <sub>DD</sub> rise) | | 4.0 <sup>(1)</sup> | 4.2 | 4.5 | | | V <sub>IT-(LVD)</sub> | Reset generation threshold ( $V_{DD}$ fall) | | 3.8 | 4.0 | 4.25 <sup>(1)</sup> | V | | V <sub>hys(LVD)</sub> | LVD voltage threshold hysteresis <sup>(1)</sup> | V <sub>IT+(LVD)</sub> -V <sub>IT-(LVD)</sub> | 150 | 200 | 250 | mV | | Vt <sub>POR</sub> | V <sub>DD</sub> rise time rate <sup>(1)</sup> | | 6 | | | μs/V | | | VDD rise time rate. | | | | 100 | ms/V | | t <sub>g(VDD)</sub> | $V_{DD}$ glitches filtered (not detected) by $\mbox{LVD}^{(1)}$ | Measured at V <sub>IT-(LVD)</sub> | | | 40 | ns | <sup>1.</sup> Data based on characterization results, not tested in production. Table 91. Supply current consumption | 0 | B | | Conditions | | | ROM | I I mit | | |----------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------|--------------------|--------------------|--------------------|------| | Symbol | Parameter | | Conditions | | Max <sup>(2)</sup> | Typ <sup>(1)</sup> | Max <sup>(2)</sup> | Unit | | | | f <sub>OSC</sub> = 2 MH | z, f <sub>CPU</sub> = 1 MHz | 1.8 | 3 | 1.1 | 2 | | | | Supply current in RUN | f <sub>OSC</sub> = 4 MH | z, f <sub>CPU</sub> = 2 MHz | 3.2 | 5 | 2.2 | 3.5 | | | | mode <sup>(3)</sup> | $f_{OSC} = 8 MH$ | z, f <sub>CPU</sub> = 4 MHz | 6 | 8 | 4.4 | 6 | | | | | $f_{OSC} = 16 MI$ | Hz, f <sub>CPU</sub> = 8 MHz | 10 | 15 | 8.9 | 12 | | | | | f <sub>OSC</sub> = 2 MH | z, f <sub>CPU</sub> = 62.5kHz | 0.5 | 2.7 | 0.1 | 0.2 | | | | Supply current in SLOW | $f_{OSC} = 4 MH$ | z, f <sub>CPU</sub> = 125 kHz | 0.6 | 3 | 0.2 | 0.4 | | | | mode <sup>(3)</sup> | $f_{OSC} = 8 MH$ | z, f <sub>CPU</sub> = 250 kHz | 0.85 | 3.6 | 0.4 | 0.8 | | | | | f <sub>OSC</sub> = 16 MI | 1.25 | 4 | 8.0 | 1.5 | mA | | | | | f <sub>OSC</sub> = 2 MHz, f <sub>CPU</sub> = 1 MHz | | 1 | 3 | 0.7 | | 3 | | | Supply current in WAIT mode <sup>(3)</sup> | f <sub>OSC</sub> = 4 MH | 1.8 | 4 | 1.4 | 4 | | | | | | f <sub>OSC</sub> = 8 MHz, f <sub>CPU</sub> = 4 MHz | | 3.4 | 5 | 2.9 | | 5 | | $I_{DD}$ | | f <sub>OSC</sub> = 16 MHz, f <sub>CPU</sub> = 8 MHz | | 6.4 | 7 | 5.7 | | 7 | | | | $f_{OSC}$ = 2 MHz, $f_{CPU}$ = 62.5 kHz<br>$f_{OSC}$ = 4 MHz, $f_{CPU}$ = 125 kHz<br>$f_{OSC}$ = 8 MHz, $f_{CPU}$ = 250 kHz | | 0.4 | 1.2 | 0.07 | | 0.12 | | | Supply current in SLOW | | | 0.5 | 1.3 | 0.14 | | 0.2 | | | WAIT mode <sup>(2)</sup> | | | 0.6 | 1.8 | 0.28 | | 0.5 | | | | $f_{OSC} = 16 \text{ MHz}, f_{CPU} = 500 \text{ kHz}$ | | 8.0 | 2 | 0.56 | 1 | | | | Supply current in HALT | \/ F 5\/ | $-40^{\circ}\text{C} \le \text{T}_{A} \le +85^{\circ}\text{C}$<br>$-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$ | _ | 10 | _ | 10 | μА | | | mode <sup>(4)</sup> | $V_{DD} = 5.5V$ | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | <1 | 50 | <1 | 50 | | | | Supply current in ACTIVE HALT mode <sup>(4)(5)</sup> | | | | 1.2 | 0.18 | 0.25 | mA | | | Supply current in AWUFH | \/ | $-40^{\circ}C \le T_A \le +85^{\circ}C$ | 0.5 | 30 | 0.5 | 30 | | | | mode <sup>(4)(5)</sup> | $V_{DD} = 5.5V$ | $-40^{\circ}C \le T_A \le +125^{\circ}C$ | 25 | 70 | 25 | 70 | μΑ | - 1. Typical data are based on $T_A = 25^{\circ}C$ , $V_{DD} = 5V$ (4.5V $\leq V_{DD} \leq 5.5V$ range). - 2. Data based on characterization results, tested in production at $V_{DD}$ max., $f_{CPU}$ max. and $T_A$ max. - Measurements are done in the following conditions: Program executed from Flash, CPU running with Flash (for flash devices). All I/O pins in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load) - All peripherals in reset state. - Clock input (OSC1) driven by external square wave. In SLOW and SLOW WAIT mode, f<sub>CPU</sub> is based on f<sub>OSC</sub> divided by 32. To obtain the total current consumption of the device, add the clock source (*Section 20.5.1: Crystal and ceramic resonator oscillators*) and the peripheral power consumption (*Section 20.4.2: On-chip peripherals*). - All I/O pins in input mode with a static value at $V_{DD}$ or $V_{SS}$ (no load). Data based on characterization results, tested in production at V<sub>DD</sub> max., f<sub>CPU</sub> max. and T<sub>A</sub> max. - 5. This consumption refers to the Halt period only and not the associated run period which is software dependent. #### 19.4.1 Supply and clock managers The previous current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To obtain the total device consumption, the two current values must be added (except for HALT mode). ## 19.5.1 Crystal and ceramic resonator oscillators The ST7 internal clock can be supplied with four different crystal/ ceramic resonator oscillators. All the information given in this paragraph is based on characterization results with specified typical external components. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and start-up stabilization time. Refer to the crystal/ceramic resonator manufacturer for more details (frequency, package, accuracy...)<sup>(a)(b)</sup>. Table 96. Oscillator characteristics | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------------------|------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------|------| | fosc | Oscillator Frequency <sup>(1)</sup> | LP: Low power oscillator MP: Medium power oscillator MS: Medium speed oscillator HS: High speed oscillator | 1<br>>2<br>>4<br>>8 | 2<br>4<br>8<br>16 | MHz | | R <sub>F</sub> | Feedback resistor | | 20 | 40 | kΩ | | C <sub>L1</sub><br>C <sub>L2</sub> | Recommended load capacitance versus equivalent serial resistance of the crystal or ceramic resonator (R <sub>S</sub> ) | $R_S = 200\Omega$ LP oscillator $R_S = 200\Omega$ MP oscillator $R_S = 200\Omega$ MS oscillator $R_S = 100\Omega$ HS oscillator | 22<br>22<br>18<br>15 | 56<br>46<br>33<br>33 | pF | | i <sub>2</sub> | OSC2 driving current | $V_{DD}$ = 5V LP oscillator $V_{IN}$ = $V_{SS}$ MP oscillator MS oscillator HS oscillator | 80<br>160<br>310<br>610 | 150<br>250<br>460<br>910 | μΑ | The oscillator selection can be optimized in terms of supply current using an high quality resonator with small R<sub>S</sub> value. Refer to crystal/ceramic resonator manufacturer for more details. Figure 100. Typical application with a crystal or ceramic resonator 57 a. Resonator characteristics given by the crystal/ceramic resonator manufacturer. b. $t_{SU(OSC)}$ is the typical oscillator start-up time measured between $V_{DD}$ = 2.8V and the fetch of the first instruction (with a quick $V_{DD}$ ramp-up from 0 to 5V (< $50\mu$ s). Figure 116. SPI slave timing diagram with CPHA = 0 - 1. Measurement points are done at CMOS levels: 0.3 x $V_{DD}$ and 0.7 x $V_{DD}$ - 2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration. SS INPUT t<sub>su(SS)</sub> $t_{\text{c}(\text{SCK})}$ th(SS) CPHA = 1 CPOL = 0 CPHA = CPOL = 1 $t_{dis(SO)}$ t<sub>v(SO)</sub> MISO OUTPUT MSB OUT BIT6 OUT LSB OUT LSB IN MOSI INPUT MSB IN BIT1 IN Figure 117. SPI slave timing diagram with CPHA = 1 - 1. Measurement points are done at CMOS levels: 0.3 x $V_{DD}$ and 0.7 x $V_{DD}$ . - 2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration. Important notes ST72361xx-Auto ``` PUSH CC .ext1_rt; entry to interrupt routine LD A, #$00 LD sema, A IRET ``` ## 23.1.4 Unexpected reset fetch If an interrupt request occurs while a "POP CC" instruction is executed, the interrupt controller does not recognize the source of the interrupt and, by default, passes the RESET vector address to the CPU. #### Workaround To solve this issue, a "POP CC" instruction must always be preceded by a "SIM" instruction. ## 23.1.5 Header time-out does not prevent wake-up from mute mode Normally, when LINSCI is configured in LIN slave mode, if a header time-out occurs during a LIN header reception (that is, header length > 57 bits), the LIN Header Error bit (LHE) is set, an interrupt occurs to inform the application but the LINSCI should stay in mute mode, waiting for the next header reception. ### **Problem description** The LINSCI sampling period is Tbit / 16. If a LIN Header time-out occurs between the 9th and the 15th sample of the Identifier Field Stop Bit (refer to *Figure 155*), the LINSCI wakes up from mute mode. Nevertheless, LHE is set and LIN Header Detection Flag (LHDF) is kept cleared. In addition, if LHE is reset by software before this 15th sample (by accessing the SCISR register and reading the SCIDR register in the LINSCI interrupt routine), the LINSCI will generate another LINSCI interrupt (due to the RDRF flag setting). ### Impact on application Software may execute the interrupt routine twice after header reception. Moreover, in reception mode, as the receiver is no longer in mute mode, an interrupt will be generated on each data byte reception. #### Workaround The problem can be detected in the LINSCI interrupt routine. In case of timeout error (LHE is set and LHLR is loaded with 00h), the software can check the RWU bit in the SCICR2 register. If RWU is cleared, it can be set by software. Refer to *Figure 156*. Workaround is shown in bold characters. 272/279 Doc ID 12468 Rev 3 Revision history ST72361xx-Auto Table 120. Document revision history (continued) | Date | Revision | Changes | | | |---------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 19-Sep-2006 | 1<br>(continued) | Updated "ST72361-Auto MICROCONTROLLER OPTION LIST" on page 215 as follows: - added 16K devices to FASTROM options - specified "7" as maximum number of special marking characters for TQFP32 package - replaced Standard and Automotive temperature versions with temperature ranges A and B - removed footnote "16K ROM in automotive version only" Changed Section 15 on page 216 and added Table 37 on page 216 Deleted Section 15.1.5 "Clearing active interrupts outside interrupt routine" (text already exists in Section 16.1.2 on page 217) Added Section 16.1.5 on page 219 Updated disclaimer (last page) to include a mention about the use of ST products in automotive applications | | | | 07-Mar-2008 | 2 | Removed 'mcu' from the URL reference in "PROGRAMMING TOOLS" on page 1 Removed section on "SOLDERING AND GLUEABILITY INFORMATION" and replaced with "Soldering information" | | | | 02-Aug-2010 3 | | Updated following figures: Figure 128: ST72F361xx-Auto Flash commercial product structure on page 264 Figure 129: ST72P361xxx-Auto FastROM commercial product structure on page 265 Figure 130: ST72361xx-Auto ROM commercial product structure on page 266 Added Section 20.4: Packaging for automatic handling on page 259 | | |