Welcome to **E-XFL.COM** What is "Embedded - Microcontrollers"? "Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications. Applications of "<u>Embedded - Microcontrollers</u>" | Details | | |----------------------------|-------------------------------------------------------------------------| | | | | Product Status | Obsolete | | Core Processor | e200z6 | | Core Size | 32-Bit Single-Core | | Speed | 132MHz | | Connectivity | CANbus, EBI/EMI, SCI, SPI | | Peripherals | DMA, POR, PWM, WDT | | Number of I/O | 256 | | Program Memory Size | 2MB (2M x 8) | | Program Memory Type | FLASH | | EEPROM Size | - | | RAM Size | 64K x 8 | | Voltage - Supply (Vcc/Vdd) | 1.35V ~ 1.65V | | Data Converters | A/D 40x12b | | Oscillator Type | External | | Operating Temperature | -40°C ~ 125°C (TA) | | Mounting Type | Surface Mount | | Package / Case | 416-BBGA | | Supplier Device Package | 416-PBGA (27x27) | | Purchase URL | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc5554mvr132r2 | | Table 2. Absolute | Maximum | Ratings 1 | ( | (continued) | |-------------------|---------|-----------|---|-------------| |-------------------|---------|-----------|---|-------------| | Spec | Characteristic | Symbol | Min. | Max. | Unit | |------|----------------------------------------------------------------------------|------------------|------|----------------|------| | 28 | Maximum solder temperature <sup>11</sup> Lead free (Pb-free) Leaded (SnPb) | T <sub>SDR</sub> | _ | 260.0<br>245.0 | °C | | 29 | Moisture sensitivity level <sup>12</sup> | MSL | _ | 3 | | Functional operating conditions are given in the DC electrical specifications. Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond any of the listed maxima can affect device reliability or cause permanent damage to the device. - $^2$ 1.5 V $\pm$ 10% for proper operation. This parameter is specified at a maximum junction temperature of 150 °C. - All functional non-supply I/O pins are clamped to $V_{SS}$ and $V_{DDE}$ , or $V_{DDEH}$ . - <sup>4</sup> AC signal overshoot and undershoot of up to ± 2.0 V of the input voltages is permitted for an accumulative duration of 60 hours over the complete lifetime of the device (injection current not limited for this duration). - <sup>5</sup> Internal structures hold the voltage greater than -1.0 V if the injection current limit of 2 mA is met. Keep the negative DC voltage greater than -0.6 V on eTPUB[15] and SINB during the internal power-on reset (POR) state. - Internal structures hold the input voltage less than the maximum voltage on all pads powered by V<sub>DDEH</sub> supplies, if the maximum injection current specification is met (2 mA for all pins) and V<sub>DDEH</sub> is within the operating voltage specifications. - Internal structures hold the input voltage less than the maximum voltage on all pads powered by V<sub>DDE</sub> supplies, if the maximum injection current specification is met (2 mA for all pins) and V<sub>DDE</sub> is within the operating voltage specifications. - <sup>8</sup> Total injection current for all pins (including both digital and analog) must not exceed 25 mA. - 9 Total injection current for all analog input pins must not exceed 15 mA. - <sup>10</sup> Lifetime operation at these specification limits is not guaranteed. - <sup>11</sup> Moisture sensitivity profile per IPC/JEDEC J-STD-020D. - <sup>12</sup> Moisture sensitivity per JEDEC test method A112. # 3.2 Thermal Characteristics The shaded rows in the following table indicate information specific to a four-layer board. Table 3. MPC5554 Thermal Characteristics | Spec | MPC5554 Thermal Characteristic | Symbol | 416 PBGA | Unit | |------|----------------------------------------------------------------------------------|------------------|----------|------| | 1 | Junction to ambient <sup>1, 2</sup> , natural convection (one-layer board) | $R_{\theta JA}$ | 24 | °C/W | | 2 | Junction to ambient <sup>1, 3</sup> , natural convection (four-layer board 2s2p) | $R_{\theta JA}$ | 18 | °C/W | | 3 | Junction to ambient <sup>1, 3</sup> (@200 ft./min., one-layer board) | $R_{\theta JMA}$ | 19 | °C/W | | 4 | Junction to ambient <sup>1, 3</sup> (@200 ft./min., four-layer board 2s2p) | $R_{\theta JMA}$ | 15 | °C/W | | 5 | Junction to board <sup>4</sup> (four-layer board 2s2p) | $R_{\theta JB}$ | 9 | °C/W | | 6 | Junction to case <sup>5</sup> | $R_{ heta JC}$ | 5 | °C/W | | 7 | Junction to package top <sup>6</sup> , natural convection | $\Psi_{JT}$ | 2 | °C/W | Junction temperature is a function of on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance. <sup>&</sup>lt;sup>2</sup> Per SEMI G38-87 and JEDEC JESD51-2 with the single-layer board horizontal. <sup>&</sup>lt;sup>3</sup> Per JEDEC JESD51-6 with the board horizontal. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package. Indicates the average thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1) with the cold plate temperature used for the case temperature. <sup>&</sup>lt;sup>6</sup> Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. The thermal characterization parameter is measured in compliance with the JESD51-2 specification using a 40-gauge type T thermocouple epoxied to the top center of the package case. Position the thermocouple so that the thermocouple junction rests on the package. Place a small amount of epoxy on the thermocouple junction and approximately 1 mm of wire extending from the junction. Place the thermocouple wire flat against the package case to avoid measurement errors caused by the cooling effects of the thermocouple wire ## References: Semiconductor Equipment and Materials International 3081 Zanker Rd. San Jose, CA., 95134 (408) 943-6900 MIL-SPEC and EIA/JESD (JEDEC) specifications are available from Global Engineering Documents at 800-854-7179 or 303-397-7956. JEDEC specifications are available on the web at http://www.jedec.org. - 1. C.E. Triplett and B. Joiner, "An Experimental Characterization of a 272 PBGA Within an Automotive Engine Controller Module," Proceedings of SemiTherm, San Diego, 1998, pp. 47–54. - 2. G. Kromann, S. Shidore, and S. Addison, "Thermal Modeling of a PBGA for Air-Cooled Applications," Electronic Packaging and Production, pp. 53–58, March 1998. - 3. B. Joiner and V. Adams, "Measurement and Simulation of Junction to Board Thermal Resistance and Its Application in Thermal Modeling," Proceedings of SemiTherm, San Diego, 1999, pp. 212–220. # 3.3 Package The MPC5554 is available in packaged form. Read the package options in Section 2, "Ordering Information." Refer to Section 4, "Mechanicals," for pinouts and package drawings. # 3.4 EMI (Electromagnetic Interference) Characteristics Table 4. EMI Testing Specifications <sup>1</sup> | Spec | Characteristic | Minimum | Typical | Maximum | Unit | |------|-----------------------------------------------------------------------------------------------------------------------|---------|---------|------------------------------------|------| | 1 | Scan range | 0.15 | _ | 1000 | MHz | | 2 | Operating frequency | _ | _ | f <sub>MAX</sub> | MHz | | 3 | V <sub>DD</sub> operating voltages | _ | 1.5 | _ | V | | 4 | V <sub>DDSYN</sub> , V <sub>RC33</sub> , V <sub>DD33</sub> , V <sub>FLASH</sub> , V <sub>DDE</sub> operating voltages | _ | 3.3 | _ | V | | 5 | V <sub>PB</sub> V <sub>DDEH</sub> , V <sub>DDA</sub> operating voltages | _ | 5.0 | _ | V | | 6 | Maximum amplitude | | _ | 14 <sup>2</sup><br>32 <sup>3</sup> | dBuV | | 7 | Operating temperature | _ | _ | 25 | °C | EMI testing and I/O port waveforms per SAE J1752/3 issued 1995-03. Qualification testing was performed on the MPC5554 and applied to the MPC5500 family as generic EMI performance data. <sup>&</sup>lt;sup>2</sup> Measured with the single-chip EMI program. <sup>&</sup>lt;sup>3</sup> Measured with the expanded EMI program. # Table 6. V<sub>RC</sub> and POR Electrical Specifications (continued) | Spec | Characte | Symbol | Min. | Max. | Units | | |------|------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|-------------------|-------|---| | 8 | Voltage differential during power up su $V_{DD33}$ can lag $V_{DDSYN}$ or $V_{DDEH6}$ before $V_{POR33}$ and $V_{POR5}$ minimums respect | V <sub>DD33_LAG</sub> | _ | 1.0 | V | | | 9 | Absolute value of slew rate on power s | _ | _ | 50 | V/ms | | | | Required gain at Tj: | – 55° C <sup>7</sup> | | 70 | _ | _ | | 40 | I <sub>DD</sub> ÷ I <sub>VRCCTL</sub> (@ $f_{sys} = f_{MAX}$ ) <sup>6, 8, 9, 10</sup> | – 40° C | BETA <sup>11</sup> | 70 | _ | _ | | 10 | | 25° C | | 85 <sup>11</sup> | _ | _ | | | | 150° C | | 105 <sup>11</sup> | 500 | _ | The internal POR signals are V<sub>POR15</sub>, V<sub>POR33</sub>, and V<sub>POR5</sub>. On power up, assert RESET before the internal POR negates. RESET must remain asserted until the power supplies are within the operating conditions as specified in Table 9 DC Electrical Specifications. On power down, assert RESET before any power supplies fall outside the operating conditions and until the internal POR asserts. # 3.7 Power-Up/Down Sequencing Power sequencing between the 1.5 V power supply and $V_{DDSYN}$ or the $\overline{RESET}$ power supplies is required if using an external 1.5 V power supply with $V_{RC33}$ tied to ground (GND). To avoid power-sequencing, $V_{RC33}$ must be powered up within the specified operating range, even if the on-chip voltage regulator controller is not used. Refer to Section 3.7.2, "Power-Up Sequence (VRC33 Grounded)," and Section 3.7.3, "Power-Down Sequence (VRC33 Grounded)." Power sequencing requires that $V_{DD33}$ must reach a certain voltage where the values are read as ones before the POR signal negates. Refer to Section 3.7.1, "Input Value of Pins During POR Dependent on VDD33." Although power sequencing is not required between $V_{RC33}$ and $V_{DDSYN}$ during power up, $V_{RC33}$ must not lead $V_{DDSYN}$ by more than 600 mV or lag by more than 100 mV for the $V_{RC}$ stage turn-on to operate within specification. Higher spikes in the emitter current of the pass transistor occur if $V_{RC33}$ leads or lags $V_{DDSYN}$ by more than these amounts. The value of that higher spike in current depends on the board power supply circuitry and the amount of board level capacitance. $<sup>^{2}</sup>$ V<sub>IL S</sub> (Table 9, Spec15) is guaranteed to scale with V<sub>DDEH6</sub> down to V<sub>POR5</sub>. <sup>&</sup>lt;sup>3</sup> Supply full operating current for the 1.5 V supply when the 3.3 V supply reaches this range. <sup>&</sup>lt;sup>4</sup> It is possible to reach the current limit during ramp up—do not treat this event as short circuit current. <sup>5</sup> At peak current for device. Requires compliance with Freescale's recommended board requirements and transistor recommendations. Board signal traces/routing from the V<sub>RCCTL</sub> package signal to the base of the external pass transistor and between the emitter of the pass transistor to the V<sub>DD</sub> package signals must have a maximum of 100 nH inductance and minimal resistance (less than 1 Ω). V<sub>RCCTL</sub> must have a nominal 1 μF phase compensation capacitor to ground. V<sub>DD</sub> must have a 20 μF (nominal) bulk capacitor (greater than 4 μF over all conditions, including lifetime). Place high-frequency bypass capacitors consisting of eight 0.01 μF, two 0.1 μF, and one 1 μF capacitors around the package on the V<sub>DD</sub> supply signals. <sup>&</sup>lt;sup>7</sup> Only available on devices that support -55° C. $<sup>^{8}</sup>$ I<sub>VRCCTL</sub> is measured at the following conditions: V<sub>DD</sub> = 1.35 V, V<sub>RC33</sub> = 3.1 V, V<sub>VRCCTL</sub> = 2.2 V. <sup>&</sup>lt;sup>9</sup> Refer to Table 1 for the maximum operating frequency. <sup>&</sup>lt;sup>10</sup> Values are based on I<sub>DD</sub> from high-use applications as explained in the I<sub>DD</sub> Electrical Specification. <sup>&</sup>lt;sup>11</sup> BETA represents the worst-case external transistor. It is measured on a per-part basis and calculated as ( $I_{DD} div I_{VBCCTI}$ ). # 3.7.1 Input Value of Pins During POR Dependent on V<sub>DD33</sub> When powering up the device, $V_{DD33}$ must not lag the latest $V_{DDSYN}$ or $\overline{RESET}$ power pin ( $V_{DDEH6}$ ) by more than the $V_{DD33}$ lag specification listed in Table 6, spec 8. This avoids accidentally selecting the bypass clock mode because the internal versions of PLLCFG[0:1] and $\overline{RSTCFG}$ are not powered and therefore cannot read the default state when POR negates. $V_{DD33}$ can lag $V_{DDSYN}$ or the $\overline{RESET}$ power pin ( $V_{DDEH6}$ ), but cannot lag both by more than the $V_{DD33}$ lag specification. This $V_{DD33}$ lag specification applies during power up only. $V_{DD33}$ has no lead or lag requirements when powering down. # 3.7.2 Power-Up Sequence (V<sub>RC33</sub> Grounded) The 1.5 V $V_{DD}$ power supply must rise to 1.35 V before the 3.3 V $V_{DDSYN}$ power supply and the $\overline{RESET}$ power supply rises above 2.0 V. This ensures that digital logic in the PLL for the 1.5 V power supply does not begin to operate below the specified operation range lower limit of 1.35 V. Because the internal 1.5 V POR is disabled, the internal 3.3 V POR or the $\overline{RESET}$ power POR must hold the device in reset. Since they can negate as low as 2.0 V, $V_{DD}$ must be within specification before the 3.3 V POR and the $\overline{RESET}$ POR negate. Figure 3. Power-Up Sequence (V<sub>RC33</sub> Grounded) # 3.7.3 Power-Down Sequence (V<sub>RC33</sub> Grounded) The only requirement for the power-down sequence with $V_{RC33}$ grounded is if $V_{DD}$ decreases to less than its operating range, $V_{DDSYN}$ or the $\overline{RESET}$ power must decrease to less than 2.0 V before the $V_{DD}$ power increases to its operating range. This ensures that the digital 1.5 V logic, which is reset only by an ORed POR and can cause the 1.5 V supply to decrease less than its specification value, resets correctly. See Table 6, footnote 1. # 3.10 eQADC Electrical Characteristics Table 13. eQADC Conversion Specifications $(T_A = T_L \text{ to } T_H)$ | Spec | Characteristic | Symbol | Minimum | Maximum | Unit | |------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------|----------------------------------|---------------------| | 1 | ADC clock (ADCLK) frequency <sup>1</sup> | F <sub>ADCLK</sub> | 1 | 12 | MHz | | 2 | Conversion cycles Differential Single ended | CC | 13 + 2 (15)<br>14 + 2 (16) | 13 + 128 (141)<br>14 + 128 (142) | ADCLK<br>cycles | | 3 | Stop mode recovery time <sup>2</sup> | T <sub>SR</sub> | 10 | _ | μS | | 4 | Resolution <sup>3</sup> | _ | 1.25 | _ | mV | | 5 | INL: 6 MHz ADC clock | INL6 | -4 | 4 | Counts <sup>3</sup> | | 6 | INL: 12 MHz ADC clock | INL12 | -8 | 8 | Counts | | 7 | DNL: 6 MHz ADC clock | DNL6 | -3 <sup>4</sup> | 3 <sup>4</sup> | Counts | | 8 | DNL: 12 MHz ADC clock | DNL12 | -6 <sup>4</sup> | 6 <sup>4</sup> | Counts | | 9 | Offset error with calibration | OFFWC | -4 <sup>5</sup> | 4 <sup>5</sup> | Counts | | 10 | Full-scale gain error with calibration | GAINWC | -8 <sup>6</sup> | 8 <sup>6</sup> | Counts | | 11 | Disruptive input injection current <sup>7, 8, 9, 10</sup> | I <sub>INJ</sub> | -1 | 1 | mA | | 12 | Incremental error due to injection current. All channels are 10 k $\Omega$ < Rs <100 k $\Omega$ Channel under test has Rs = 10 k $\Omega$ , $I_{\text{INJ}} = I_{\text{INJMAX}}$ , $I_{\text{INJMIN}}$ | E <sub>INJ</sub> | -4 | 4 | Counts | | 13 | Total unadjusted error (TUE) for single ended conversions with calibration <sup>11, 12, 13, 14, 15</sup> | TUE | -4 | 4 | Counts | Conversion characteristics vary with F<sub>ADCLK</sub> rate. Reduced conversion accuracy occurs at maximum F<sub>ADCLK</sub> rate. The maximum value is based on 800 KS/s and the minimum value is based on 20 MHz oscillator clock frequency divided by a maximum 16 factor. <sup>2</sup> Stop mode recovery time begins when the ADC control register enable bits are set until the ADC is ready to perform conversions. <sup>&</sup>lt;sup>3</sup> At $V_{BH} - V_{BL} = 5.12$ V, one least significant bit (LSB) = 1.25, mV = one count. <sup>&</sup>lt;sup>4</sup> Guaranteed 10-bit mono tonicity. <sup>&</sup>lt;sup>5</sup> The absolute value of the offset error without calibration ≤ 100 counts. <sup>&</sup>lt;sup>6</sup> The absolute value of the full scale gain error without calibration ≤ 120 counts. Below disruptive current conditions, the channel being stressed has conversion values of: 0x3FF for analog inputs greater than V<sub>RH</sub>, and 0x000 for values less than V<sub>RL</sub>. This assumes that V<sub>RH</sub> ≤ V<sub>DDA</sub> and V<sub>RL</sub> ≥ V<sub>SSA</sub> due to the presence of the sample amplifier. Other channels are not affected by non-disruptive conditions. Exceeding the limit can cause a conversion error on both stressed and unstressed channels. Transitions within the limit do not affect device reliability or cause permanent damage. Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values using V<sub>POSCLAMP</sub> = V<sub>DDA</sub> + 0.5 V and V<sub>NEGCLAMP</sub> = - 0.3 V, then use the larger of the calculated values. <sup>&</sup>lt;sup>10</sup> This condition applies to two adjacent pads on the internal pad. <sup>&</sup>lt;sup>11</sup> The TUE specification is always less than the sum of the INL, DNL, offset, and gain errors due to canceling errors. <sup>&</sup>lt;sup>12</sup> TUE does not apply to differential conversions. <sup>13</sup> Measured at 6 MHz ADC clock. TUE with a 12 MHz ADC clock is: -16 counts < TUE < 16 counts. <sup>&</sup>lt;sup>14</sup> TUE includes all internal device errors such as internal reference variation (75% Ref, 25% Ref). <sup>&</sup>lt;sup>15</sup> Depending on the input impedance, the analog input leakage current (Table 9. DC Electrical Specifications, spec 35a) can affect the actual TUE measured on analog channels AN[12], AN[13], AN[14], AN[15]. Table 16 shows the FLASH\_BIU settings versus frequency of operation. Refer to the device reference manual for definitions of these bit fields. Table 16. FLASH\_BIU Settings vs. Frequency of Operation <sup>1</sup> | Maximum Frequency (MHz) | APC | RWSC | wwsc | DPFEN <sup>2</sup> | IPFEN <sup>2</sup> | PFLIM <sup>3</sup> | BFEN <sup>4</sup> | |------------------------------------------|-------|-------|------|----------------------|----------------------|----------------------|-------------------| | Up to and including 82 MHz <sup>5</sup> | 0b001 | 0b001 | 0b01 | 0b00<br>0b01<br>0b11 | 0b00<br>0b01<br>0b11 | 0b000<br>to<br>0b110 | 0b0<br>0b1 | | Up to and including 102 MHz <sup>6</sup> | 0b001 | 0b010 | 0b01 | 0b00<br>0b01<br>0b11 | 0b00<br>0b01<br>0b11 | 0b000<br>to<br>0b110 | 0b0<br>0b1 | | Up to and including 132 MHz <sup>7</sup> | 0b010 | 0b011 | 0b01 | 0b00<br>0b01<br>0b11 | 0b00<br>0b01<br>0b11 | 0b000<br>to<br>0b110 | 0b0<br>0b1 | | Default setting after reset | 0b111 | 0b111 | 0b11 | 0b00 | 0b00 | 0b000 | 0b0 | <sup>1</sup> Illegal combinations exist. Use entries from the same row in this table. # 3.12 AC Specifications # 3.12.1 Pad AC Specifications Table 17. Pad AC Specifications ( $V_{DDEH} = 5.0 \text{ V}, V_{DDE} = 1.8 \text{ V}$ ) <sup>1</sup> | Spec | Pad | SRC / DSC<br>(binary) | Out Delay <sup>2, 3, 4</sup> (ns) | Rise / Fall <sup>4, 5</sup> (ns) | Load Drive<br>(pF) | | |------|--------------------------|-----------------------|-----------------------------------|----------------------------------|--------------------|----| | | | 11 | 26 | 15 | 50 | | | | | | 82 | 60 | 200 | | | 1 | Slow high voltage (SH) | 01 | 75 | 40 | 50 | | | ı | Slow High Voltage (SH) | | 137 | 80 | 200 | | | | | 00 | 377 | 200 | 50 | | | | | | 476 | 260 | 200 | | | | | -11 | 11 | 16 | 8 | 50 | | | | '' | 43 | 30 | 200 | | | 2 | Madium high voltage (MH) | 01 | 34 | 15 | 50 | | | 2 | Medium high voltage (MH) | | 61 | 35 | 200 | | | | | 00 | 192 | 100 | 50 | | | | | | 239 | 125 | 200 | | <sup>&</sup>lt;sup>2</sup> For maximum flash performance, set to 0b11. <sup>&</sup>lt;sup>3</sup> For maximum flash performance, set to 0b110. <sup>&</sup>lt;sup>4</sup> For maximum flash performance, set to 0b1. <sup>&</sup>lt;sup>5</sup> 82 MHz parts allow for 80 MHz system clock + 2% frequency modulation (FM). <sup>&</sup>lt;sup>6</sup> 102 MHz parts allow for 100 MHz system clock + 2% FM. <sup>&</sup>lt;sup>7</sup> 132 MHz parts allow for 128 MHz system clock + 2% FM. | Spec | Pad | SRC / DSC<br>(binary) | Out Delay <sup>2, 3, 4</sup> (ns) | Rise / Fall <sup>4, 5</sup><br>(ns) | Load Drive<br>(pF) | |------|-------------------------|-----------------------|-----------------------------------|-------------------------------------|--------------------| | | 3 Fast | 00 | | 2.7 | 10 | | 2 | | 01 | 3.1 | 2.5 | 20 | | 3 | | 10 | | 2.4 | 30 | | | | 11 | 11 | | 2.3 | | 4 | Pullup/down (3.6 V max) | _ | _ | 7500 | 50 | | 5 | Pullup/down (5.5 V max) | _ | _ | 9000 | 50 | These are worst-case values that are estimated from simulation (not tested). The values in the table are simulated at: $V_{DD} = 1.35-1.65 \text{ V}$ ; $V_{DDE} = 1.62-1.98 \text{ V}$ ; $V_{DDEH} = 4.5-5.25 \text{ V}$ ; $V_{DD33}$ and $V_{DDSYN} = 3.0-3.6 \text{ V}$ ; and $V_{DDSYN} = 1.05-1.05 . Table 18. Derated Pad AC Specifications ( $V_{DDEH} = 3.3 \text{ V}, V_{DDE} = 3.3 \text{ V}$ ) <sup>1</sup> | Spec | Pad | SRC/DSC<br>(binary) | Out Delay <sup>2, 3, 4</sup> (ns) | Rise / Fall <sup>3, 5</sup><br>(ns) | Load Drive<br>(pF) | |------|--------------------------|---------------------|-----------------------------------|-------------------------------------|--------------------| | | | 44 | 39 | 23 | 50 | | | | 11 | 120 | 87 | 200 | | 1 | Slow high voltage (SH) | 01 | 101 | 52 | 50 | | ' | Slow High voltage (SH) | 01 | 188 | 111 | 200 | | | | 00 | 507 | 248 | 50 | | | | 00 | 597 | 312 | 200 | | | | 11 | 23 | 12 | 50 | | | Medium high voltage (MH) | | 64 | 44 | 200 | | 2 | | 01 | 50 | 22 | 50 | | 2 | | | 90 | 50 | 200 | | | | 00 | 261 | 123 | 50 | | | | | 305 | 156 | 200 | | | | 00 | | 2.4 | 10 | | 3 | Foot | 01 | 2.0 | 2.2 | 20 | | 3 | Fast | 10 | 3.2 | 2.1 | 30 | | | | 11 | ] | 2.1 | 50 | | 4 | Pullup/down (3.6 V max) | _ | _ | 7500 | 50 | | 5 | Pullup/down (5.5 V max) | _ | _ | 9500 | 50 | These are worst-case values that are estimated from simulation (not tested). The values in the table are simulated at: $V_{DD} = 1.35-1.65 \text{ V}$ ; $V_{DDE} = 3.0-3.6 \text{ V}$ ; $V_{DDEH} = 3.0-3.6 \text{ V}$ ; $V_{DD33}$ and $V_{DDSYN} = 3.0-3.6 \text{ V}$ ; and $V_{DDSYN} = 0.00$ . <sup>&</sup>lt;sup>2</sup> This parameter is supplied for reference and is guaranteed by design (not tested). The output delay is shown in Figure 4. To calculate the output delay with respect to the system clock, add a maximum of one system clock to the output delay. <sup>&</sup>lt;sup>4</sup> The output delay and rise and fall are measured to 20% or 80% of the respective signal. <sup>&</sup>lt;sup>5</sup> This parameter is guaranteed by characterization rather than 100% tested. <sup>&</sup>lt;sup>2</sup> This parameter is supplied for reference and guaranteed by design (not tested). Figure 9. JTAG Boundary Scan Timing # 3.13.3 Nexus Timing Table 21. Nexus Debug Port Timing 1 | Spec | Characteristic | Symbol | Min. | Max. | Unit | |------|------------------------------------------|-----------------------------------------|----------------|------|-------------------| | 1 | MCKO cycle time | t <sub>MCYC</sub> | 2 <sup>2</sup> | 8 | t <sub>CYC</sub> | | 2 | MCKO duty cycle | t <sub>MDC</sub> | 40 | 60 | % | | 3 | MCKO low to MDO data valid <sup>3</sup> | t <sub>MDOV</sub> | -1.5 | 3.0 | ns | | 4 | MCKO low to MSEO data valid <sup>3</sup> | t <sub>MSEOV</sub> | -1.5 | 3.0 | ns | | 5 | MCKO low to EVTO data valid <sup>3</sup> | t <sub>EVTOV</sub> | -1.5 | 3.0 | ns | | 6 | EVTI pulse width | t <sub>EVTIPW</sub> | 4.0 | _ | t <sub>TCYC</sub> | | 7 | EVTO pulse width | t <sub>EVTOPW</sub> | 1 | _ | t <sub>MCYC</sub> | | 8 | TCK cycle time | t <sub>TCYC</sub> | 4 <sup>4</sup> | _ | t <sub>CYC</sub> | | 9 | TCK duty cycle | t <sub>TDC</sub> | 40 | 60 | % | | 10 | TDI, TMS data setup time | t <sub>NTDIS</sub> , t <sub>NTMSS</sub> | 8 | _ | ns | | 11 | TDI, TMS data hold time | t <sub>NTDIH</sub> , t <sub>NTMSH</sub> | 5 | _ | ns | | | TCK low to TDO data valid | t <sub>JOV</sub> | | | | | 12 | V <sub>DDE</sub> = 2.25–3.0 V | | 0 | 12 | ns | | | V <sub>DDE</sub> = 3.0–3.6 V | | 0 | 10 | ns | | 13 | RDY valid to MCKO <sup>5</sup> | _ | _ | _ | _ | <sup>&</sup>lt;sup>1</sup> JTAG specifications apply when used for debug functionality. All Nexus timing relative to MCKO is measured from 50% of MCKO and 50% of the respective signal. Nexus timing specified at $V_{DD}$ = 1.35–1.65 V, $V_{DDE}$ = 2.25–3.6 V, $V_{DD33}$ and $V_{DDSYN}$ = 3.0–3.6 V, 3.0 $V_{$ <sup>&</sup>lt;sup>5</sup> The RDY pin timing is asynchronous to MCKO and is guaranteed by design to function correctly. **Figure 10. Nexus Output Timing** MPC5554 Microcontroller Data Sheet, Rev. 4 <sup>&</sup>lt;sup>2</sup> The Nexus AUX port runs up to 82 MHz. $<sup>^3\,</sup>$ MDO, $\overline{\text{MSEO}},$ and $\overline{\text{EVTO}}$ data is held valid until the next MCKO low cycle occurs. <sup>&</sup>lt;sup>4</sup> Limit the maximum frequency to approximately 16 MHz ( $V_{DDE}$ = 2.25–3.0 V) or 20 MHz ( $V_{DDE}$ = 3.0–3.6 V) to meet the timing specification for $t_{JOV}$ of [0.2 x $t_{JCYC}$ ] as outlined in the IEEE-ISTO 5001-2003 specification. Figure 11. Nexus TDI, TMS, TDO Timing **Figure 14. Synchronous Input Timing** #### 3.13.5 **External Interrupt Timing (IRQ Signals)** Table 23. External Interrupt Timing <sup>1</sup> | Spec | Characteristic | Symbol | Min. | Max. | Unit | |------|------------------------------------|-------------------|------|------|------------------| | 1 | IRQ pulse-width low | t <sub>IPWL</sub> | 3 | _ | t <sub>CYC</sub> | | 2 | IRQ pulse-width high | T <sub>IPWH</sub> | 3 | _ | t <sub>CYC</sub> | | 3 | IRQ edge-to-edge time <sup>2</sup> | t <sub>ICYC</sub> | 6 | _ | t <sub>CYC</sub> | IRQ timing specified at: V<sub>DDEH</sub> = 3.0–5.25 V and T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>. Applies when IRQ signals are configured for rising-edge or falling-edge events, but not both. # 3.13.7 eMIOS Timing Table 25. eMIOS Timing <sup>1</sup> | Spec | Characteristic | Symbol | Min. | Max. | Unit | |------|--------------------------|-------------------|----------------|------|------------------| | 1 | eMIOS input pulse width | t <sub>MIPW</sub> | 4 | _ | t <sub>CYC</sub> | | 2 | eMIOS output pulse width | t <sub>MOPW</sub> | 1 <sup>2</sup> | _ | t <sub>CYC</sub> | eMIOS timing specified at: $V_{DDEH} = 3.0-5.25 \text{ V}$ and $T_{A} = T_{L}$ to $T_{H}$ . <sup>&</sup>lt;sup>2</sup> This specification does not include the rise and fall times. When calculating the minimum eMIOS pulse width, include the rise and fall times defined in the slew rate control field (SRC) in the pad configuration register (PCR). Figure 17. eMIOS Timing # 3.13.8 DSPI Timing Table 26. DSPI Timing<sup>1, 2</sup> | Spec | Characteristic | Symbol | 80 MHz | | 112 MHz | | 132 MHz | | Unit | |------|----------------------------------------------------------------|-------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|-------| | Spec | Characteristic | Syllibol | Min. | Max. | Min. | Max. | Min. | Max. | Oilit | | 1 | SCK cycle time <sup>3, 4</sup> | t <sub>SCK</sub> | 24.4 ns | 2.9 ms | 17.5 ns | 2.1 ms | 15.2 ns | 1.7 ms | _ | | 2 | PCS to SCK delay <sup>5</sup> | t <sub>CSC</sub> | 23 | _ | 15 | _ | 13 | _ | ns | | 3 | After SCK delay <sup>6</sup> | t <sub>ASC</sub> | 22 | _ | 14 | _ | 12 | _ | ns | | 4 | SCK duty cycle | t <sub>SDC</sub> | (t <sub>SCK</sub> ÷ 2)<br>– 2 ns | (t <sub>SCK</sub> ÷ 2)<br>+ 2 ns | (t <sub>SCK</sub> ÷ 2)<br>- 2 ns | (t <sub>SCK</sub> ÷ 2)<br>+ 2 ns | (t <sub>SCK</sub> ÷ 2)<br>- 2 ns | (t <sub>SCK</sub> ÷ 2)<br>+ 2 ns | ns | | 5 | Slave access time<br>(SS active to SOUT driven) | t <sub>A</sub> | _ | 25 | _ | 25 | _ | 25 | ns | | 6 | Slave SOUT disable time (SS inactive to SOUT Hi-Z, or invalid) | t <sub>DIS</sub> | _ | 25 | _ | 25 | _ | 25 | ns | | 7 | PCSx to PCSS time | t <sub>PCSC</sub> | 4 | _ | 4 | _ | 4 | _ | ns | | 8 | PCSS to PCSx time | t <sub>PASC</sub> | 5 | _ | 5 | _ | 5 | _ | ns | # MPC5554 Microcontroller Data Sheet, Rev. 4 # Mechanicals | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | |----|-------------|-------------|-------------|-------------|------------|------------|------------|-------------|-------------|-------------|-----------|------------|------------| | Α | VSS | VSTBY | AN37 | AN11 | VDDA1 | AN16 | AN1 | AN5 | VRH | AN23 | AN27 | AN28 | AN35 | | В | VDD | VSS | AN36 | AN39 | AN19 | AN20 | AN0 | AN4 | REF<br>BYPC | AN22 | AN26 | AN31 | AN32 | | С | VDD33 | VDD | VSS | AN8 | AN17 | VSSA1 | AN21 | AN3 | AN7 | VRL | AN25 | AN30 | AN33 | | D | ETPUA<br>30 | ETPUA<br>31 | VDD | VSS | AN38 | AN9 | AN10 | AN18 | AN2 | AN6 | AN24 | AN29 | AN34 | | Ε | ETPUA<br>28 | ETPUA<br>29 | VDDEH<br>1 | VDD | | | | | | | | | | | F | ETPUA<br>24 | ETPUA<br>27 | ETPUA<br>26 | VDDEH<br>1 | | | | | | | | | | | G | ETPUA<br>23 | ETPUA<br>22 | ETPUA<br>25 | ETPUA<br>21 | | | | | | | | | | | Н | ETPUA<br>20 | ETPUA<br>19 | ETPUA<br>18 | ETPUA<br>17 | | | | | | | | | | | J | ETPUA<br>16 | ETPUA<br>15 | ETPUA<br>14 | ETPUA<br>13 | | | | | | | | | | | K | ETPUA<br>12 | ETPUA<br>11 | ETPUA<br>10 | ETPUA<br>9 | | | | | | VSS | VSS | VSS | VSS | | L | ETPUA<br>8 | ETPUA<br>7 | ETPUA<br>6 | ETPUA<br>5 | | | | | | VSS | VSS | VSS | VSS | | М | ETPUA<br>4 | ETPUA<br>3 | ETPUA<br>2 | ETPUA<br>1 | | | | | | VDDE2 | VDDE2 | VSS | VSS | | N | BDIP | TEA | ETPUA<br>0 | TCRCLK<br>A | | | | | | VDDE2 | VDDE2 | VSS | VSS | | Р | CS3 | CS2 | CS1 | CS0 | | | | | | VDDE2 | VDDE2 | VSS | VSS | | R | WE3 | WE2 | WE1 | WE0 | | | | | | VDDE2 | VDDE2 | VSS | VSS | | Т | VDDE2 | TSIZ0 | RD_WR | VDDE2 | | | | | | VDDE2 | VSS | VDDE2 | VDDE2 | | U | ADDR<br>16 | TSIZ1 | TA | VDD33 | | | | | | VSS | VDDE2 | VDDE2 | VDDE2 | | V | ADDR<br>18 | ADDR<br>17 | TS | ADDR<br>8 | | | | | | | | | | | W | ADDR<br>20 | ADDR<br>19 | ADDR 9 | ADDR<br>10 | | | | | | | | | | | Υ | ADDR 22 | ADDR<br>21 | ADDR<br>11 | VDDE2 | | | | | | | | | | | AA | ADDR<br>24 | ADDR 23 | ADDR<br>13 | ADDR<br>12 | | | | | | | | | | | AB | VDDE2 | ADDR<br>25 | ADDR<br>15 | ADDR<br>14 | | | | | | | | | | | AC | ADDR<br>26 | ADDR<br>27 | ADDR<br>31 | VSS | VDD | DATA<br>26 | DATA<br>28 | VDDE2 | DATA<br>30 | DATA<br>31 | DATA<br>8 | DATA<br>10 | VDDE2 | | AD | ADDR 28 | ADDR<br>30 | VSS | VDD | DATA<br>24 | DATA<br>25 | DATA<br>27 | DATA<br>29 | VDD33 | GPIO<br>207 | DATA<br>9 | DATA<br>11 | DATA<br>13 | | ΑE | ADDR 29 | VSS | VDD | DATA<br>17 | DATA<br>19 | DATA<br>21 | DATA<br>23 | DATA<br>0 | DATA<br>2 | DATA<br>4 | DATA<br>6 | OE | BR | | AF | VSS | VDD | DATA<br>16 | DATA<br>18 | VDDE2 | DATA<br>20 | DATA<br>22 | GPIO<br>206 | DATA<br>1 | DATA<br>3 | VDDE2 | DATA<br>5 | DATA<br>7 | | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | Figure 29. MPC5553546667 416 Package Left Side (view 1 of 2) ## **Mechanicals** The package drawings of the 324-pin TEPBGA package are shown in Figure 33. Figure 33. 324 TEPBGA Package ## NOTES: - 1. ALL DIMENSIONS IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. <u>3.</u> MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A. DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE. | © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | PRINT VERSION NO | T TO SCALE | |---------------------------------------------------------|--------------------|------------------|-------------| | TITLE: PBGA, 324 I/0 | O, DOCUMENT NO | D: 98ASS23840W | REV: D | | 23 X 23 PKG | | R: 1158-03 | 26 APR 2006 | | 1 MM PITCH (OMI | PAC) STANDARD: JE | DEC MS-034 AAJ-1 | | Figure 33. 324 TEPBGA Package (continued) **Mechanicals** # 4.2 MPC5554 416-Pin Package Dimensions The package drawings of the MPC5554 416 pin TEPBGA package are shown in Figure 34. Figure 34. MPC5554 416 TEPBGA Package ## NOTES: - 1. ALL DIMENSIONS IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. 3. MAXIMUM SOLDER BALL DIAMETER MEASURED PARALLEL TO DATUM A. DATUM A, THE SEATING PLANE, IS DETERMINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS. Figure 34. MPC5554 416 TEPBGA Package (continued) MPC5554 Microcontroller Data Sheet, Rev. 4 **Revision History for the MPC5554 Data Sheet** # 5 Revision History for the MPC5554 Data Sheet The history of revisions made to this data sheet are described in this section. # 5.1 Changes between Revision 3 and Revision 4 | Location | Description of Changes | | | | | |---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Section 3.7, "Power-Up/Down Sequencing" | Added the following paragraph in Section 3.7, "Power-Up/Down Sequencing": "During initial power ramp-up, when Vstby is 0.6v or above. a typical current of 1-3mA and maximum of 4mA may be seen until VDD is applied. This current will not reoccur until Vstby is lowered below Vstby min. specification". | | | | | | , , | Moved Figure 2 (fISTBY Worst-case Specifications) "ISTBY Worst-case Specifications" to Section 3.7, "Power-Up/Down Sequencing". | | | | | | | Removed the footnote "Figure 3 shows an illustration of the IDD_STBY values interpolated for these temperature values". | | | | | | Section 3.8, "DC Electrical Specifications" | Changed the footnote attached to IDD_STBY" to "The current specification relates to average standby operation after SRAM has been loaded with data. For power up current see Section 3.7, "Power-Up/Down Sequencing", Figure 2 (fISTBY Worst-case Specifications)." | | | | | | | In Table 9 (DC Electrical Specifications ( $T_A = T_{L \text{ to}} T_H$ )) the Characteristic "Refer to Figure 3 for an interpolation of this data" changed to "RAM standby current". | | | | | # 5.2 Changes between Revision 2 and Revision 3 The substantive changes incorporated in MPC5554 Data Sheet Rev. 2.0 to produce Rev. 3.0 are listed in Table 28. The changes are listed in sequential page number order. Table 28. Changes Between Rev. 2.0 and 3.0 | Location | Description of Changes | |--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Throughout | | | | Changed ' $T_A = T_L - T_H$ ' to ' $T_A = T_L$ to $T_H$ .' | | Title page: | | | | Changed the Revision number from 2 to 3. Changed the date. Made the same change in the lower left corner of the back page. | | Section 1, " | Overview" | | | <ul> <li>Fourth paragraph, First sentence: Deleted 'of the MPC5500 family'; Second to last sentence: Deleted 'can'.</li> <li>Fifth paragraph, First sentence: Replaced 'MPC5500 family' with 'MPC5554'; Last sentence: Replaced 'can be' with 'is'.</li> <li>Sixth paragraph, First sentence: Replaced 'MPC5500 family' with 'MPC5554';</li> <li>Second to last paragraph: Rewrote to read: The MCU has an on-chip enhanced queued dual analog-to-digital converter (eQADC). The 416 package has 40-channels.</li> </ul> | | Section 3.2 | .1, "General Notes for Specifications at Maximum Junction Temperature | | | Updated the address of Semiconductor Equipment and Materials International 3081 Zanker Rd. San Jose, CA., 95134 (408) 943-6900 | MPC5554 Microcontroller Data Sheet, Rev. 4 #### **Revision History for the MPC5554 Data Sheet** ## Table 28. Changes Between Rev. 2.0 and 3.0 (continued) ## Location #### **Description of Changes** Table 20 (JTAG Pin AC Electrical Characteristics) JTAG Pin AC Electrical Characteristics • Footnote 1: Removed $V_{DD}$ = 1.35–1.65 V, and $V_{DD33}$ and $V_{DDSYN}$ = 3.0–3.6 V. ## Table 22 (Bus Operation Timing) Bus Operation Timing: - External Bus Frequency in the table heading: Added footnote that reads: Speed is the nominal maximum frequency. Max speed is the maximum speed allowed including frequency modulation (FM). 82 MHz parts allow for 80 MHz system clock + 2% FM; 114 MHz parts allow for 112 MHz system clock + 2% FM; and 132 MHz parts allow for 128 MHz system clock + 2% FM. - Specifications 5, 6, 7, and 8: Reordered the EBI signals within each specification. - Specifications 7 and 8: Removed EBI signals BDIP, OE, TSIZ[0:1], WE/BE[0:3]. - Footnote 1: Removed $V_{DD} = 1.35-1.65 \text{ V}$ , and $V_{DD33}$ and $V_{DDSYN} = 3.0-3.6 \text{ V}$ . - Footnote 8: Changed EBTS to SIU\_ECCR[EBTS]. ## Table 23 (External Interrupt Timing) External Interrupt Timing (IRQ Signals) • Footnote 1: Removed $V_{DD}$ = 1.35–1.65 V; changed $V_{DDEH}$ = 3.0–5.5 V to $V_{DDEH}$ = 3.0–5.25 V. ## Table 24 (eTPU Timing) eTPU Timing • Footnote 1: Changed $V_{DDEH} = 3.0-5.5 \text{ V}$ to $V_{DDEH} = 3.0-5.25 \text{ V}$ . # Table 25 (eMIOS Timing) eMIOS Timing • Footnote 1: Changed $V_{DDEH} = 3.0-5.5 \text{ V}$ to $V_{DDEH} = 3.0-5.25 \text{ V}$ . ## Table 26 (DSPI Timing') DSPI Timing: - Footnote 1, changed 'V<sub>DDEH</sub> = 3.0–5.5 V;' to 'V<sub>DDEH</sub> = 3.0–5.25 V;' - Table Title: Added footnote that reads: Speed is the nominal maximum frequency. Max speed is the maximum speed allowed including frequency modulation (FM). 82 MHz parts allow for 80 MHz system clock + 2% FM; 114 MHz parts allow for 112 MHz system clock + 2% FM; and 132 MHz parts allow for 128 MHz system clock + 2% FM. - Spec 1: SCK cycle time; Changed to 80 MHz minimum column from 25 to 24.4; 112 MHz minimum column from 17.9 to 17.5; 112 MHz maximum column from 2.0 to 2.1. ## Table 27 (EQADC SSI Timing Characteristics) EQADC SSI Timing Characteristics Footnote 1: Changed V<sub>DDEH</sub> = 3.0–5.5 V to V<sub>DDEH</sub> = 3.0–5.25 V. #### How to Reach Us: **Home Page:** www.freescale.com Web Support: http://www.freescale.com/support **USA/Europe or Locations Not Listed:** Freescale Semiconductor, Inc. Technical Information Center, EL516 2100 East Elliot Road Tempe, Arizona 85284 +1-800-521-6274 or +1-480-768-2130 www.freescale.com/support Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) www.freescale.com/support #### Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor China Ltd. Exchange Building 23F No. 118 Jianguo Road Chaoyang District Beijing 100022 China +86 10 5879 8000 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Document Number: MPC5554 Rev. 4 5/2012 Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2008,2012. All rights reserved. RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative. For information on Freescale's Environmental Products program, go to http://www.freescale.com/epp.