# E·XFL



Welcome to E-XFL.COM

#### What is "Embedded - Microcontrollers"?

"Embedded - Microcontrollers" refer to small, integrated circuits designed to perform specific tasks within larger systems. These microcontrollers are essentially compact computers on a single chip, containing a processor core, memory, and programmable input/output peripherals. They are called "embedded" because they are embedded within electronic devices to control various functions, rather than serving as standalone computers. Microcontrollers are crucial in modern electronics, providing the intelligence and control needed for a wide range of applications.

Applications of "<u>Embedded -</u> <u>Microcontrollers</u>"

#### Details

| Product Status             | Not For New Designs                                                  |
|----------------------------|----------------------------------------------------------------------|
| Core Processor             | e200z6                                                               |
| Core Size                  | 32-Bit Single-Core                                                   |
| Speed                      | 82MHz                                                                |
| Connectivity               | CANbus, EBI/EMI, SCI, SPI                                            |
| Peripherals                | DMA, POR, PWM, WDT                                                   |
| Number of I/O              | 256                                                                  |
| Program Memory Size        | 2MB (2M x 8)                                                         |
| Program Memory Type        | FLASH                                                                |
| EEPROM Size                | ·                                                                    |
| RAM Size                   | 64K x 8                                                              |
| Voltage - Supply (Vcc/Vdd) | 1.35V ~ 1.65V                                                        |
| Data Converters            | A/D 40x12b                                                           |
| Oscillator Type            | External                                                             |
| Operating Temperature      | -40°C ~ 125°C (TA)                                                   |
| Mounting Type              | Surface Mount                                                        |
| Package / Case             | 416-BBGA                                                             |
| Supplier Device Package    | 416-PBGA (27x27)                                                     |
| Purchase URL               | https://www.e-xfl.com/product-detail/nxp-semiconductors/mpc5554mzp80 |
|                            |                                                                      |

Email: info@E-XFL.COM

Address: Room A, 16/F, Full Win Commercial Centre, 573 Nathan Road, Mongkok, Hong Kong



# 3 Electrical Characteristics

This section contains detailed information on power considerations, DC/AC electrical characteristics, and AC timing specifications for the MCU.

# 3.1 Maximum Ratings

| Spec | Characteristic                                                                                           | Symbol                               | Min.                                   | Max.                                 | Unit |
|------|----------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------|--------------------------------------|------|
| 1    | 1.5 V core supply voltage <sup>2</sup>                                                                   | V <sub>DD</sub>                      | -0.3                                   | 1.7                                  | V    |
| 2    | Flash program/erase voltage                                                                              | V <sub>PP</sub>                      | -0.3                                   | 6.5                                  | V    |
| 4    | Flash read voltage                                                                                       | V <sub>FLASH</sub>                   | -0.3                                   | 4.6                                  | V    |
| 5    | SRAM standby voltage                                                                                     | V <sub>STBY</sub>                    | -0.3                                   | 1.7                                  | V    |
| 6    | Clock synthesizer voltage                                                                                | V <sub>DDSYN</sub>                   | -0.3                                   | 4.6                                  | V    |
| 7    | 3.3 V I/O buffer voltage                                                                                 | V <sub>DD33</sub>                    | -0.3                                   | 4.6                                  | V    |
| 8    | Voltage regulator control input voltage                                                                  | V <sub>RC33</sub>                    | -0.3                                   | 4.6                                  | V    |
| 9    | Analog supply voltage (reference to V <sub>SSA</sub> )                                                   | V <sub>DDA</sub>                     | -0.3                                   | 5.5                                  | V    |
| 10   | I/O supply voltage (fast I/O pads) <sup>3</sup>                                                          | V <sub>DDE</sub>                     | -0.3                                   | 4.6                                  | V    |
| 11   | I/O supply voltage (slow and medium I/O pads) $^3$                                                       | V <sub>DDEH</sub>                    | -0.3                                   | 6.5                                  | V    |
| 12   | DC input voltage <sup>4</sup><br>V <sub>DDEH</sub> powered I/O pads<br>V <sub>DDE</sub> powered I/O pads | V <sub>IN</sub>                      | -1.0 <sup>5</sup><br>-1.0 <sup>5</sup> | 6.5 <sup>6</sup><br>4.6 <sup>7</sup> | v    |
| 13   | Analog reference high voltage (reference to V <sub>RL</sub> )                                            | V <sub>RH</sub>                      | -0.3                                   | 5.5                                  | V    |
| 14   | $V_{SS}$ to $V_{SSA}$ differential voltage                                                               | $V_{SS} - V_{SSA}$                   | -0.1                                   | 0.1                                  | V    |
| 15   | V <sub>DD</sub> to V <sub>DDA</sub> differential voltage                                                 | $V_{DD} - V_{DDA}$                   | -V <sub>DDA</sub>                      | V <sub>DD</sub>                      | V    |
| 16   | V <sub>REF</sub> differential voltage                                                                    | V <sub>RH</sub> – V <sub>RL</sub>    | -0.3                                   | 5.5                                  | V    |
| 17   | V <sub>RH</sub> to V <sub>DDA</sub> differential voltage                                                 | V <sub>RH</sub> – V <sub>DDA</sub>   | -5.5                                   | 5.5                                  | V    |
| 18   | V <sub>RL</sub> to V <sub>SSA</sub> differential voltage                                                 | V <sub>RL</sub> – V <sub>SSA</sub>   | -0.3                                   | 0.3                                  | V    |
| 19   | V <sub>DDEH</sub> to V <sub>DDA</sub> differential voltage                                               | V <sub>DDEH</sub> – V <sub>DDA</sub> | -V <sub>DDA</sub>                      | V <sub>DDEH</sub>                    | V    |
| 20   | $V_{DDF}$ to $V_{DD}$ differential voltage                                                               | $V_{DDF} - V_{DD}$                   | -0.3                                   | 0.3                                  | V    |
| 21   | $V_{\text{RC33}}$ to $V_{\text{DDSYN}}$ differential voltage spec has been moved to                      | Table 9 DC Electric                  | al Specificatio                        | ons, Spec 43a                        |      |
| 22   | $V_{SSSYN}$ to $V_{SS}$ differential voltage                                                             | $V_{\rm SSSYN} - V_{\rm SS}$         | -0.1                                   | 0.1                                  | V    |
| 23   | V <sub>RCVSS</sub> to V <sub>SS</sub> differential voltage                                               | $V_{RCVSS} - V_{SS}$                 | -0.1                                   | 0.1                                  | V    |
| 24   | Maximum DC digital input current <sup>8</sup><br>(per pin, applies to all digital pins) <sup>4</sup>     | I <sub>MAXD</sub>                    | -2                                     | 2                                    | mA   |
| 25   | Maximum DC analog input current <sup>9</sup><br>(per pin, applies to all analog pins)                    | I <sub>MAXA</sub>                    | -3                                     | 3                                    | mA   |
| 26   | Maximum operating temperature range <sup>10</sup><br>Die junction temperature                            | Т <sub>Ј</sub>                       | ΤL                                     | 150.0                                | °C   |
| 27   | Storage temperature range                                                                                | T <sub>STG</sub>                     | -55.0                                  | 150.0                                | °C   |

## Table 2. Absolute Maximum Ratings <sup>1</sup>



# 3.2.1 General Notes for Specifications at Maximum Junction Temperature

An estimation of the device junction temperature,  $T_{1}$ , can be obtained from the equation:

$$T_J = T_A + (R_{\theta JA} \times P_D)$$

 $T_A$  = ambient temperature for the package (°C)

 $R_{\theta JA}$  = junction to ambient thermal resistance (°C/W)

 $P_D$  = power dissipation in the package (W)

The thermal resistance values used are based on the JEDEC JESD51 series of standards to provide consistent values for estimations and comparisons. The difference between the values determined for the single-layer (1s) board compared to a four-layer board that has two signal layers, a power and a ground plane (2s2p), demonstrate that the effective thermal resistance is not a constant. The thermal resistance depends on the:

- Construction of the application board (number of planes)
- Effective size of the board which cools the component
- Quality of the thermal and electrical connections to the planes
- Power dissipated by adjacent components

Connect all the ground and power balls to the respective planes with one via per ball. Using fewer vias to connect the package to the planes reduces the thermal performance. Thinner planes also reduce the thermal performance. When the clearance between the vias leave the planes virtually disconnected, the thermal performance is also greatly reduced.

As a general rule, the value obtained on a single-layer board is within the normal range for the tightly packed printed circuit board. The value obtained on a board with the internal planes is usually within the normal range if the application board has:

- One oz. (35 micron nominal thickness) internal planes
- Components are well separated
- Overall power dissipation on the board is less than  $0.02 \text{ W/cm}^2$

The thermal performance of any component depends on the power dissipation of the surrounding components. In addition, the ambient temperature varies widely within the application. For many natural convection and especially closed box applications, the board temperature at the perimeter (edge) of the package is approximately the same as the local air temperature near the device. Specifying the local ambient conditions explicitly as the board temperature provides a more precise description of the local ambient conditions that determine the temperature of the device.

| Spec | Characte                                                                                                                                                                        | Symbol                | Min.               | Max.              | Units |   |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|-------------------|-------|---|
| 8    | Voltage differential during power up su<br>V <sub>DD33</sub> can lag V <sub>DDSYN</sub> or V <sub>DDEH6</sub> befo<br>V <sub>POR33</sub> and V <sub>POR5</sub> minimums respect | V <sub>DD33_LAG</sub> | _                  | 1.0               | v     |   |
| 9    | Absolute value of slew rate on power s                                                                                                                                          | _                     | _                  | 50                | V/ms  |   |
|      | Required gain at Tj:                                                                                                                                                            | – 55° C <sup>7</sup>  |                    | 70                |       | — |
| 10   | Required gain at 1):<br>$I_{DD} \div I_{VRCCTL} (@ f_{sys} = f_{MAX})^{6, 8, 9, 10}$                                                                                            | – 40 <sup>o</sup> C   | DETA 11            | 70                | _     | — |
| 10   |                                                                                                                                                                                 | 25° C                 | BETA <sup>11</sup> | 85 <sup>11</sup>  | —     | _ |
|      |                                                                                                                                                                                 | 150° C                |                    | 105 <sup>11</sup> | 500   | — |

The internal POR signals are  $V_{POR15}$ ,  $V_{POR33}$ , and  $V_{POR5}$ . On power up, assert **RESET** before the internal POR negates. **RESET** must remain asserted until the power supplies are within the operating conditions as specified in Table 9 DC Electrical Specifications. On power down, assert **RESET** before any power supplies fall outside the operating conditions and until the internal POR asserts.

- $^2$  V<sub>IL S</sub> (Table 9, Spec15) is guaranteed to scale with V<sub>DDEH6</sub> down to V<sub>POR5</sub>.
- <sup>3</sup> Supply full operating current for the 1.5 V supply when the 3.3 V supply reaches this range.
- <sup>4</sup> It is possible to reach the current limit during ramp up—do not treat this event as short circuit current.
- <sup>5</sup> At peak current for device.
- <sup>6</sup> Requires compliance with Freescale's recommended board requirements and transistor recommendations. Board signal traces/routing from the V<sub>RCCTL</sub> package signal to the base of the external pass transistor and between the emitter of the pass transistor to the V<sub>DD</sub> package signals must have a maximum of 100 nH inductance and minimal resistance (less than 1  $\Omega$ ). V<sub>RCCTL</sub> must have a nominal 1  $\mu$ F phase compensation capacitor to ground. V<sub>DD</sub> must have a 20  $\mu$ F (nominal) bulk capacitor (greater than 4  $\mu$ F over all conditions, including lifetime). Place high-frequency bypass capacitors consisting of eight 0.01  $\mu$ F, two 0.1  $\mu$ F, and one 1  $\mu$ F capacitors around the package on the V<sub>DD</sub> supply signals.
- $^7$  Only available on devices that support -55° C.
- <sup>8</sup>  $I_{VRCCTL}$  is measured at the following conditions:  $V_{DD} = 1.35$  V,  $V_{RC33} = 3.1$  V,  $V_{VRCCTL} = 2.2$  V.
- <sup>9</sup> Refer to Table 1 for the maximum operating frequency.

<sup>10</sup> Values are based on I<sub>DD</sub> from high-use applications as explained in the I<sub>DD</sub> Electrical Specification.

<sup>11</sup> BETA represents the worst-case external transistor. It is measured on a per-part basis and calculated as (I<sub>DD</sub> ÷ I<sub>VRCCTL</sub>).

# 3.7 Power-Up/Down Sequencing

Power sequencing between the 1.5 V power supply and  $V_{DDSYN}$  or the RESET power supplies is required if using an external 1.5 V power supply with  $V_{RC33}$  tied to ground (GND). To avoid power-sequencing,  $V_{RC33}$  must be powered up within the specified operating range, even if the on-chip voltage regulator controller is not used. Refer to Section 3.7.2, "Power-Up Sequence (VRC33 Grounded)," and Section 3.7.3, "Power-Down Sequence (VRC33 Grounded)."

Power sequencing requires that  $V_{DD33}$  must reach a certain voltage where the values are read as ones before the POR signal negates. Refer to Section 3.7.1, "Input Value of Pins During POR Dependent on VDD33."

Although power sequencing is not required between  $V_{RC33}$  and  $V_{DDSYN}$  during power up,  $V_{RC33}$  must not lead  $V_{DDSYN}$  by more than 600 mV or lag by more than 100 mV for the  $V_{RC}$  stage turn-on to operate within specification. Higher spikes in the emitter current of the pass transistor occur if  $V_{RC33}$  leads or lags  $V_{DDSYN}$  by more than these amounts. The value of that higher spike in current depends on the board power supply circuitry and the amount of board level capacitance.



Furthermore, when all of the PORs negate, the system clock starts to toggle, adding another large increase of the current consumed by  $V_{RC33}$ . If  $V_{RC33}$  lags  $V_{DDSYN}$  by more than 100 mV, the increase in current consumed can drop  $V_{DD}$  low enough to assert the 1.5 V POR again. Oscillations are possible when the 1.5 V POR asserts and stops the system clock, causing the voltage on  $V_{DD}$  to rise until the 1.5 V POR negates again. All oscillations stop when  $V_{RC33}$  is powered sufficiently.

When powering down,  $V_{RC33}$  and  $V_{DDSYN}$  have no delta requirement to each other, because the bypass capacitors internal and external to the device are already charged. When not powering up or down, no delta between  $V_{RC33}$  and  $V_{DDSYN}$  is required for the  $V_{RC}$  to operate within specification.

There are no power up/down sequencing requirements to prevent issues such as latch-up, excessive current spikes, and so on. Therefore, the state of the I/O pins during power up and power down varies depending on which supplies are powered.

Table 7 gives the pin state for the sequence cases for all pins with pad type pad\_fc (fast type).

| V <sub>DDE</sub> | V <sub>DD33</sub> | V <sub>DD</sub> | POR      | Pin Status for Fast Pad Output Driver<br>pad_fc (fast) |
|------------------|-------------------|-----------------|----------|--------------------------------------------------------|
| Low              | —                 | _               | Asserted | Low                                                    |
| V <sub>DDE</sub> | Low               | Low             | Asserted | High                                                   |
| V <sub>DDE</sub> | Low               | $V_{DD}$        | Asserted | High                                                   |
| V <sub>DDE</sub> | V <sub>DD33</sub> | Low             | Asserted | High impedance (Hi-Z)                                  |
| V <sub>DDE</sub> | V <sub>DD33</sub> | $V_{DD}$        | Asserted | Hi-Z                                                   |
| V <sub>DDE</sub> | V <sub>DD33</sub> | $V_{DD}$        | Negated  | Functional                                             |

Table 7. Pin Status for Fast Pads During the Power Sequence

Table 8 gives the pin state for the sequence cases for all pins with pad type pad\_mh (medium type) and pad\_sh (slow type).

Table 8. Pin Status for Medium and Slow Pads During the Power Sequence

| V <sub>DDEH</sub> | V <sub>DD</sub> | POR      | Pin Status for Medium and Slow Pad Output Driver<br>pad_mh (medium) pad_sh (slow) |
|-------------------|-----------------|----------|-----------------------------------------------------------------------------------|
| Low               |                 | Asserted | Low                                                                               |
| V <sub>DDEH</sub> | Low             | Asserted | High impedance (Hi-Z)                                                             |
| V <sub>DDEH</sub> | V <sub>DD</sub> | Asserted | Hi-Z                                                                              |
| V <sub>DDEH</sub> | $V_{DD}$        | Negated  | Functional                                                                        |

The values in Table 7 and Table 8 do not include the effect of the weak-pull devices on the output pins during power up.

Before exiting the internal POR state, the voltage on the pins go to a high-impedance state until POR negates. When the internal POR negates, the functional state of the signal during reset applies and the weak-pull devices

(up or down) are enabled as defined in the device reference manual. If  $V_{DD}$  is too low to correctly propagate the logic signals, the weak-pull devices can pull the signals to  $V_{DDE}$  and  $V_{DDEH}$ .



| Table 9. DC Electrical Sp | ecifications (T | $= T_1 \text{ to } T_{\mu}$ ) ( | continued) |
|---------------------------|-----------------|---------------------------------|------------|
|                           |                 | - ·L •• ·H/ (                   |            |

| Spec | Characteristic                                                                                                                                                                                                                                                                                                                                                                                                                               | Symbol                                                                   | Min  | Max.                                                                    | Unit                 |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------|-------------------------------------------------------------------------|----------------------|
| 27a  | Operating Current 1.5 V Supplies @ 132 MHz: 6                                                                                                                                                                                                                                                                                                                                                                                                |                                                                          |      |                                                                         |                      |
|      | $      V_{DD} \mbox{(including V_{DDF} max current)} @ 1.65 V \mbox{typical use} $^{7,8$} \\      V_{DD} \mbox{(including V_{DDF} max current)} @ 1.4 V \mbox{typical use} $^{7,8$} \\      V_{DD} \mbox{(including V_{DDF} max current)} @ 1.65 V \mbox{high use} $^{8,9$} \\      V_{DD} \mbox{(including V_{DDF} max current)} @ 1.4 V \mbox{high use} $^{8,9$} \\      $                                                                 | I <sub>DD</sub><br>I <sub>DD</sub><br>I <sub>DD</sub><br>I <sub>DD</sub> | <br> | 700<br>600<br>875<br>740                                                | mA<br>mA<br>mA<br>mA |
| 27b  | Operating Current 1.5 V Supplies @ 114 MHz: <sup>6</sup>                                                                                                                                                                                                                                                                                                                                                                                     |                                                                          |      |                                                                         |                      |
|      | $ \begin{array}{l} V_{DD} \mbox{ (including } V_{DDF} \mbox{ max current) } @ 1.65 \ V \mbox{ typical use } ^{7,  8} \\ V_{DD} \mbox{ (including } V_{DDF} \mbox{ max current) } @ 1.4 \ V \mbox{ typical use } ^{7,  8} \\ V_{DD} \mbox{ (including } V_{DDF} \mbox{ max current) } @ 1.65 \ V \mbox{ high use } ^{8,  9} \\ V_{DD} \mbox{ (including } V_{DDF} \mbox{ max current) } @ 1.4 \ V \mbox{ high use } ^{8,  9} \\ \end{array} $ | I <sub>DD</sub><br>I <sub>DD</sub><br>I <sub>DD</sub>                    | <br> | 609<br>522<br>760<br>643                                                | mA<br>mA<br>mA<br>mA |
| 27c  | Operating Current 1.5 V Supplies @ 82 MHz: <sup>6</sup>                                                                                                                                                                                                                                                                                                                                                                                      |                                                                          |      |                                                                         |                      |
|      | $V_{DD}$ (including $V_{DDF}$ max current) @1.65 V typical use <sup>7, 8</sup><br>$V_{DD}$ (including $V_{DDF}$ max current) @1.40 V typical use <sup>7, 8</sup><br>$V_{DD}$ (including $V_{DDF}$ max current) @1.65 V high use <sup>8, 9</sup><br>$V_{DD}$ (including $V_{DDF}$ max current) @1.40 V high use <sup>8, 9</sup>                                                                                                               | I <sub>DD</sub><br>I <sub>DD</sub><br>I <sub>DD</sub>                    | <br> | 446<br>384<br>555<br>471                                                | mA<br>mA<br>mA<br>mA |
| 27d  | RAM standby current. <sup>10</sup><br>I <sub>DD_STBY</sub> @ 25 <sup>o</sup> C<br>V <sub>STBY</sub> @ 0.8 V<br>V <sub>STBY</sub> @ 1.0 V<br>V <sub>STBY</sub> @ 1.2 V                                                                                                                                                                                                                                                                        | I <sub>DD_STBY</sub><br>I <sub>DD_STBY</sub><br>I <sub>DD_STBY</sub>     |      | 20<br>30<br>50                                                          | μΑ<br>μΑ<br>μΑ       |
|      | I <sub>DD_STBY</sub> @ 60 <sup>o</sup> C<br>V <sub>STBY</sub> @ 0.8 V<br>V <sub>STBY</sub> @ 1.0 V<br>V <sub>STBY</sub> @ 1.2 V                                                                                                                                                                                                                                                                                                              | I <sub>DD_STBY</sub><br>I <sub>DD_STBY</sub><br>I <sub>DD_STBY</sub>     |      | 70<br>100<br>200                                                        | μΑ<br>μΑ<br>μΑ       |
|      | I <sub>DD_STBY</sub> @ 150 <sup>o</sup> C (Tj)<br>V <sub>STBY</sub> @ 0.8 V<br>V <sub>STBY</sub> @ 1.0 V<br>V <sub>STBY</sub> @ 1.2 V                                                                                                                                                                                                                                                                                                        | I <sub>DD_STBY</sub><br>I <sub>DD_STBY</sub><br>I <sub>DD_STBY</sub>     |      | 1200<br>1500<br>2000                                                    | μΑ<br>μΑ<br>μΑ       |
| 28   | Operating current 3.3 V supplies @ f <sub>MAX</sub> MHz<br>V <sub>DD33</sub> <sup>11</sup>                                                                                                                                                                                                                                                                                                                                                   | I <sub>DD_33</sub>                                                       | _    | 2 + (values<br>derived from<br>procedure of<br>footnote <sup>11</sup> ) | mA                   |
|      | V <sub>FLASH</sub>                                                                                                                                                                                                                                                                                                                                                                                                                           | I <sub>VFLASH</sub>                                                      | —    | 10                                                                      | mA                   |
|      | V <sub>DDSYN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                           | IDDSYN                                                                   | —    | 15                                                                      | mA                   |
| 29   | Operating current 5.0 V supplies (12 MHz ADCLK):<br>V <sub>DDA</sub> (V <sub>DDA0</sub> + V <sub>DDA1</sub> )<br>Analog reference supply current (V <sub>RH</sub> , V <sub>RL</sub> )<br>V <sub>PP</sub>                                                                                                                                                                                                                                     | I <sub>DD_A</sub><br>I <sub>REF</sub><br>I <sub>PP</sub>                 |      | 20.0<br>1.0<br>25.0                                                     | mA<br>mA<br>mA       |



# 3.8.2 I/O Pad V<sub>DD33</sub> Current Specifications

The power consumption of the  $V_{DD33}$  supply dependents on the usage of the pins on all I/O segments. The power consumption is the sum of all input and output pin  $V_{DD33}$  currents for all I/O segments. The output pin  $V_{DD33}$  current can be calculated from Table 11 based on the voltage, frequency, and load on all fast (pad\_fc) pins. The input pin  $V_{DD33}$  current can be calculated from Table 11 based on the voltage, frequency, and load on all pad\_sh and pad\_mh pins. Use linear scaling to calculate pin currents for voltage, frequency, and load parameters that fall outside the values given in Table 11.

| Spec    | Pad Type | Symbol             | Frequency | Load <sup>2</sup> | V <sub>DD33</sub> | V <sub>DDE</sub> | Drive  | Current |
|---------|----------|--------------------|-----------|-------------------|-------------------|------------------|--------|---------|
| opoo    |          | •,                 | (MHz)     | (pF)              | (V)               | (V)              | Select | (mA)    |
|         |          |                    |           | Inputs            | ;                 |                  |        |         |
| 1       | Slow     | I <sub>33_SH</sub> | 66        | 0.5               | 3.6               | 5.5              | NA     | 0.003   |
| 2       | Medium   | I <sub>33_MH</sub> | 66        | 0.5               | 3.6               | 5.5              | NA     | 0.003   |
| Outputs |          |                    |           |                   |                   |                  |        |         |
| 3       |          |                    | 66        | 10                | 3.6               | 3.6              | 00     | 0.35    |
| 4       |          |                    | 66        | 20                | 3.6               | 3.6              | 01     | 0.53    |
| 5       |          |                    | 66        | 30                | 3.6               | 3.6              | 10     | 0.62    |
| 6       |          |                    | 66        | 50                | 3.6               | 3.6              | 11     | 0.79    |
| 7       |          |                    | 66        | 10                | 3.6               | 1.98             | 00     | 0.35    |
| 8       |          |                    | 66        | 20                | 3.6               | 1.98             | 01     | 0.44    |
| 9       |          |                    | 66        | 30                | 3.6               | 1.98             | 10     | 0.53    |
| 10      |          |                    | 66        | 50                | 3.6               | 1.98             | 11     | 0.70    |
| 11      |          |                    | 56        | 10                | 3.6               | 3.6              | 00     | 0.30    |
| 12      |          |                    | 56        | 20                | 3.6               | 3.6              | 01     | 0.45    |
| 13      |          |                    | 56        | 30                | 3.6               | 3.6              | 10     | 0.52    |
| 14      | Faat     |                    | 56        | 50                | 3.6               | 3.6              | 11     | 0.67    |
| 15      | Fast     | I <sub>33_FC</sub> | 56        | 10                | 3.6               | 1.98             | 00     | 0.30    |
| 16      | 1        |                    | 56        | 20                | 3.6               | 1.98             | 01     | 0.37    |
| 17      | 1        |                    | 56        | 30                | 3.6               | 1.98             | 10     | 0.45    |
| 18      | 1        |                    | 56        | 50                | 3.6               | 1.98             | 11     | 0.60    |
| 19      |          |                    | 40        | 10                | 3.6               | 3.6              | 00     | 0.21    |
| 20      |          |                    | 40        | 20                | 3.6               | 3.6              | 01     | 0.31    |
| 21      |          |                    | 40        | 30                | 3.6               | 3.6              | 10     | 0.37    |
| 22      |          |                    | 40        | 50                | 3.6               | 3.6              | 11     | 0.48    |
| 23      |          |                    | 40        | 10                | 3.6               | 1.98             | 00     | 0.21    |
| 24      |          |                    | 40        | 20                | 3.6               | 1.98             | 01     | 0.27    |
| 25      |          |                    | 40        | 30                | 3.6               | 1.98             | 10     | 0.32    |
| 26      |          |                    | 40        | 50                | 3.6               | 1.98             | 11     | 0.42    |

| Table 11. V <sub>DD33</sub> | Pad Average DC Curr | rent $(T_{\Delta} = T_{I} \text{ to } T_{H})^{1}$ |
|-----------------------------|---------------------|---------------------------------------------------|
|                             |                     |                                                   |

<sup>1</sup> These values are estimated from simulation and not tested. Currents apply to output pins for the fast pads only and to input pins for the slow and medium pads only.

<sup>2</sup> All loads are lumped.



# 3.9 Oscillator and FMPLL Electrical Characteristics

### Table 12. FMPLL Electrical Specifications

(V<sub>DDSYN</sub> = 3.0–3.6 V; V<sub>SS</sub> = V<sub>SSSYN</sub> = 0.0 V; T<sub>A</sub> = T<sub>L</sub> to T<sub>H</sub>)

| Spec | Characteristic                                                                                                       | Symbol                                                                   | Minimum                         | Maximum                                                                                            | Unit               |
|------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------|--------------------|
| 1    | PLL reference frequency range: <sup>1</sup><br>Crystal reference<br>External reference<br>Dual controller (1:1 mode) | f <sub>ref_crystal</sub><br>f <sub>ref_ext</sub><br>f <sub>ref_1:1</sub> | 8<br>8<br>24                    | 20<br>20<br>f <sub>sys</sub> ÷2                                                                    | MHz                |
| 2    | System frequency <sup>2</sup>                                                                                        | f <sub>sys</sub>                                                         | $f_{ICO(MIN)} \div 2^{RFD}$     | f <sub>MAX</sub> <sup>3</sup>                                                                      | MHz                |
| 3    | System clock period                                                                                                  | t <sub>CYC</sub>                                                         | —                               | 1 ÷ f <sub>sys</sub>                                                                               | ns                 |
| 4    | Loss of reference frequency <sup>4</sup>                                                                             | f <sub>LOR</sub>                                                         | 100                             | 1000                                                                                               | kHz                |
| 5    | Self-clocked mode (SCM) frequency <sup>5</sup>                                                                       | f <sub>SCM</sub>                                                         | 7.4                             | 17.5                                                                                               | MHz                |
|      | EXTAL input high voltage crystal mode <sup>6</sup>                                                                   | V <sub>IHEXT</sub>                                                       | V <sub>XTAL</sub> + 0.4 V       | —                                                                                                  | V                  |
| 6    | All other modes<br>[dual controller (1:1), bypass, external reference]                                               | V <sub>IHEXT</sub>                                                       | (V <sub>DDE5</sub> ÷ 2) + 0.4 V | _                                                                                                  | V                  |
|      | EXTAL input low voltage crystal mode <sup>7</sup>                                                                    | V <sub>ILEXT</sub>                                                       | _                               | V <sub>XTAL</sub> – 0.4 V                                                                          | V                  |
| 7    | All other modes<br>[dual controller (1:1), bypass, external reference]                                               | V <sub>ILEXT</sub>                                                       | _                               | (V <sub>DDE5</sub> ÷ 2) – 0.4 V                                                                    | V                  |
| 8    | XTAL current <sup>8</sup>                                                                                            | I <sub>XTAL</sub>                                                        | 0.8                             | 3                                                                                                  | mA                 |
| 9    | Total on-chip stray capacitance on XTAL                                                                              | C <sub>S_XTAL</sub>                                                      | —                               | 1.5                                                                                                | pF                 |
| 10   | Total on-chip stray capacitance on EXTAL                                                                             | C <sub>S_EXTAL</sub>                                                     | —                               | 1.5                                                                                                | pF                 |
| 11   | Crystal manufacturer's recommended capacitive load                                                                   | CL                                                                       | Refer to crystal specification  | Refer to crystal specification                                                                     | pF                 |
| 12   | Discrete load capacitance to connect to EXTAL                                                                        | C <sub>L_EXTAL</sub>                                                     | _                               | $(2 \times C_L) - C_{S\_EXTAL} - C_{PCB\_EXTAL}^9$                                                 | pF                 |
| 13   | Discrete load capacitance to connect to XTAL                                                                         | C <sub>L_XTAL</sub>                                                      | _                               | $\begin{array}{c} (2 \times C_L) - C_{\substack{S_XTAL}} \\ - C_{\substack{PCB_XTAL}} \end{array}$ | pF                 |
| 14   | PLL lock time <sup>10</sup>                                                                                          | t <sub>lpll</sub>                                                        | —                               | 750                                                                                                | μS                 |
| 15   | Dual controller (1:1) clock skew<br>(between CLKOUT and EXTAL) <sup>11, 12</sup>                                     | t <sub>skew</sub>                                                        | -2                              | 2                                                                                                  | ns                 |
| 16   | Duty cycle of reference                                                                                              | t <sub>DC</sub>                                                          | 40                              | 60                                                                                                 | %                  |
| 17   | Frequency unLOCK range                                                                                               | f <sub>UL</sub>                                                          | -4.0                            | 4.0                                                                                                | % f <sub>SYS</sub> |
| 18   | Frequency LOCK range                                                                                                 | f <sub>LCK</sub>                                                         | -2.0                            | 2.0                                                                                                | % f <sub>SYS</sub> |



#### Table 12. FMPLL Electrical Specifications (continued)

| Spec | Characteristic                                                                                                                                                                                                              | Symbol              | Minimum | Maximum          | Unit                     |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------|------------------|--------------------------|
| 19   | CLKOUT period jitter, measured at f <sub>SYS</sub> max: <sup>13, 14</sup><br>Peak-to-peak jitter (clock edge to clock edge)<br>Long term jitter (averaged over a 2 ms interval)                                             | C <sub>JITTER</sub> |         | 5.0<br>0.01      | %<br>f <sub>CLKOUT</sub> |
| 20   | Frequency modulation range limit <sup>15</sup><br>(do not exceed f <sub>sys</sub> maximum)                                                                                                                                  | C <sub>MOD</sub>    | 0.8     | 2.4              | %f <sub>SYS</sub>        |
| 21   | $ \begin{array}{l} \text{ICO frequency} \\ f_{ico} = [f_{ref\_crystal} \times (\text{MFD} + 4)] \div (\text{PREDIV} + 1) \ ^{16} \\ f_{ico} = [f_{ref\_ext} \times (\text{MFD} + 4)] \div (\text{PREDIV} + 1) \end{array} $ | f <sub>ico</sub>    | 48      | f <sub>MAX</sub> | MHz                      |
| 22   | Predivider output frequency (to PLL)                                                                                                                                                                                        | f <sub>PREDIV</sub> | 4       | 20 <sup>17</sup> | MHz                      |

### $(V_{DDSYN} = 3.0-3.6 \text{ V}; V_{SS} = V_{SSSYN} = 0.0 \text{ V}; T_A = T_L \text{ to } T_H)$

<sup>1</sup> Nominal crystal and external reference values are worst-case not more than 1%. The device operates correctly if the frequency remains within ± 5% of the specification limit. This tolerance range allows for a slight frequency drift of the crystals over time. The designer must thoroughly understand the drift margin of the source clock.

<sup>2</sup> All internal registers retain data at 0 Hz.

<sup>3</sup> Up to the maximum frequency rating of the device (refer to Table 1).

<sup>4</sup> Loss of reference frequency is defined as the reference frequency detected internally, which transitions the PLL into self-clocked mode.

<sup>5</sup> The PLL operates at self-clocked mode (SCM) frequency when the reference frequency falls below f<sub>LOR</sub>. SCM frequency is measured on the CLKOUT ball with the divider set to divide-by-two of the system clock. NOTE: In SCM, the MFD and PREDIV have no effect and the RFD is bypassed.

<sup>6</sup> Use the EXTAL input high voltage parameter when using the FlexCAN oscillator in crystal mode (no quartz crystals or resonators). (V<sub>extal</sub> – V<sub>xtal</sub>) must be ≥ 400 mV for the oscillator's comparator to produce the output clock.

<sup>7</sup> Use the EXTAL input low voltage parameter when using the FlexCAN oscillator in crystal mode (no quartz crystals or resonators). ( $V_{xtal} - V_{extal}$ ) must be  $\ge 400$  mV for the oscillator's comparator to produce the output clock.

<sup>8</sup> I<sub>xtal</sub> is the oscillator bias current out of the XTAL pin with both EXTAL and XTAL pins grounded.

<sup>9</sup> C<sub>PCB EXTAL</sub> and C<sub>PCB XTAL</sub> are the measured PCB stray capacitances on EXTAL and XTAL, respectively.

<sup>10</sup> This specification applies to the period required for the PLL to relock after changing the MFD frequency control bits in the synthesizer control register (SYNCR). From power up with crystal oscillator reference, the lock time also includes the crystal startup time.

<sup>11</sup> PLL is operating in 1:1 PLL mode.

 $^{12}$  V<sub>DDE</sub> = 3.0–3.6 V.

<sup>13</sup> Jitter is the average deviation from the programmed frequency measured over the specified interval at maximum f<sub>sys</sub>. Measurements are made with the device powered by filtered supplies and clocked by a stable external clock signal. Noise injected into the PLL circuitry via V<sub>DDSYN</sub> and V<sub>SSSYN</sub> and variation in crystal oscillator frequency increase the jitter percentage for a given interval. CLKOUT divider is set to divide-by-two.

<sup>14</sup> Values are with frequency modulation disabled. If frequency modulation is enabled, jitter is the sum of (jitter + Cmod).

<sup>15</sup> Modulation depth selected must not result in f<sub>svs</sub> value greater than the f<sub>svs</sub> maximum specified value.

 $^{16} f_{SVS} = f_{iCO} \div (2^{RFD}).$ 

<sup>17</sup> Maximum value for dual controller (1:1) mode is ( $f_{MAX} \div 2$ ) with the predivider set to 1 (FMPLL\_SYNCR[PREDIV] = 0b001).



# 3.10 eQADC Electrical Characteristics

| Spec | Characteristic                                                                                                                                                                          | Symbol             | Minimum                    | Maximum                          | Unit                |
|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------------------------|----------------------------------|---------------------|
| 1    | ADC clock (ADCLK) frequency <sup>1</sup>                                                                                                                                                | F <sub>ADCLK</sub> | 1                          | 12                               | MHz                 |
| 2    | Conversion cycles<br>Differential<br>Single ended                                                                                                                                       | CC                 | 13 + 2 (15)<br>14 + 2 (16) | 13 + 128 (141)<br>14 + 128 (142) | ADCLK<br>cycles     |
| 3    | Stop mode recovery time <sup>2</sup>                                                                                                                                                    | T <sub>SR</sub>    | 10                         | —                                | μS                  |
| 4    | Resolution <sup>3</sup>                                                                                                                                                                 | —                  | 1.25                       |                                  | mV                  |
| 5    | INL: 6 MHz ADC clock                                                                                                                                                                    | INL6               | -4                         | 4                                | Counts <sup>3</sup> |
| 6    | INL: 12 MHz ADC clock                                                                                                                                                                   | INL12              | -8                         | 8                                | Counts              |
| 7    | DNL: 6 MHz ADC clock                                                                                                                                                                    | DNL6               | -3 <sup>4</sup>            | 3 <sup>4</sup>                   | Counts              |
| 8    | DNL: 12 MHz ADC clock                                                                                                                                                                   | DNL12              | -6 <sup>4</sup>            | 6 <sup>4</sup>                   | Counts              |
| 9    | Offset error with calibration                                                                                                                                                           | OFFWC              | -4 <sup>5</sup>            | 4 <sup>5</sup>                   | Counts              |
| 10   | Full-scale gain error with calibration                                                                                                                                                  | GAINWC             | -8 <sup>6</sup>            | 8 <sup>6</sup>                   | Counts              |
| 11   | Disruptive input injection current <sup>7, 8, 9, 10</sup>                                                                                                                               | I <sub>INJ</sub>   | -1                         | 1                                | mA                  |
| 12   | Incremental error due to injection current. All channels are 10 k $\Omega$ < Rs <100 k $\Omega$<br>Channel under test has Rs = 10 k $\Omega$ ,<br>$I_{INJ} = I_{INJMAX}$ , $I_{INJMIN}$ | E <sub>INJ</sub>   | -4                         | 4                                | Counts              |
| 13   | Total unadjusted error (TUE) for single ended conversions with calibration <sup>11, 12, 13, 14, 15</sup>                                                                                | TUE                | -4                         | 4                                | Counts              |

Table 13. eQADC Conversion Specifications ( $T_A = T_L$  to  $T_H$ )

Conversion characteristics vary with F<sub>ADCLK</sub> rate. Reduced conversion accuracy occurs at maximum F<sub>ADCLK</sub> rate. The maximum value is based on 800 KS/s and the minimum value is based on 20 MHz oscillator clock frequency divided by a maximum 16 factor.

- <sup>2</sup> Stop mode recovery time begins when the ADC control register enable bits are set until the ADC is ready to perform conversions.
- <sup>3</sup> At  $V_{RH} V_{RL} = 5.12$  V, one least significant bit (LSB) = 1.25, mV = one count.
- <sup>4</sup> Guaranteed 10-bit mono tonicity.
- <sup>5</sup> The absolute value of the offset error without calibration  $\leq$  100 counts.
- <sup>6</sup> The absolute value of the full scale gain error without calibration  $\leq$  120 counts.
- <sup>7</sup> Below disruptive current conditions, the channel being stressed has conversion values of: 0x3FF for analog inputs greater than  $V_{RH}$ , and 0x000 for values less than  $V_{RL}$ . This assumes that  $V_{RH} \le V_{DDA}$  and  $V_{RL} \ge V_{SSA}$  due to the presence of the sample amplifier. Other channels are not affected by non-disruptive conditions.
- <sup>8</sup> Exceeding the limit can cause a conversion error on both stressed and unstressed channels. Transitions within the limit do not affect device reliability or cause permanent damage.
- <sup>9</sup> Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values using  $V_{POSCLAMP} = V_{DDA} + 0.5$  V and  $V_{NEGCLAMP} = -0.3$  V, then use the larger of the calculated values.
- <sup>10</sup> This condition applies to two adjacent pads on the internal pad.
- <sup>11</sup> The TUE specification is always less than the sum of the INL, DNL, offset, and gain errors due to canceling errors.
- <sup>12</sup> TUE does not apply to differential conversions.
- <sup>13</sup> Measured at 6 MHz ADC clock. TUE with a 12 MHz ADC clock is: -16 counts < TUE < 16 counts.
- <sup>14</sup> TUE includes all internal device errors such as internal reference variation (75% Ref, 25% Ref).
- <sup>15</sup> Depending on the input impedance, the analog input leakage current (Table 9. DC Electrical Specifications, spec 35a) can affect the actual TUE measured on analog channels AN[12], AN[13], AN[14], AN[15].



**Electrical Characteristics** 



# 3.13.2 IEEE 1149.1 Interface Timing

### Table 20. JTAG Pin AC Electrical Characteristics <sup>1</sup>

| Spec | Characteristic                                         | Symbol                                | Min. | Max. | Unit |
|------|--------------------------------------------------------|---------------------------------------|------|------|------|
| 1    | TCK cycle time                                         | t <sub>JCYC</sub>                     | 100  | —    | ns   |
| 2    | TCK clock pulse width (measured at $V_{DDE} \div 2$ )  | t <sub>JDC</sub>                      | 40   | 60   | ns   |
| 3    | TCK rise and fall times (40% to 70%)                   | t <sub>TCKRISE</sub>                  | —    | 3    | ns   |
| 4    | TMS, TDI data setup time                               | t <sub>TMSS</sub> , t <sub>TDIS</sub> | 5    | —    | ns   |
| 5    | TMS, TDI data hold time                                | t <sub>TMSH</sub> , t <sub>TDIH</sub> | 25   | —    | ns   |
| 6    | TCK low to TDO data valid                              | t <sub>TDOV</sub>                     | —    | 20   | ns   |
| 7    | TCK low to TDO data invalid                            | t <sub>TDOI</sub>                     | 0    | —    | ns   |
| 8    | TCK low to TDO high impedance                          | t <sub>TDOHZ</sub>                    | —    | 20   | ns   |
| 9    | JCOMP assertion time                                   | t <sub>JCMPPW</sub>                   | 100  | —    | ns   |
| 10   | JCOMP setup time to TCK low                            | t <sub>JCMPS</sub>                    | 40   | —    | ns   |
| 11   | TCK falling-edge to output valid                       | t <sub>BSDV</sub>                     | —    | 50   | ns   |
| 12   | TCK falling-edge to output valid out of high impedance | t <sub>BSDVZ</sub>                    | —    | 50   | ns   |
| 13   | TCK falling-edge to output high impedance (Hi-Z)       | t <sub>BSDHZ</sub>                    | —    | 50   | ns   |
| 14   | Boundary scan input valid to TCK rising-edge           | t <sub>BSDST</sub>                    | 50   | —    | ns   |
| 15   | TCK rising-edge to boundary scan input invalid         | t <sub>BSDHT</sub>                    | 50   | —    | ns   |

<sup>1</sup> These specifications apply to JTAG boundary scan only. JTAG timing specified at:  $V_{DDE} = 3.0-3.6$  V and  $T_A = T_L$  to  $T_H$ . Refer to Table 21 for Nexus specifications.



#### **Nexus Timing** 3.13.3

| Spec | Characteristic                           | Symbol                                  | Min.           | Max. | Unit              |
|------|------------------------------------------|-----------------------------------------|----------------|------|-------------------|
| 1    | MCKO cycle time                          | t <sub>MCYC</sub>                       | 2 <sup>2</sup> | 8    | t <sub>CYC</sub>  |
| 2    | MCKO duty cycle                          | t <sub>MDC</sub>                        | 40             | 60   | %                 |
| 3    | MCKO low to MDO data valid <sup>3</sup>  | t <sub>MDOV</sub>                       | -1.5           | 3.0  | ns                |
| 4    | MCKO low to MSEO data valid <sup>3</sup> | t <sub>MSEOV</sub>                      | -1.5           | 3.0  | ns                |
| 5    | MCKO low to EVTO data valid <sup>3</sup> | t <sub>EVTOV</sub>                      | -1.5           | 3.0  | ns                |
| 6    | EVTI pulse width                         | t <sub>EVTIPW</sub>                     | 4.0            | _    | t <sub>TCYC</sub> |
| 7    | EVTO pulse width                         | t <sub>EVTOPW</sub>                     | 1              |      | t <sub>MCYC</sub> |
| 8    | TCK cycle time                           | t <sub>TCYC</sub>                       | 4 <sup>4</sup> | _    | t <sub>CYC</sub>  |
| 9    | TCK duty cycle                           | t <sub>TDC</sub>                        | 40             | 60   | %                 |
| 10   | TDI, TMS data setup time                 | t <sub>NTDIS</sub> , t <sub>NTMSS</sub> | 8              |      | ns                |
| 11   | TDI, TMS data hold time                  | t <sub>NTDIH</sub> , t <sub>NTMSH</sub> | 5              | _    | ns                |
|      | TCK low to TDO data valid                | t <sub>JOV</sub>                        |                |      |                   |
| 12   | V <sub>DDE</sub> = 2.25–3.0 V            |                                         | 0              | 12   | ns                |
|      | V <sub>DDE</sub> = 3.0–3.6 V             |                                         | 0              | 10   | ns                |
| 13   | RDY valid to MCKO <sup>5</sup>           | —                                       |                | _    | —                 |

Table 21. Nexus Debug Port Timing <sup>1</sup>

1 JTAG specifications apply when used for debug functionality. All Nexus timing relative to MCKO is measured from 50% of MCKO and 50% of the respective signal. Nexus timing specified at  $V_{DD} = 1.35-1.65$  V,  $V_{DDE} = 2.25-3.6$  V,  $V_{DD33}$  and  $V_{DDSYN} = 3.0-3.6$  V,  $T_A = T_L$  to  $T_H$ , and CL = 30 pF with DSC = 0b10.

<sup>2</sup> The Nexus AUX port runs up to 82 MHz.

 $^3\,$  MDO,  $\overline{\text{MSEO}},$  and  $\overline{\text{EVTO}}$  data is held valid until the next MCKO low cycle occurs.

- <sup>4</sup> Limit the maximum frequency to approximately 16 MHz ( $V_{DDE} = 2.25 3.0 \text{ V}$ ) or 20 MHz ( $V_{DDE} = 3.0 3.6 \text{ V}$ ) to meet the timing specification for  $t_{JOV}$  of [0.2 x  $t_{JCYC}$ ] as outlined in the IEEE-ISTO 5001-2003 specification.
- <sup>5</sup> The RDY pin timing is asynchronous to MCKO and is guaranteed by design to function correctly.



Figure 10. Nexus Output Timing



|      |                                                                                                                                                                                                                            |                  | External Bus Frequency <sup>2, 3</sup> |      |        |      |      |      |        |       |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------------------------|------|--------|------|------|------|--------|-------|
| Spec |                                                                                                                                                                                                                            | Symbol           | 40 MHz                                 |      | 56 MHz |      | 66 I | MHz  | z Unit | Notes |
|      | Description                                                                                                                                                                                                                |                  | Min.                                   | Max. | Min.   | Max. | Min. | Max. |        |       |
| 7    | Input signal <i>valid</i> to CLKOUT<br>positive edge (setup time)<br>External bus interface<br>ADDR[8:31]<br>DATA[0:31] <sup>7</sup><br>BG <sup>6</sup><br>BR <sup>5</sup><br>BB<br>RD_WR<br>TA<br>TEA <sup>8</sup><br>TS  | t <sub>CIS</sub> | 10.0                                   |      | 7.0    |      | 5.0  | _    | ns     |       |
| 8    | CLKOUT positive edge to input<br>signal <i>invalid</i> (hold time)<br>External bus interface<br>ADDR[8:31]<br>DATA[0:31] <sup>7</sup><br>BG <sup>6</sup><br>BR <sup>5</sup><br>BB<br>RD_WR<br>TA<br>TEA <sup>8</sup><br>TS | t <sub>СІН</sub> | 1.0                                    |      | 1.0    |      | 1.0  | _    | ns     |       |

## Table 22. Bus Operation Timing<sup>1</sup> (continued)

<sup>1</sup> EBI timing specified at:  $V_{DDE} = 1.6-3.6$  V (unless stated otherwise);  $T_A = T_L$  to  $T_H$ ; and CL = 30 pF with DSC = 0b10.

<sup>2</sup> Speed is the nominal maximum frequency. Max. speed is the maximum speed allowed including frequency modulation (FM). 82 MHz parts allow for 80 MHz system clock + 2% FM; 114 MHz parts allow for 112 MHz system clock + 2% FM; and 132 MHz parts allow for 128 MHz system clock + 2% FM.

<sup>3</sup> The external bus is limited to half the speed of the internal bus.

<sup>4</sup> Refer to fast pad timing in Table 17 and Table 18 (different values for 1.8 V and 3.3 V).

<sup>5</sup> Internal arbitration.

- <sup>6</sup> External arbitration.
- <sup>7</sup> Due to pin limitations, the DATA[16:31] signals are not available on the 324 package.
- <sup>8</sup> Due to pin limitations, the  $\overline{\text{TEA}}$  signal is not available on the 324 package.
- <sup>9</sup> Due to pin limitations, the  $\overline{\text{WE}/\text{BE}}$ [2:3] signals are not available on the 324 package.
- <sup>10</sup> SIU\_ECCR[EBTS] = 0 timings are tested and valid at  $V_{DDE}$  = 2.25–3.6 V only; SIU\_ECCR[EBTS] = 1 timings are tested and valid at  $V_{DDE}$  = 1.6–3.6 V.







Figure 15. External Interrupt Timing

# 3.13.6 eTPU Timing

Table 24. eTPU Timing <sup>1</sup>

| Spec | Characteristic                  | Symbol            | Min.           | Мах | Unit             |
|------|---------------------------------|-------------------|----------------|-----|------------------|
| 1    | eTPU input channel pulse width  | t <sub>ICPW</sub> | 4              | _   | t <sub>CYC</sub> |
| 2    | eTPU output channel pulse width | t <sub>OCPW</sub> | 2 <sup>2</sup> |     | t <sub>CYC</sub> |

<sup>1</sup> eTPU timing specified at:  $V_{DDEH} = 3.0-5.25$  V and  $T_A = T_L$  to  $T_H$ .

<sup>2</sup> This specification does not include the rise and fall times. When calculating the minimum eTPU pulse width, include the rise and fall times defined in the slew rate control fields (SRC) of the pad configuration registers (PCR).



Figure 16. eTPU Timing





Figure 20. DSPI Classic SPI Timing—Slave, CPHA = 0



Figure 21. DSPI Classic SPI Timing—Slave, CPHA = 1





Figure 22. DSPI Modified Transfer Format Timing—Master, CPHA = 0



Figure 23. DSPI Modified Transfer Format Timing—Master, CPHA = 1







DETAIL K (ROTATED 90' CLOCKWISE)

#### NOTES:

- 1. ALL DIMENSIONS ARE IN MILLIMETERS.
- INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M-1994.
- JIMENSION 6 IS MEASURED AT THE MAXIMUM SOLDER BALL DIAMETER, PARALLEL TO DATUM PLANE Z.
- 4. DATUM Z (SEATING PLANE) IS DEFINED BY THE SPHERICAL CROWNS OF THE SOLDER BALLS.
- 5. PARALLELISM MEASUREMENT SHALL EXCLUDE ANY EFFECT OF MARK ON TOP SURFACE OF PACKAGE.

| FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | L OUTLINE | PRINT VERSION NO | T TO SCALE       |        |
|-------------------------------------------------------|-----------|------------------|------------------|--------|
| TITLE:                                                |           | DOCUMENT NO      | ): 98ARS23882W   | REV: D |
| 208 I/O MAP BGA,<br>17 X 17 PKG, 1-MM PITCH           |           | CASE NUMBER      | 02 AUG 2005      |        |
|                                                       | 1 HOH     | STANDARD: JE     | DEC MO-151 AAF-1 |        |

#### Figure 32. MPC55 208 MAP BGA Package (continued)

MPC5554 Microcontroller Data Sheet, Rev. 4



#### Mechanicals

The package drawings of the 324-pin TEPBGA package are shown in Figure 33.



| Figure 33  | 324 TEPBGA  | Package |
|------------|-------------|---------|
| rigule 55. | JZT ILI DUA | гаскаус |

MPC5554 Microcontroller Data Sheet, Rev. 4



Mechanicals

# 4.2 MPC5554 416-Pin Package Dimensions

The package drawings of the MPC5554 416 pin TEPBGA package are shown in Figure 34.



| © FREESCALE SEMICONDUCTOR, INC.<br>ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE    | PRINT VERSION NO | T TO SCALE  |
|---------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE: 416 I/O, PBGA                                    |           | DOCUMENT NO  | ): 98ARE10523D   | REV: A      |
| 27 X 27 PKG,                                            |           | CASE NUMBER  | 2: 1494–01       | 13 JUL 2005 |
| 1 MM PITCH (OMP                                         | AC)       | STANDARD: JE | DEC MS-034 AAL-1 |             |



MPC5554 Microcontroller Data Sheet, Rev. 4



#### Revision History for the MPC5554 Data Sheet

### Table 28. Changes Between Rev. 2.0 and 3.0 (continued)

| Location    | Description of Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Table 20 (J | TAG Pin AC Electrical Characteristics) JTAG Pin AC Electrical Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|             | • Footnote 1: Removed $V_{DD}$ = 1.35–1.65 V, and $V_{DD33}$ and $V_{DDSYN}$ = 3.0–3.6 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Table 22 (B | us Operation Timing) Bus Operation Timing:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|             | <ul> <li>External Bus Frequency in the table heading: Added footnote that reads: Speed is the nominal maximum frequency. Max speed is the maximum speed allowed including frequency modulation (FM). 82 MHz parts allow for 80 MHz system clock + 2% FM; 114 MHz parts allow for 112 MHz system clock + 2% FM; and 132 MHz parts allow for 128 MHz system clock + 2% FM.</li> <li>Specifications 5, 6, 7, and 8: Reordered the EBI signals within each specification.</li> <li>Specifications 7 and 8: Removed EBI signals BDIP, OE, TSIZ[0:1], WE/BE[0:3].</li> <li>Footnote 1: Removed V<sub>DD</sub> = 1.35–1.65 V, and V<sub>DD33</sub> and V<sub>DDSYN</sub> = 3.0–3.6 V.</li> <li>Footnote 8: Changed EBTS to SIU_ECCR[EBTS].</li> </ul> |
| Table 23 (E | xternal Interrupt Timing) External Interrupt Timing (IRQ Signals)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|             | • Footnote 1: Removed $V_{DD}$ = 1.35–1.65 V; changed $V_{DDEH}$ = 3.0–5.5 V to $V_{DDEH}$ = 3.0–5.25 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Table 24 (e | TPU Timing) eTPU Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|             | <ul> <li>Footnote 1: Changed V<sub>DDEH</sub> = 3.0–5.5 V to V<sub>DDEH</sub> = 3.0–5.25 V.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Table 25 (e | MIOS Timing) eMIOS Timing                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|             | • Footnote 1: Changed $V_{DDEH}$ = 3.0–5.5 V to $V_{DDEH}$ = 3.0–5.25 V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Table 26 (D | SPI Timing') DSPI Timing:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|             | <ul> <li>Footnote 1, changed 'V<sub>DDEH</sub> = 3.0–5.5 V;' to 'V<sub>DDEH</sub> = 3.0–5.25 V;'</li> <li>Table Title: Added footnote that reads: Speed is the nominal maximum frequency. Max speed is the maximum speed allowed including frequency modulation (FM). 82 MHz parts allow for 80 MHz system clock + 2% FM; 114 MHz parts allow for 112 MHz system clock + 2% FM; and 132 MHz parts allow for 128 MHz system clock + 2% FM.</li> <li>Spec 1: SCK cycle time; Changed to 80 MHz minimum column from 25 to 24.4; 112 MHz minimum column from 17.9 to 17.5; 112 MHz maximum column from 2.0 to 2.1.</li> </ul>                                                                                                                      |
| Table 27 (E | QADC SSI Timing Characteristics) EQADC SSI Timing Characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Ì           | • Footnote 1: Changed $V_{DDEH} = 3.0-5.5$ V to $V_{DDEH} = 3.0-5.25$ V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |



THIS PAGE IS INTENTIONALLY BLANK